m25p80.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
  3. *
  4. * Author: Mike Lavender, mike@steroidmicros.com
  5. *
  6. * Copyright (c) 2005, Intec Automation Inc.
  7. *
  8. * Some parts are based on lart.c by Abraham Van Der Merwe
  9. *
  10. * Cleaned up and generalized based on mtd_dataflash.c
  11. *
  12. * This code is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. */
  17. #include <linux/err.h>
  18. #include <linux/errno.h>
  19. #include <linux/module.h>
  20. #include <linux/device.h>
  21. #include <linux/mtd/mtd.h>
  22. #include <linux/mtd/partitions.h>
  23. #include <linux/spi/spi.h>
  24. #include <linux/spi/flash.h>
  25. #include <linux/mtd/spi-nor.h>
  26. #define MAX_CMD_SIZE 6
  27. struct m25p {
  28. struct spi_device *spi;
  29. struct spi_nor spi_nor;
  30. u8 command[MAX_CMD_SIZE];
  31. };
  32. static int m25p80_read_reg(struct spi_nor *nor, u8 code, u8 *val, int len)
  33. {
  34. struct m25p *flash = nor->priv;
  35. struct spi_device *spi = flash->spi;
  36. int ret;
  37. ret = spi_write_then_read(spi, &code, 1, val, len);
  38. if (ret < 0)
  39. dev_err(&spi->dev, "error %d reading %x\n", ret, code);
  40. return ret;
  41. }
  42. static void m25p_addr2cmd(struct spi_nor *nor, unsigned int addr, u8 *cmd)
  43. {
  44. /* opcode is in cmd[0] */
  45. cmd[1] = addr >> (nor->addr_width * 8 - 8);
  46. cmd[2] = addr >> (nor->addr_width * 8 - 16);
  47. cmd[3] = addr >> (nor->addr_width * 8 - 24);
  48. cmd[4] = addr >> (nor->addr_width * 8 - 32);
  49. }
  50. static int m25p_cmdsz(struct spi_nor *nor)
  51. {
  52. return 1 + nor->addr_width;
  53. }
  54. static int m25p80_write_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len)
  55. {
  56. struct m25p *flash = nor->priv;
  57. struct spi_device *spi = flash->spi;
  58. flash->command[0] = opcode;
  59. if (buf)
  60. memcpy(&flash->command[1], buf, len);
  61. return spi_write(spi, flash->command, len + 1);
  62. }
  63. static void m25p80_write(struct spi_nor *nor, loff_t to, size_t len,
  64. size_t *retlen, const u_char *buf)
  65. {
  66. struct m25p *flash = nor->priv;
  67. struct spi_device *spi = flash->spi;
  68. struct spi_transfer t[2] = {};
  69. struct spi_message m;
  70. int cmd_sz = m25p_cmdsz(nor);
  71. spi_message_init(&m);
  72. if (nor->program_opcode == SPINOR_OP_AAI_WP && nor->sst_write_second)
  73. cmd_sz = 1;
  74. flash->command[0] = nor->program_opcode;
  75. m25p_addr2cmd(nor, to, flash->command);
  76. t[0].tx_buf = flash->command;
  77. t[0].len = cmd_sz;
  78. spi_message_add_tail(&t[0], &m);
  79. t[1].tx_buf = buf;
  80. t[1].len = len;
  81. spi_message_add_tail(&t[1], &m);
  82. spi_sync(spi, &m);
  83. *retlen += m.actual_length - cmd_sz;
  84. }
  85. static inline unsigned int m25p80_rx_nbits(struct spi_nor *nor)
  86. {
  87. switch (nor->flash_read) {
  88. case SPI_NOR_DUAL:
  89. return 2;
  90. case SPI_NOR_QUAD:
  91. return 4;
  92. default:
  93. return 0;
  94. }
  95. }
  96. /*
  97. * Read an address range from the nor chip. The address range
  98. * may be any size provided it is within the physical boundaries.
  99. */
  100. static int m25p80_read(struct spi_nor *nor, loff_t from, size_t len,
  101. size_t *retlen, u_char *buf)
  102. {
  103. struct m25p *flash = nor->priv;
  104. struct spi_device *spi = flash->spi;
  105. struct spi_transfer t[2];
  106. struct spi_message m;
  107. unsigned int dummy = nor->read_dummy;
  108. /* convert the dummy cycles to the number of bytes */
  109. dummy /= 8;
  110. spi_message_init(&m);
  111. memset(t, 0, (sizeof t));
  112. flash->command[0] = nor->read_opcode;
  113. m25p_addr2cmd(nor, from, flash->command);
  114. t[0].tx_buf = flash->command;
  115. t[0].len = m25p_cmdsz(nor) + dummy;
  116. spi_message_add_tail(&t[0], &m);
  117. t[1].rx_buf = buf;
  118. t[1].rx_nbits = m25p80_rx_nbits(nor);
  119. t[1].len = len;
  120. spi_message_add_tail(&t[1], &m);
  121. spi_sync(spi, &m);
  122. *retlen = m.actual_length - m25p_cmdsz(nor) - dummy;
  123. return 0;
  124. }
  125. static int m25p80_erase(struct spi_nor *nor, loff_t offset)
  126. {
  127. struct m25p *flash = nor->priv;
  128. dev_dbg(nor->dev, "%dKiB at 0x%08x\n",
  129. flash->spi_nor.mtd.erasesize / 1024, (u32)offset);
  130. /* Set up command buffer. */
  131. flash->command[0] = nor->erase_opcode;
  132. m25p_addr2cmd(nor, offset, flash->command);
  133. spi_write(flash->spi, flash->command, m25p_cmdsz(nor));
  134. return 0;
  135. }
  136. /*
  137. * board specific setup should have ensured the SPI clock used here
  138. * matches what the READ command supports, at least until this driver
  139. * understands FAST_READ (for clocks over 25 MHz).
  140. */
  141. static int m25p_probe(struct spi_device *spi)
  142. {
  143. struct mtd_part_parser_data ppdata;
  144. struct flash_platform_data *data;
  145. struct m25p *flash;
  146. struct spi_nor *nor;
  147. enum read_mode mode = SPI_NOR_NORMAL;
  148. char *flash_name = NULL;
  149. int ret;
  150. data = dev_get_platdata(&spi->dev);
  151. flash = devm_kzalloc(&spi->dev, sizeof(*flash), GFP_KERNEL);
  152. if (!flash)
  153. return -ENOMEM;
  154. nor = &flash->spi_nor;
  155. /* install the hooks */
  156. nor->read = m25p80_read;
  157. nor->write = m25p80_write;
  158. nor->erase = m25p80_erase;
  159. nor->write_reg = m25p80_write_reg;
  160. nor->read_reg = m25p80_read_reg;
  161. nor->dev = &spi->dev;
  162. nor->flash_node = spi->dev.of_node;
  163. nor->priv = flash;
  164. spi_set_drvdata(spi, flash);
  165. flash->spi = spi;
  166. if (spi->mode & SPI_RX_QUAD)
  167. mode = SPI_NOR_QUAD;
  168. else if (spi->mode & SPI_RX_DUAL)
  169. mode = SPI_NOR_DUAL;
  170. if (data && data->name)
  171. nor->mtd.name = data->name;
  172. /* For some (historical?) reason many platforms provide two different
  173. * names in flash_platform_data: "name" and "type". Quite often name is
  174. * set to "m25p80" and then "type" provides a real chip name.
  175. * If that's the case, respect "type" and ignore a "name".
  176. */
  177. if (data && data->type)
  178. flash_name = data->type;
  179. else
  180. flash_name = spi->modalias;
  181. ret = spi_nor_scan(nor, flash_name, mode);
  182. if (ret)
  183. return ret;
  184. ppdata.of_node = spi->dev.of_node;
  185. return mtd_device_parse_register(&nor->mtd, NULL, &ppdata,
  186. data ? data->parts : NULL,
  187. data ? data->nr_parts : 0);
  188. }
  189. static int m25p_remove(struct spi_device *spi)
  190. {
  191. struct m25p *flash = spi_get_drvdata(spi);
  192. /* Clean up MTD stuff. */
  193. return mtd_device_unregister(&flash->spi_nor.mtd);
  194. }
  195. /*
  196. * Do NOT add to this array without reading the following:
  197. *
  198. * Historically, many flash devices are bound to this driver by their name. But
  199. * since most of these flash are compatible to some extent, and their
  200. * differences can often be differentiated by the JEDEC read-ID command, we
  201. * encourage new users to add support to the spi-nor library, and simply bind
  202. * against a generic string here (e.g., "jedec,spi-nor").
  203. *
  204. * Many flash names are kept here in this list (as well as in spi-nor.c) to
  205. * keep them available as module aliases for existing platforms.
  206. */
  207. static const struct spi_device_id m25p_ids[] = {
  208. /*
  209. * Entries not used in DTs that should be safe to drop after replacing
  210. * them with "nor-jedec" in platform data.
  211. */
  212. {"s25sl064a"}, {"w25x16"}, {"m25p10"}, {"m25px64"},
  213. /*
  214. * Entries that were used in DTs without "nor-jedec" fallback and should
  215. * be kept for backward compatibility.
  216. */
  217. {"at25df321a"}, {"at25df641"}, {"at26df081a"},
  218. {"mr25h256"},
  219. {"mx25l4005a"}, {"mx25l1606e"}, {"mx25l6405d"}, {"mx25l12805d"},
  220. {"mx25l25635e"},{"mx66l51235l"},
  221. {"n25q064"}, {"n25q128a11"}, {"n25q128a13"}, {"n25q512a"},
  222. {"s25fl256s1"}, {"s25fl512s"}, {"s25sl12801"}, {"s25fl008k"},
  223. {"s25fl064k"},
  224. {"sst25vf040b"},{"sst25vf016b"},{"sst25vf032b"},{"sst25wf040"},
  225. {"m25p40"}, {"m25p80"}, {"m25p16"}, {"m25p32"},
  226. {"m25p64"}, {"m25p128"},
  227. {"w25x80"}, {"w25x32"}, {"w25q32"}, {"w25q32dw"},
  228. {"w25q80bl"}, {"w25q128"}, {"w25q256"},
  229. /* Flashes that can't be detected using JEDEC */
  230. {"m25p05-nonjedec"}, {"m25p10-nonjedec"}, {"m25p20-nonjedec"},
  231. {"m25p40-nonjedec"}, {"m25p80-nonjedec"}, {"m25p16-nonjedec"},
  232. {"m25p32-nonjedec"}, {"m25p64-nonjedec"}, {"m25p128-nonjedec"},
  233. { },
  234. };
  235. MODULE_DEVICE_TABLE(spi, m25p_ids);
  236. static const struct of_device_id m25p_of_table[] = {
  237. /*
  238. * Generic compatibility for SPI NOR that can be identified by the
  239. * JEDEC READ ID opcode (0x9F). Use this, if possible.
  240. */
  241. { .compatible = "jedec,spi-nor" },
  242. {}
  243. };
  244. MODULE_DEVICE_TABLE(of, m25p_of_table);
  245. static struct spi_driver m25p80_driver = {
  246. .driver = {
  247. .name = "m25p80",
  248. .of_match_table = m25p_of_table,
  249. },
  250. .id_table = m25p_ids,
  251. .probe = m25p_probe,
  252. .remove = m25p_remove,
  253. /* REVISIT: many of these chips have deep power-down modes, which
  254. * should clearly be entered on suspend() to minimize power use.
  255. * And also when they're otherwise idle...
  256. */
  257. };
  258. module_spi_driver(m25p80_driver);
  259. MODULE_LICENSE("GPL");
  260. MODULE_AUTHOR("Mike Lavender");
  261. MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");