gpmi-regs.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * Freescale GPMI NAND Flash Driver
  3. *
  4. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  5. * Copyright 2008 Embedded Alley Solutions, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  20. */
  21. #ifndef __GPMI_NAND_GPMI_REGS_H
  22. #define __GPMI_NAND_GPMI_REGS_H
  23. #define HW_GPMI_CTRL0 0x00000000
  24. #define HW_GPMI_CTRL0_SET 0x00000004
  25. #define HW_GPMI_CTRL0_CLR 0x00000008
  26. #define HW_GPMI_CTRL0_TOG 0x0000000c
  27. #define BP_GPMI_CTRL0_COMMAND_MODE 24
  28. #define BM_GPMI_CTRL0_COMMAND_MODE (3 << BP_GPMI_CTRL0_COMMAND_MODE)
  29. #define BF_GPMI_CTRL0_COMMAND_MODE(v) \
  30. (((v) << BP_GPMI_CTRL0_COMMAND_MODE) & BM_GPMI_CTRL0_COMMAND_MODE)
  31. #define BV_GPMI_CTRL0_COMMAND_MODE__WRITE 0x0
  32. #define BV_GPMI_CTRL0_COMMAND_MODE__READ 0x1
  33. #define BV_GPMI_CTRL0_COMMAND_MODE__READ_AND_COMPARE 0x2
  34. #define BV_GPMI_CTRL0_COMMAND_MODE__WAIT_FOR_READY 0x3
  35. #define BM_GPMI_CTRL0_WORD_LENGTH (1 << 23)
  36. #define BV_GPMI_CTRL0_WORD_LENGTH__16_BIT 0x0
  37. #define BV_GPMI_CTRL0_WORD_LENGTH__8_BIT 0x1
  38. /*
  39. * Difference in LOCK_CS between imx23 and imx28 :
  40. * This bit may impact the _POWER_ consumption. So some chips
  41. * do not set it.
  42. */
  43. #define MX23_BP_GPMI_CTRL0_LOCK_CS 22
  44. #define MX28_BP_GPMI_CTRL0_LOCK_CS 27
  45. #define LOCK_CS_ENABLE 0x1
  46. #define BF_GPMI_CTRL0_LOCK_CS(v, x) 0x0
  47. /* Difference in CS between imx23 and imx28 */
  48. #define BP_GPMI_CTRL0_CS 20
  49. #define MX23_BM_GPMI_CTRL0_CS (3 << BP_GPMI_CTRL0_CS)
  50. #define MX28_BM_GPMI_CTRL0_CS (7 << BP_GPMI_CTRL0_CS)
  51. #define BF_GPMI_CTRL0_CS(v, x) (((v) << BP_GPMI_CTRL0_CS) & \
  52. (GPMI_IS_MX23((x)) \
  53. ? MX23_BM_GPMI_CTRL0_CS \
  54. : MX28_BM_GPMI_CTRL0_CS))
  55. #define BP_GPMI_CTRL0_ADDRESS 17
  56. #define BM_GPMI_CTRL0_ADDRESS (3 << BP_GPMI_CTRL0_ADDRESS)
  57. #define BF_GPMI_CTRL0_ADDRESS(v) \
  58. (((v) << BP_GPMI_CTRL0_ADDRESS) & BM_GPMI_CTRL0_ADDRESS)
  59. #define BV_GPMI_CTRL0_ADDRESS__NAND_DATA 0x0
  60. #define BV_GPMI_CTRL0_ADDRESS__NAND_CLE 0x1
  61. #define BV_GPMI_CTRL0_ADDRESS__NAND_ALE 0x2
  62. #define BM_GPMI_CTRL0_ADDRESS_INCREMENT (1 << 16)
  63. #define BV_GPMI_CTRL0_ADDRESS_INCREMENT__DISABLED 0x0
  64. #define BV_GPMI_CTRL0_ADDRESS_INCREMENT__ENABLED 0x1
  65. #define BP_GPMI_CTRL0_XFER_COUNT 0
  66. #define BM_GPMI_CTRL0_XFER_COUNT (0xffff << BP_GPMI_CTRL0_XFER_COUNT)
  67. #define BF_GPMI_CTRL0_XFER_COUNT(v) \
  68. (((v) << BP_GPMI_CTRL0_XFER_COUNT) & BM_GPMI_CTRL0_XFER_COUNT)
  69. #define HW_GPMI_COMPARE 0x00000010
  70. #define HW_GPMI_ECCCTRL 0x00000020
  71. #define HW_GPMI_ECCCTRL_SET 0x00000024
  72. #define HW_GPMI_ECCCTRL_CLR 0x00000028
  73. #define HW_GPMI_ECCCTRL_TOG 0x0000002c
  74. #define BP_GPMI_ECCCTRL_ECC_CMD 13
  75. #define BM_GPMI_ECCCTRL_ECC_CMD (3 << BP_GPMI_ECCCTRL_ECC_CMD)
  76. #define BF_GPMI_ECCCTRL_ECC_CMD(v) \
  77. (((v) << BP_GPMI_ECCCTRL_ECC_CMD) & BM_GPMI_ECCCTRL_ECC_CMD)
  78. #define BV_GPMI_ECCCTRL_ECC_CMD__BCH_DECODE 0x0
  79. #define BV_GPMI_ECCCTRL_ECC_CMD__BCH_ENCODE 0x1
  80. #define BM_GPMI_ECCCTRL_ENABLE_ECC (1 << 12)
  81. #define BV_GPMI_ECCCTRL_ENABLE_ECC__ENABLE 0x1
  82. #define BV_GPMI_ECCCTRL_ENABLE_ECC__DISABLE 0x0
  83. #define BP_GPMI_ECCCTRL_BUFFER_MASK 0
  84. #define BM_GPMI_ECCCTRL_BUFFER_MASK (0x1ff << BP_GPMI_ECCCTRL_BUFFER_MASK)
  85. #define BF_GPMI_ECCCTRL_BUFFER_MASK(v) \
  86. (((v) << BP_GPMI_ECCCTRL_BUFFER_MASK) & BM_GPMI_ECCCTRL_BUFFER_MASK)
  87. #define BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_AUXONLY 0x100
  88. #define BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_PAGE 0x1FF
  89. #define HW_GPMI_ECCCOUNT 0x00000030
  90. #define HW_GPMI_PAYLOAD 0x00000040
  91. #define HW_GPMI_AUXILIARY 0x00000050
  92. #define HW_GPMI_CTRL1 0x00000060
  93. #define HW_GPMI_CTRL1_SET 0x00000064
  94. #define HW_GPMI_CTRL1_CLR 0x00000068
  95. #define HW_GPMI_CTRL1_TOG 0x0000006c
  96. #define BP_GPMI_CTRL1_DECOUPLE_CS 24
  97. #define BM_GPMI_CTRL1_DECOUPLE_CS (1 << BP_GPMI_CTRL1_DECOUPLE_CS)
  98. #define BP_GPMI_CTRL1_WRN_DLY_SEL 22
  99. #define BM_GPMI_CTRL1_WRN_DLY_SEL (0x3 << BP_GPMI_CTRL1_WRN_DLY_SEL)
  100. #define BF_GPMI_CTRL1_WRN_DLY_SEL(v) \
  101. (((v) << BP_GPMI_CTRL1_WRN_DLY_SEL) & BM_GPMI_CTRL1_WRN_DLY_SEL)
  102. #define BV_GPMI_CTRL1_WRN_DLY_SEL_4_TO_8NS 0x0
  103. #define BV_GPMI_CTRL1_WRN_DLY_SEL_6_TO_10NS 0x1
  104. #define BV_GPMI_CTRL1_WRN_DLY_SEL_7_TO_12NS 0x2
  105. #define BV_GPMI_CTRL1_WRN_DLY_SEL_NO_DELAY 0x3
  106. #define BM_GPMI_CTRL1_BCH_MODE (1 << 18)
  107. #define BP_GPMI_CTRL1_DLL_ENABLE 17
  108. #define BM_GPMI_CTRL1_DLL_ENABLE (1 << BP_GPMI_CTRL1_DLL_ENABLE)
  109. #define BP_GPMI_CTRL1_HALF_PERIOD 16
  110. #define BM_GPMI_CTRL1_HALF_PERIOD (1 << BP_GPMI_CTRL1_HALF_PERIOD)
  111. #define BP_GPMI_CTRL1_RDN_DELAY 12
  112. #define BM_GPMI_CTRL1_RDN_DELAY (0xf << BP_GPMI_CTRL1_RDN_DELAY)
  113. #define BF_GPMI_CTRL1_RDN_DELAY(v) \
  114. (((v) << BP_GPMI_CTRL1_RDN_DELAY) & BM_GPMI_CTRL1_RDN_DELAY)
  115. #define BM_GPMI_CTRL1_DEV_RESET (1 << 3)
  116. #define BV_GPMI_CTRL1_DEV_RESET__ENABLED 0x0
  117. #define BV_GPMI_CTRL1_DEV_RESET__DISABLED 0x1
  118. #define BM_GPMI_CTRL1_ATA_IRQRDY_POLARITY (1 << 2)
  119. #define BV_GPMI_CTRL1_ATA_IRQRDY_POLARITY__ACTIVELOW 0x0
  120. #define BV_GPMI_CTRL1_ATA_IRQRDY_POLARITY__ACTIVEHIGH 0x1
  121. #define BM_GPMI_CTRL1_CAMERA_MODE (1 << 1)
  122. #define BV_GPMI_CTRL1_GPMI_MODE__NAND 0x0
  123. #define BV_GPMI_CTRL1_GPMI_MODE__ATA 0x1
  124. #define BM_GPMI_CTRL1_GPMI_MODE (1 << 0)
  125. #define HW_GPMI_TIMING0 0x00000070
  126. #define BP_GPMI_TIMING0_ADDRESS_SETUP 16
  127. #define BM_GPMI_TIMING0_ADDRESS_SETUP (0xff << BP_GPMI_TIMING0_ADDRESS_SETUP)
  128. #define BF_GPMI_TIMING0_ADDRESS_SETUP(v) \
  129. (((v) << BP_GPMI_TIMING0_ADDRESS_SETUP) & BM_GPMI_TIMING0_ADDRESS_SETUP)
  130. #define BP_GPMI_TIMING0_DATA_HOLD 8
  131. #define BM_GPMI_TIMING0_DATA_HOLD (0xff << BP_GPMI_TIMING0_DATA_HOLD)
  132. #define BF_GPMI_TIMING0_DATA_HOLD(v) \
  133. (((v) << BP_GPMI_TIMING0_DATA_HOLD) & BM_GPMI_TIMING0_DATA_HOLD)
  134. #define BP_GPMI_TIMING0_DATA_SETUP 0
  135. #define BM_GPMI_TIMING0_DATA_SETUP (0xff << BP_GPMI_TIMING0_DATA_SETUP)
  136. #define BF_GPMI_TIMING0_DATA_SETUP(v) \
  137. (((v) << BP_GPMI_TIMING0_DATA_SETUP) & BM_GPMI_TIMING0_DATA_SETUP)
  138. #define HW_GPMI_TIMING1 0x00000080
  139. #define BP_GPMI_TIMING1_BUSY_TIMEOUT 16
  140. #define BM_GPMI_TIMING1_BUSY_TIMEOUT (0xffff << BP_GPMI_TIMING1_BUSY_TIMEOUT)
  141. #define BF_GPMI_TIMING1_BUSY_TIMEOUT(v) \
  142. (((v) << BP_GPMI_TIMING1_BUSY_TIMEOUT) & BM_GPMI_TIMING1_BUSY_TIMEOUT)
  143. #define HW_GPMI_TIMING2 0x00000090
  144. #define HW_GPMI_DATA 0x000000a0
  145. /* MX28 uses this to detect READY. */
  146. #define HW_GPMI_STAT 0x000000b0
  147. #define MX28_BP_GPMI_STAT_READY_BUSY 24
  148. #define MX28_BM_GPMI_STAT_READY_BUSY (0xff << MX28_BP_GPMI_STAT_READY_BUSY)
  149. #define MX28_BF_GPMI_STAT_READY_BUSY(v) \
  150. (((v) << MX28_BP_GPMI_STAT_READY_BUSY) & MX28_BM_GPMI_STAT_READY_BUSY)
  151. /* MX23 uses this to detect READY. */
  152. #define HW_GPMI_DEBUG 0x000000c0
  153. #define MX23_BP_GPMI_DEBUG_READY0 28
  154. #define MX23_BM_GPMI_DEBUG_READY0 (1 << MX23_BP_GPMI_DEBUG_READY0)
  155. #endif