jz4740_nand.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 SoC NAND controller driver
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. */
  15. #include <linux/ioport.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/nand.h>
  22. #include <linux/mtd/partitions.h>
  23. #include <linux/gpio.h>
  24. #include <asm/mach-jz4740/gpio.h>
  25. #include <asm/mach-jz4740/jz4740_nand.h>
  26. #define JZ_REG_NAND_CTRL 0x50
  27. #define JZ_REG_NAND_ECC_CTRL 0x100
  28. #define JZ_REG_NAND_DATA 0x104
  29. #define JZ_REG_NAND_PAR0 0x108
  30. #define JZ_REG_NAND_PAR1 0x10C
  31. #define JZ_REG_NAND_PAR2 0x110
  32. #define JZ_REG_NAND_IRQ_STAT 0x114
  33. #define JZ_REG_NAND_IRQ_CTRL 0x118
  34. #define JZ_REG_NAND_ERR(x) (0x11C + ((x) << 2))
  35. #define JZ_NAND_ECC_CTRL_PAR_READY BIT(4)
  36. #define JZ_NAND_ECC_CTRL_ENCODING BIT(3)
  37. #define JZ_NAND_ECC_CTRL_RS BIT(2)
  38. #define JZ_NAND_ECC_CTRL_RESET BIT(1)
  39. #define JZ_NAND_ECC_CTRL_ENABLE BIT(0)
  40. #define JZ_NAND_STATUS_ERR_COUNT (BIT(31) | BIT(30) | BIT(29))
  41. #define JZ_NAND_STATUS_PAD_FINISH BIT(4)
  42. #define JZ_NAND_STATUS_DEC_FINISH BIT(3)
  43. #define JZ_NAND_STATUS_ENC_FINISH BIT(2)
  44. #define JZ_NAND_STATUS_UNCOR_ERROR BIT(1)
  45. #define JZ_NAND_STATUS_ERROR BIT(0)
  46. #define JZ_NAND_CTRL_ENABLE_CHIP(x) BIT((x) << 1)
  47. #define JZ_NAND_CTRL_ASSERT_CHIP(x) BIT(((x) << 1) + 1)
  48. #define JZ_NAND_CTRL_ASSERT_CHIP_MASK 0xaa
  49. #define JZ_NAND_MEM_CMD_OFFSET 0x08000
  50. #define JZ_NAND_MEM_ADDR_OFFSET 0x10000
  51. struct jz_nand {
  52. struct mtd_info mtd;
  53. struct nand_chip chip;
  54. void __iomem *base;
  55. struct resource *mem;
  56. unsigned char banks[JZ_NAND_NUM_BANKS];
  57. void __iomem *bank_base[JZ_NAND_NUM_BANKS];
  58. struct resource *bank_mem[JZ_NAND_NUM_BANKS];
  59. int selected_bank;
  60. struct gpio_desc *busy_gpio;
  61. bool is_reading;
  62. };
  63. static inline struct jz_nand *mtd_to_jz_nand(struct mtd_info *mtd)
  64. {
  65. return container_of(mtd, struct jz_nand, mtd);
  66. }
  67. static void jz_nand_select_chip(struct mtd_info *mtd, int chipnr)
  68. {
  69. struct jz_nand *nand = mtd_to_jz_nand(mtd);
  70. struct nand_chip *chip = mtd->priv;
  71. uint32_t ctrl;
  72. int banknr;
  73. ctrl = readl(nand->base + JZ_REG_NAND_CTRL);
  74. ctrl &= ~JZ_NAND_CTRL_ASSERT_CHIP_MASK;
  75. if (chipnr == -1) {
  76. banknr = -1;
  77. } else {
  78. banknr = nand->banks[chipnr] - 1;
  79. chip->IO_ADDR_R = nand->bank_base[banknr];
  80. chip->IO_ADDR_W = nand->bank_base[banknr];
  81. }
  82. writel(ctrl, nand->base + JZ_REG_NAND_CTRL);
  83. nand->selected_bank = banknr;
  84. }
  85. static void jz_nand_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
  86. {
  87. struct jz_nand *nand = mtd_to_jz_nand(mtd);
  88. struct nand_chip *chip = mtd->priv;
  89. uint32_t reg;
  90. void __iomem *bank_base = nand->bank_base[nand->selected_bank];
  91. BUG_ON(nand->selected_bank < 0);
  92. if (ctrl & NAND_CTRL_CHANGE) {
  93. BUG_ON((ctrl & NAND_ALE) && (ctrl & NAND_CLE));
  94. if (ctrl & NAND_ALE)
  95. bank_base += JZ_NAND_MEM_ADDR_OFFSET;
  96. else if (ctrl & NAND_CLE)
  97. bank_base += JZ_NAND_MEM_CMD_OFFSET;
  98. chip->IO_ADDR_W = bank_base;
  99. reg = readl(nand->base + JZ_REG_NAND_CTRL);
  100. if (ctrl & NAND_NCE)
  101. reg |= JZ_NAND_CTRL_ASSERT_CHIP(nand->selected_bank);
  102. else
  103. reg &= ~JZ_NAND_CTRL_ASSERT_CHIP(nand->selected_bank);
  104. writel(reg, nand->base + JZ_REG_NAND_CTRL);
  105. }
  106. if (dat != NAND_CMD_NONE)
  107. writeb(dat, chip->IO_ADDR_W);
  108. }
  109. static int jz_nand_dev_ready(struct mtd_info *mtd)
  110. {
  111. struct jz_nand *nand = mtd_to_jz_nand(mtd);
  112. return gpiod_get_value_cansleep(nand->busy_gpio);
  113. }
  114. static void jz_nand_hwctl(struct mtd_info *mtd, int mode)
  115. {
  116. struct jz_nand *nand = mtd_to_jz_nand(mtd);
  117. uint32_t reg;
  118. writel(0, nand->base + JZ_REG_NAND_IRQ_STAT);
  119. reg = readl(nand->base + JZ_REG_NAND_ECC_CTRL);
  120. reg |= JZ_NAND_ECC_CTRL_RESET;
  121. reg |= JZ_NAND_ECC_CTRL_ENABLE;
  122. reg |= JZ_NAND_ECC_CTRL_RS;
  123. switch (mode) {
  124. case NAND_ECC_READ:
  125. reg &= ~JZ_NAND_ECC_CTRL_ENCODING;
  126. nand->is_reading = true;
  127. break;
  128. case NAND_ECC_WRITE:
  129. reg |= JZ_NAND_ECC_CTRL_ENCODING;
  130. nand->is_reading = false;
  131. break;
  132. default:
  133. break;
  134. }
  135. writel(reg, nand->base + JZ_REG_NAND_ECC_CTRL);
  136. }
  137. static int jz_nand_calculate_ecc_rs(struct mtd_info *mtd, const uint8_t *dat,
  138. uint8_t *ecc_code)
  139. {
  140. struct jz_nand *nand = mtd_to_jz_nand(mtd);
  141. uint32_t reg, status;
  142. int i;
  143. unsigned int timeout = 1000;
  144. static uint8_t empty_block_ecc[] = {0xcd, 0x9d, 0x90, 0x58, 0xf4,
  145. 0x8b, 0xff, 0xb7, 0x6f};
  146. if (nand->is_reading)
  147. return 0;
  148. do {
  149. status = readl(nand->base + JZ_REG_NAND_IRQ_STAT);
  150. } while (!(status & JZ_NAND_STATUS_ENC_FINISH) && --timeout);
  151. if (timeout == 0)
  152. return -1;
  153. reg = readl(nand->base + JZ_REG_NAND_ECC_CTRL);
  154. reg &= ~JZ_NAND_ECC_CTRL_ENABLE;
  155. writel(reg, nand->base + JZ_REG_NAND_ECC_CTRL);
  156. for (i = 0; i < 9; ++i)
  157. ecc_code[i] = readb(nand->base + JZ_REG_NAND_PAR0 + i);
  158. /* If the written data is completly 0xff, we also want to write 0xff as
  159. * ecc, otherwise we will get in trouble when doing subpage writes. */
  160. if (memcmp(ecc_code, empty_block_ecc, 9) == 0)
  161. memset(ecc_code, 0xff, 9);
  162. return 0;
  163. }
  164. static void jz_nand_correct_data(uint8_t *dat, int index, int mask)
  165. {
  166. int offset = index & 0x7;
  167. uint16_t data;
  168. index += (index >> 3);
  169. data = dat[index];
  170. data |= dat[index+1] << 8;
  171. mask ^= (data >> offset) & 0x1ff;
  172. data &= ~(0x1ff << offset);
  173. data |= (mask << offset);
  174. dat[index] = data & 0xff;
  175. dat[index+1] = (data >> 8) & 0xff;
  176. }
  177. static int jz_nand_correct_ecc_rs(struct mtd_info *mtd, uint8_t *dat,
  178. uint8_t *read_ecc, uint8_t *calc_ecc)
  179. {
  180. struct jz_nand *nand = mtd_to_jz_nand(mtd);
  181. int i, error_count, index;
  182. uint32_t reg, status, error;
  183. uint32_t t;
  184. unsigned int timeout = 1000;
  185. t = read_ecc[0];
  186. if (t == 0xff) {
  187. for (i = 1; i < 9; ++i)
  188. t &= read_ecc[i];
  189. t &= dat[0];
  190. t &= dat[nand->chip.ecc.size / 2];
  191. t &= dat[nand->chip.ecc.size - 1];
  192. if (t == 0xff) {
  193. for (i = 1; i < nand->chip.ecc.size - 1; ++i)
  194. t &= dat[i];
  195. if (t == 0xff)
  196. return 0;
  197. }
  198. }
  199. for (i = 0; i < 9; ++i)
  200. writeb(read_ecc[i], nand->base + JZ_REG_NAND_PAR0 + i);
  201. reg = readl(nand->base + JZ_REG_NAND_ECC_CTRL);
  202. reg |= JZ_NAND_ECC_CTRL_PAR_READY;
  203. writel(reg, nand->base + JZ_REG_NAND_ECC_CTRL);
  204. do {
  205. status = readl(nand->base + JZ_REG_NAND_IRQ_STAT);
  206. } while (!(status & JZ_NAND_STATUS_DEC_FINISH) && --timeout);
  207. if (timeout == 0)
  208. return -1;
  209. reg = readl(nand->base + JZ_REG_NAND_ECC_CTRL);
  210. reg &= ~JZ_NAND_ECC_CTRL_ENABLE;
  211. writel(reg, nand->base + JZ_REG_NAND_ECC_CTRL);
  212. if (status & JZ_NAND_STATUS_ERROR) {
  213. if (status & JZ_NAND_STATUS_UNCOR_ERROR)
  214. return -1;
  215. error_count = (status & JZ_NAND_STATUS_ERR_COUNT) >> 29;
  216. for (i = 0; i < error_count; ++i) {
  217. error = readl(nand->base + JZ_REG_NAND_ERR(i));
  218. index = ((error >> 16) & 0x1ff) - 1;
  219. if (index >= 0 && index < 512)
  220. jz_nand_correct_data(dat, index, error & 0x1ff);
  221. }
  222. return error_count;
  223. }
  224. return 0;
  225. }
  226. static int jz_nand_ioremap_resource(struct platform_device *pdev,
  227. const char *name, struct resource **res, void *__iomem *base)
  228. {
  229. int ret;
  230. *res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  231. if (!*res) {
  232. dev_err(&pdev->dev, "Failed to get platform %s memory\n", name);
  233. ret = -ENXIO;
  234. goto err;
  235. }
  236. *res = request_mem_region((*res)->start, resource_size(*res),
  237. pdev->name);
  238. if (!*res) {
  239. dev_err(&pdev->dev, "Failed to request %s memory region\n", name);
  240. ret = -EBUSY;
  241. goto err;
  242. }
  243. *base = ioremap((*res)->start, resource_size(*res));
  244. if (!*base) {
  245. dev_err(&pdev->dev, "Failed to ioremap %s memory region\n", name);
  246. ret = -EBUSY;
  247. goto err_release_mem;
  248. }
  249. return 0;
  250. err_release_mem:
  251. release_mem_region((*res)->start, resource_size(*res));
  252. err:
  253. *res = NULL;
  254. *base = NULL;
  255. return ret;
  256. }
  257. static inline void jz_nand_iounmap_resource(struct resource *res,
  258. void __iomem *base)
  259. {
  260. iounmap(base);
  261. release_mem_region(res->start, resource_size(res));
  262. }
  263. static int jz_nand_detect_bank(struct platform_device *pdev,
  264. struct jz_nand *nand, unsigned char bank,
  265. size_t chipnr, uint8_t *nand_maf_id,
  266. uint8_t *nand_dev_id)
  267. {
  268. int ret;
  269. int gpio;
  270. char gpio_name[9];
  271. char res_name[6];
  272. uint32_t ctrl;
  273. struct mtd_info *mtd = &nand->mtd;
  274. struct nand_chip *chip = &nand->chip;
  275. /* Request GPIO port. */
  276. gpio = JZ_GPIO_MEM_CS0 + bank - 1;
  277. sprintf(gpio_name, "NAND CS%d", bank);
  278. ret = gpio_request(gpio, gpio_name);
  279. if (ret) {
  280. dev_warn(&pdev->dev,
  281. "Failed to request %s gpio %d: %d\n",
  282. gpio_name, gpio, ret);
  283. goto notfound_gpio;
  284. }
  285. /* Request I/O resource. */
  286. sprintf(res_name, "bank%d", bank);
  287. ret = jz_nand_ioremap_resource(pdev, res_name,
  288. &nand->bank_mem[bank - 1],
  289. &nand->bank_base[bank - 1]);
  290. if (ret)
  291. goto notfound_resource;
  292. /* Enable chip in bank. */
  293. jz_gpio_set_function(gpio, JZ_GPIO_FUNC_MEM_CS0);
  294. ctrl = readl(nand->base + JZ_REG_NAND_CTRL);
  295. ctrl |= JZ_NAND_CTRL_ENABLE_CHIP(bank - 1);
  296. writel(ctrl, nand->base + JZ_REG_NAND_CTRL);
  297. if (chipnr == 0) {
  298. /* Detect first chip. */
  299. ret = nand_scan_ident(mtd, 1, NULL);
  300. if (ret)
  301. goto notfound_id;
  302. /* Retrieve the IDs from the first chip. */
  303. chip->select_chip(mtd, 0);
  304. chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
  305. chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
  306. *nand_maf_id = chip->read_byte(mtd);
  307. *nand_dev_id = chip->read_byte(mtd);
  308. } else {
  309. /* Detect additional chip. */
  310. chip->select_chip(mtd, chipnr);
  311. chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
  312. chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
  313. if (*nand_maf_id != chip->read_byte(mtd)
  314. || *nand_dev_id != chip->read_byte(mtd)) {
  315. ret = -ENODEV;
  316. goto notfound_id;
  317. }
  318. /* Update size of the MTD. */
  319. chip->numchips++;
  320. mtd->size += chip->chipsize;
  321. }
  322. dev_info(&pdev->dev, "Found chip %i on bank %i\n", chipnr, bank);
  323. return 0;
  324. notfound_id:
  325. dev_info(&pdev->dev, "No chip found on bank %i\n", bank);
  326. ctrl &= ~(JZ_NAND_CTRL_ENABLE_CHIP(bank - 1));
  327. writel(ctrl, nand->base + JZ_REG_NAND_CTRL);
  328. jz_gpio_set_function(gpio, JZ_GPIO_FUNC_NONE);
  329. jz_nand_iounmap_resource(nand->bank_mem[bank - 1],
  330. nand->bank_base[bank - 1]);
  331. notfound_resource:
  332. gpio_free(gpio);
  333. notfound_gpio:
  334. return ret;
  335. }
  336. static int jz_nand_probe(struct platform_device *pdev)
  337. {
  338. int ret;
  339. struct jz_nand *nand;
  340. struct nand_chip *chip;
  341. struct mtd_info *mtd;
  342. struct jz_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
  343. size_t chipnr, bank_idx;
  344. uint8_t nand_maf_id = 0, nand_dev_id = 0;
  345. nand = kzalloc(sizeof(*nand), GFP_KERNEL);
  346. if (!nand)
  347. return -ENOMEM;
  348. ret = jz_nand_ioremap_resource(pdev, "mmio", &nand->mem, &nand->base);
  349. if (ret)
  350. goto err_free;
  351. nand->busy_gpio = devm_gpiod_get_optional(&pdev->dev, "busy", GPIOD_IN);
  352. if (IS_ERR(nand->busy_gpio)) {
  353. ret = PTR_ERR(nand->busy_gpio);
  354. dev_err(&pdev->dev, "Failed to request busy gpio %d\n",
  355. ret);
  356. goto err_iounmap_mmio;
  357. }
  358. mtd = &nand->mtd;
  359. chip = &nand->chip;
  360. mtd->priv = chip;
  361. mtd->dev.parent = &pdev->dev;
  362. mtd->name = "jz4740-nand";
  363. chip->ecc.hwctl = jz_nand_hwctl;
  364. chip->ecc.calculate = jz_nand_calculate_ecc_rs;
  365. chip->ecc.correct = jz_nand_correct_ecc_rs;
  366. chip->ecc.mode = NAND_ECC_HW_OOB_FIRST;
  367. chip->ecc.size = 512;
  368. chip->ecc.bytes = 9;
  369. chip->ecc.strength = 4;
  370. if (pdata)
  371. chip->ecc.layout = pdata->ecc_layout;
  372. chip->chip_delay = 50;
  373. chip->cmd_ctrl = jz_nand_cmd_ctrl;
  374. chip->select_chip = jz_nand_select_chip;
  375. if (nand->busy_gpio)
  376. chip->dev_ready = jz_nand_dev_ready;
  377. platform_set_drvdata(pdev, nand);
  378. /* We are going to autodetect NAND chips in the banks specified in the
  379. * platform data. Although nand_scan_ident() can detect multiple chips,
  380. * it requires those chips to be numbered consecuitively, which is not
  381. * always the case for external memory banks. And a fixed chip-to-bank
  382. * mapping is not practical either, since for example Dingoo units
  383. * produced at different times have NAND chips in different banks.
  384. */
  385. chipnr = 0;
  386. for (bank_idx = 0; bank_idx < JZ_NAND_NUM_BANKS; bank_idx++) {
  387. unsigned char bank;
  388. /* If there is no platform data, look for NAND in bank 1,
  389. * which is the most likely bank since it is the only one
  390. * that can be booted from.
  391. */
  392. bank = pdata ? pdata->banks[bank_idx] : bank_idx ^ 1;
  393. if (bank == 0)
  394. break;
  395. if (bank > JZ_NAND_NUM_BANKS) {
  396. dev_warn(&pdev->dev,
  397. "Skipping non-existing bank: %d\n", bank);
  398. continue;
  399. }
  400. /* The detection routine will directly or indirectly call
  401. * jz_nand_select_chip(), so nand->banks has to contain the
  402. * bank we're checking.
  403. */
  404. nand->banks[chipnr] = bank;
  405. if (jz_nand_detect_bank(pdev, nand, bank, chipnr,
  406. &nand_maf_id, &nand_dev_id) == 0)
  407. chipnr++;
  408. else
  409. nand->banks[chipnr] = 0;
  410. }
  411. if (chipnr == 0) {
  412. dev_err(&pdev->dev, "No NAND chips found\n");
  413. goto err_iounmap_mmio;
  414. }
  415. if (pdata && pdata->ident_callback) {
  416. pdata->ident_callback(pdev, chip, &pdata->partitions,
  417. &pdata->num_partitions);
  418. }
  419. ret = nand_scan_tail(mtd);
  420. if (ret) {
  421. dev_err(&pdev->dev, "Failed to scan NAND\n");
  422. goto err_unclaim_banks;
  423. }
  424. ret = mtd_device_parse_register(mtd, NULL, NULL,
  425. pdata ? pdata->partitions : NULL,
  426. pdata ? pdata->num_partitions : 0);
  427. if (ret) {
  428. dev_err(&pdev->dev, "Failed to add mtd device\n");
  429. goto err_nand_release;
  430. }
  431. dev_info(&pdev->dev, "Successfully registered JZ4740 NAND driver\n");
  432. return 0;
  433. err_nand_release:
  434. nand_release(mtd);
  435. err_unclaim_banks:
  436. while (chipnr--) {
  437. unsigned char bank = nand->banks[chipnr];
  438. gpio_free(JZ_GPIO_MEM_CS0 + bank - 1);
  439. jz_nand_iounmap_resource(nand->bank_mem[bank - 1],
  440. nand->bank_base[bank - 1]);
  441. }
  442. writel(0, nand->base + JZ_REG_NAND_CTRL);
  443. err_iounmap_mmio:
  444. jz_nand_iounmap_resource(nand->mem, nand->base);
  445. err_free:
  446. kfree(nand);
  447. return ret;
  448. }
  449. static int jz_nand_remove(struct platform_device *pdev)
  450. {
  451. struct jz_nand *nand = platform_get_drvdata(pdev);
  452. size_t i;
  453. nand_release(&nand->mtd);
  454. /* Deassert and disable all chips */
  455. writel(0, nand->base + JZ_REG_NAND_CTRL);
  456. for (i = 0; i < JZ_NAND_NUM_BANKS; ++i) {
  457. unsigned char bank = nand->banks[i];
  458. if (bank != 0) {
  459. jz_nand_iounmap_resource(nand->bank_mem[bank - 1],
  460. nand->bank_base[bank - 1]);
  461. gpio_free(JZ_GPIO_MEM_CS0 + bank - 1);
  462. }
  463. }
  464. jz_nand_iounmap_resource(nand->mem, nand->base);
  465. kfree(nand);
  466. return 0;
  467. }
  468. static struct platform_driver jz_nand_driver = {
  469. .probe = jz_nand_probe,
  470. .remove = jz_nand_remove,
  471. .driver = {
  472. .name = "jz4740-nand",
  473. },
  474. };
  475. module_platform_driver(jz_nand_driver);
  476. MODULE_LICENSE("GPL");
  477. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  478. MODULE_DESCRIPTION("NAND controller driver for JZ4740 SoC");
  479. MODULE_ALIAS("platform:jz4740-nand");