mv88e6xxx.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * net/dsa/mv88e6xxx.h - Marvell 88e6xxx switch chip support
  3. * Copyright (c) 2008 Marvell Semiconductor
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #ifndef __MV88E6XXX_H
  11. #define __MV88E6XXX_H
  12. #include <linux/if_vlan.h>
  13. #ifndef UINT64_MAX
  14. #define UINT64_MAX (u64)(~((u64)0))
  15. #endif
  16. #define SMI_CMD 0x00
  17. #define SMI_CMD_BUSY BIT(15)
  18. #define SMI_CMD_CLAUSE_22 BIT(12)
  19. #define SMI_CMD_OP_22_WRITE ((1 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
  20. #define SMI_CMD_OP_22_READ ((2 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
  21. #define SMI_CMD_OP_45_WRITE_ADDR ((0 << 10) | SMI_CMD_BUSY)
  22. #define SMI_CMD_OP_45_WRITE_DATA ((1 << 10) | SMI_CMD_BUSY)
  23. #define SMI_CMD_OP_45_READ_DATA ((2 << 10) | SMI_CMD_BUSY)
  24. #define SMI_CMD_OP_45_READ_DATA_INC ((3 << 10) | SMI_CMD_BUSY)
  25. #define SMI_DATA 0x01
  26. #define REG_PORT(p) (0x10 + (p))
  27. #define PORT_STATUS 0x00
  28. #define PORT_STATUS_PAUSE_EN BIT(15)
  29. #define PORT_STATUS_MY_PAUSE BIT(14)
  30. #define PORT_STATUS_HD_FLOW BIT(13)
  31. #define PORT_STATUS_PHY_DETECT BIT(12)
  32. #define PORT_STATUS_LINK BIT(11)
  33. #define PORT_STATUS_DUPLEX BIT(10)
  34. #define PORT_STATUS_SPEED_MASK 0x0300
  35. #define PORT_STATUS_SPEED_10 0x0000
  36. #define PORT_STATUS_SPEED_100 0x0100
  37. #define PORT_STATUS_SPEED_1000 0x0200
  38. #define PORT_STATUS_EEE BIT(6) /* 6352 */
  39. #define PORT_STATUS_AM_DIS BIT(6) /* 6165 */
  40. #define PORT_STATUS_MGMII BIT(6) /* 6185 */
  41. #define PORT_STATUS_TX_PAUSED BIT(5)
  42. #define PORT_STATUS_FLOW_CTRL BIT(4)
  43. #define PORT_PCS_CTRL 0x01
  44. #define PORT_PCS_CTRL_RGMII_DELAY_RXCLK BIT(15)
  45. #define PORT_PCS_CTRL_RGMII_DELAY_TXCLK BIT(14)
  46. #define PORT_PCS_CTRL_FC BIT(7)
  47. #define PORT_PCS_CTRL_FORCE_FC BIT(6)
  48. #define PORT_PCS_CTRL_LINK_UP BIT(5)
  49. #define PORT_PCS_CTRL_FORCE_LINK BIT(4)
  50. #define PORT_PCS_CTRL_DUPLEX_FULL BIT(3)
  51. #define PORT_PCS_CTRL_FORCE_DUPLEX BIT(2)
  52. #define PORT_PCS_CTRL_10 0x00
  53. #define PORT_PCS_CTRL_100 0x01
  54. #define PORT_PCS_CTRL_1000 0x02
  55. #define PORT_PCS_CTRL_UNFORCED 0x03
  56. #define PORT_PAUSE_CTRL 0x02
  57. #define PORT_SWITCH_ID 0x03
  58. #define PORT_SWITCH_ID_PROD_NUM_MASK 0xfff0
  59. #define PORT_SWITCH_ID_REV_MASK 0x000f
  60. #define PORT_SWITCH_ID_6031 0x0310
  61. #define PORT_SWITCH_ID_6035 0x0350
  62. #define PORT_SWITCH_ID_6046 0x0480
  63. #define PORT_SWITCH_ID_6061 0x0610
  64. #define PORT_SWITCH_ID_6065 0x0650
  65. #define PORT_SWITCH_ID_6085 0x04a0
  66. #define PORT_SWITCH_ID_6092 0x0970
  67. #define PORT_SWITCH_ID_6095 0x0950
  68. #define PORT_SWITCH_ID_6096 0x0980
  69. #define PORT_SWITCH_ID_6097 0x0990
  70. #define PORT_SWITCH_ID_6108 0x1070
  71. #define PORT_SWITCH_ID_6121 0x1040
  72. #define PORT_SWITCH_ID_6122 0x1050
  73. #define PORT_SWITCH_ID_6123 0x1210
  74. #define PORT_SWITCH_ID_6123_A1 0x1212
  75. #define PORT_SWITCH_ID_6123_A2 0x1213
  76. #define PORT_SWITCH_ID_6131 0x1060
  77. #define PORT_SWITCH_ID_6131_B2 0x1066
  78. #define PORT_SWITCH_ID_6152 0x1a40
  79. #define PORT_SWITCH_ID_6155 0x1a50
  80. #define PORT_SWITCH_ID_6161 0x1610
  81. #define PORT_SWITCH_ID_6161_A1 0x1612
  82. #define PORT_SWITCH_ID_6161_A2 0x1613
  83. #define PORT_SWITCH_ID_6165 0x1650
  84. #define PORT_SWITCH_ID_6165_A1 0x1652
  85. #define PORT_SWITCH_ID_6165_A2 0x1653
  86. #define PORT_SWITCH_ID_6171 0x1710
  87. #define PORT_SWITCH_ID_6172 0x1720
  88. #define PORT_SWITCH_ID_6175 0x1750
  89. #define PORT_SWITCH_ID_6176 0x1760
  90. #define PORT_SWITCH_ID_6182 0x1a60
  91. #define PORT_SWITCH_ID_6185 0x1a70
  92. #define PORT_SWITCH_ID_6240 0x2400
  93. #define PORT_SWITCH_ID_6320 0x1150
  94. #define PORT_SWITCH_ID_6320_A1 0x1151
  95. #define PORT_SWITCH_ID_6320_A2 0x1152
  96. #define PORT_SWITCH_ID_6321 0x3100
  97. #define PORT_SWITCH_ID_6321_A1 0x3101
  98. #define PORT_SWITCH_ID_6321_A2 0x3102
  99. #define PORT_SWITCH_ID_6350 0x3710
  100. #define PORT_SWITCH_ID_6351 0x3750
  101. #define PORT_SWITCH_ID_6352 0x3520
  102. #define PORT_SWITCH_ID_6352_A0 0x3521
  103. #define PORT_SWITCH_ID_6352_A1 0x3522
  104. #define PORT_CONTROL 0x04
  105. #define PORT_CONTROL_USE_CORE_TAG BIT(15)
  106. #define PORT_CONTROL_DROP_ON_LOCK BIT(14)
  107. #define PORT_CONTROL_EGRESS_UNMODIFIED (0x0 << 12)
  108. #define PORT_CONTROL_EGRESS_UNTAGGED (0x1 << 12)
  109. #define PORT_CONTROL_EGRESS_TAGGED (0x2 << 12)
  110. #define PORT_CONTROL_EGRESS_ADD_TAG (0x3 << 12)
  111. #define PORT_CONTROL_HEADER BIT(11)
  112. #define PORT_CONTROL_IGMP_MLD_SNOOP BIT(10)
  113. #define PORT_CONTROL_DOUBLE_TAG BIT(9)
  114. #define PORT_CONTROL_FRAME_MODE_NORMAL (0x0 << 8)
  115. #define PORT_CONTROL_FRAME_MODE_DSA (0x1 << 8)
  116. #define PORT_CONTROL_FRAME_MODE_PROVIDER (0x2 << 8)
  117. #define PORT_CONTROL_FRAME_ETHER_TYPE_DSA (0x3 << 8)
  118. #define PORT_CONTROL_DSA_TAG BIT(8)
  119. #define PORT_CONTROL_VLAN_TUNNEL BIT(7)
  120. #define PORT_CONTROL_TAG_IF_BOTH BIT(6)
  121. #define PORT_CONTROL_USE_IP BIT(5)
  122. #define PORT_CONTROL_USE_TAG BIT(4)
  123. #define PORT_CONTROL_FORWARD_UNKNOWN_MC BIT(3)
  124. #define PORT_CONTROL_FORWARD_UNKNOWN BIT(2)
  125. #define PORT_CONTROL_STATE_MASK 0x03
  126. #define PORT_CONTROL_STATE_DISABLED 0x00
  127. #define PORT_CONTROL_STATE_BLOCKING 0x01
  128. #define PORT_CONTROL_STATE_LEARNING 0x02
  129. #define PORT_CONTROL_STATE_FORWARDING 0x03
  130. #define PORT_CONTROL_1 0x05
  131. #define PORT_BASE_VLAN 0x06
  132. #define PORT_DEFAULT_VLAN 0x07
  133. #define PORT_DEFAULT_VLAN_MASK 0xfff
  134. #define PORT_CONTROL_2 0x08
  135. #define PORT_CONTROL_2_IGNORE_FCS BIT(15)
  136. #define PORT_CONTROL_2_VTU_PRI_OVERRIDE BIT(14)
  137. #define PORT_CONTROL_2_SA_PRIO_OVERRIDE BIT(13)
  138. #define PORT_CONTROL_2_DA_PRIO_OVERRIDE BIT(12)
  139. #define PORT_CONTROL_2_JUMBO_1522 (0x00 << 12)
  140. #define PORT_CONTROL_2_JUMBO_2048 (0x01 << 12)
  141. #define PORT_CONTROL_2_JUMBO_10240 (0x02 << 12)
  142. #define PORT_CONTROL_2_8021Q_MASK (0x03 << 10)
  143. #define PORT_CONTROL_2_8021Q_DISABLED (0x00 << 10)
  144. #define PORT_CONTROL_2_8021Q_FALLBACK (0x01 << 10)
  145. #define PORT_CONTROL_2_8021Q_CHECK (0x02 << 10)
  146. #define PORT_CONTROL_2_8021Q_SECURE (0x03 << 10)
  147. #define PORT_CONTROL_2_DISCARD_TAGGED BIT(9)
  148. #define PORT_CONTROL_2_DISCARD_UNTAGGED BIT(8)
  149. #define PORT_CONTROL_2_MAP_DA BIT(7)
  150. #define PORT_CONTROL_2_DEFAULT_FORWARD BIT(6)
  151. #define PORT_CONTROL_2_FORWARD_UNKNOWN BIT(6)
  152. #define PORT_CONTROL_2_EGRESS_MONITOR BIT(5)
  153. #define PORT_CONTROL_2_INGRESS_MONITOR BIT(4)
  154. #define PORT_RATE_CONTROL 0x09
  155. #define PORT_RATE_CONTROL_2 0x0a
  156. #define PORT_ASSOC_VECTOR 0x0b
  157. #define PORT_ASSOC_VECTOR_HOLD_AT_1 BIT(15)
  158. #define PORT_ASSOC_VECTOR_INT_AGE_OUT BIT(14)
  159. #define PORT_ASSOC_VECTOR_LOCKED_PORT BIT(13)
  160. #define PORT_ASSOC_VECTOR_IGNORE_WRONG BIT(12)
  161. #define PORT_ASSOC_VECTOR_REFRESH_LOCKED BIT(11)
  162. #define PORT_ATU_CONTROL 0x0c
  163. #define PORT_PRI_OVERRIDE 0x0d
  164. #define PORT_ETH_TYPE 0x0f
  165. #define PORT_IN_DISCARD_LO 0x10
  166. #define PORT_IN_DISCARD_HI 0x11
  167. #define PORT_IN_FILTERED 0x12
  168. #define PORT_OUT_FILTERED 0x13
  169. #define PORT_TAG_REGMAP_0123 0x18
  170. #define PORT_TAG_REGMAP_4567 0x19
  171. #define REG_GLOBAL 0x1b
  172. #define GLOBAL_STATUS 0x00
  173. #define GLOBAL_STATUS_PPU_STATE BIT(15) /* 6351 and 6171 */
  174. /* Two bits for 6165, 6185 etc */
  175. #define GLOBAL_STATUS_PPU_MASK (0x3 << 14)
  176. #define GLOBAL_STATUS_PPU_DISABLED_RST (0x0 << 14)
  177. #define GLOBAL_STATUS_PPU_INITIALIZING (0x1 << 14)
  178. #define GLOBAL_STATUS_PPU_DISABLED (0x2 << 14)
  179. #define GLOBAL_STATUS_PPU_POLLING (0x3 << 14)
  180. #define GLOBAL_MAC_01 0x01
  181. #define GLOBAL_MAC_23 0x02
  182. #define GLOBAL_MAC_45 0x03
  183. #define GLOBAL_ATU_FID 0x01 /* 6097 6165 6351 6352 */
  184. #define GLOBAL_VTU_FID 0x02 /* 6097 6165 6351 6352 */
  185. #define GLOBAL_VTU_FID_MASK 0xfff
  186. #define GLOBAL_VTU_SID 0x03 /* 6097 6165 6351 6352 */
  187. #define GLOBAL_VTU_SID_MASK 0x3f
  188. #define GLOBAL_CONTROL 0x04
  189. #define GLOBAL_CONTROL_SW_RESET BIT(15)
  190. #define GLOBAL_CONTROL_PPU_ENABLE BIT(14)
  191. #define GLOBAL_CONTROL_DISCARD_EXCESS BIT(13) /* 6352 */
  192. #define GLOBAL_CONTROL_SCHED_PRIO BIT(11) /* 6152 */
  193. #define GLOBAL_CONTROL_MAX_FRAME_1632 BIT(10) /* 6152 */
  194. #define GLOBAL_CONTROL_RELOAD_EEPROM BIT(9) /* 6152 */
  195. #define GLOBAL_CONTROL_DEVICE_EN BIT(7)
  196. #define GLOBAL_CONTROL_STATS_DONE_EN BIT(6)
  197. #define GLOBAL_CONTROL_VTU_PROBLEM_EN BIT(5)
  198. #define GLOBAL_CONTROL_VTU_DONE_EN BIT(4)
  199. #define GLOBAL_CONTROL_ATU_PROBLEM_EN BIT(3)
  200. #define GLOBAL_CONTROL_ATU_DONE_EN BIT(2)
  201. #define GLOBAL_CONTROL_TCAM_EN BIT(1)
  202. #define GLOBAL_CONTROL_EEPROM_DONE_EN BIT(0)
  203. #define GLOBAL_VTU_OP 0x05
  204. #define GLOBAL_VTU_OP_BUSY BIT(15)
  205. #define GLOBAL_VTU_OP_FLUSH_ALL ((0x01 << 12) | GLOBAL_VTU_OP_BUSY)
  206. #define GLOBAL_VTU_OP_VTU_LOAD_PURGE ((0x03 << 12) | GLOBAL_VTU_OP_BUSY)
  207. #define GLOBAL_VTU_OP_VTU_GET_NEXT ((0x04 << 12) | GLOBAL_VTU_OP_BUSY)
  208. #define GLOBAL_VTU_OP_STU_LOAD_PURGE ((0x05 << 12) | GLOBAL_VTU_OP_BUSY)
  209. #define GLOBAL_VTU_OP_STU_GET_NEXT ((0x06 << 12) | GLOBAL_VTU_OP_BUSY)
  210. #define GLOBAL_VTU_VID 0x06
  211. #define GLOBAL_VTU_VID_MASK 0xfff
  212. #define GLOBAL_VTU_VID_VALID BIT(12)
  213. #define GLOBAL_VTU_DATA_0_3 0x07
  214. #define GLOBAL_VTU_DATA_4_7 0x08
  215. #define GLOBAL_VTU_DATA_8_11 0x09
  216. #define GLOBAL_VTU_STU_DATA_MASK 0x03
  217. #define GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED 0x00
  218. #define GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED 0x01
  219. #define GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED 0x02
  220. #define GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER 0x03
  221. #define GLOBAL_STU_DATA_PORT_STATE_DISABLED 0x00
  222. #define GLOBAL_STU_DATA_PORT_STATE_BLOCKING 0x01
  223. #define GLOBAL_STU_DATA_PORT_STATE_LEARNING 0x02
  224. #define GLOBAL_STU_DATA_PORT_STATE_FORWARDING 0x03
  225. #define GLOBAL_ATU_CONTROL 0x0a
  226. #define GLOBAL_ATU_CONTROL_LEARN2ALL BIT(3)
  227. #define GLOBAL_ATU_OP 0x0b
  228. #define GLOBAL_ATU_OP_BUSY BIT(15)
  229. #define GLOBAL_ATU_OP_NOP (0 << 12)
  230. #define GLOBAL_ATU_OP_FLUSH_MOVE_ALL ((1 << 12) | GLOBAL_ATU_OP_BUSY)
  231. #define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC ((2 << 12) | GLOBAL_ATU_OP_BUSY)
  232. #define GLOBAL_ATU_OP_LOAD_DB ((3 << 12) | GLOBAL_ATU_OP_BUSY)
  233. #define GLOBAL_ATU_OP_GET_NEXT_DB ((4 << 12) | GLOBAL_ATU_OP_BUSY)
  234. #define GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB ((5 << 12) | GLOBAL_ATU_OP_BUSY)
  235. #define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB ((6 << 12) | GLOBAL_ATU_OP_BUSY)
  236. #define GLOBAL_ATU_OP_GET_CLR_VIOLATION ((7 << 12) | GLOBAL_ATU_OP_BUSY)
  237. #define GLOBAL_ATU_DATA 0x0c
  238. #define GLOBAL_ATU_DATA_TRUNK BIT(15)
  239. #define GLOBAL_ATU_DATA_TRUNK_ID_MASK 0x00f0
  240. #define GLOBAL_ATU_DATA_TRUNK_ID_SHIFT 4
  241. #define GLOBAL_ATU_DATA_PORT_VECTOR_MASK 0x3ff0
  242. #define GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT 4
  243. #define GLOBAL_ATU_DATA_STATE_MASK 0x0f
  244. #define GLOBAL_ATU_DATA_STATE_UNUSED 0x00
  245. #define GLOBAL_ATU_DATA_STATE_UC_MGMT 0x0d
  246. #define GLOBAL_ATU_DATA_STATE_UC_STATIC 0x0e
  247. #define GLOBAL_ATU_DATA_STATE_UC_PRIO_OVER 0x0f
  248. #define GLOBAL_ATU_DATA_STATE_MC_NONE_RATE 0x05
  249. #define GLOBAL_ATU_DATA_STATE_MC_STATIC 0x07
  250. #define GLOBAL_ATU_DATA_STATE_MC_MGMT 0x0e
  251. #define GLOBAL_ATU_DATA_STATE_MC_PRIO_OVER 0x0f
  252. #define GLOBAL_ATU_MAC_01 0x0d
  253. #define GLOBAL_ATU_MAC_23 0x0e
  254. #define GLOBAL_ATU_MAC_45 0x0f
  255. #define GLOBAL_IP_PRI_0 0x10
  256. #define GLOBAL_IP_PRI_1 0x11
  257. #define GLOBAL_IP_PRI_2 0x12
  258. #define GLOBAL_IP_PRI_3 0x13
  259. #define GLOBAL_IP_PRI_4 0x14
  260. #define GLOBAL_IP_PRI_5 0x15
  261. #define GLOBAL_IP_PRI_6 0x16
  262. #define GLOBAL_IP_PRI_7 0x17
  263. #define GLOBAL_IEEE_PRI 0x18
  264. #define GLOBAL_CORE_TAG_TYPE 0x19
  265. #define GLOBAL_MONITOR_CONTROL 0x1a
  266. #define GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT 12
  267. #define GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT 8
  268. #define GLOBAL_MONITOR_CONTROL_ARP_SHIFT 4
  269. #define GLOBAL_MONITOR_CONTROL_MIRROR_SHIFT 0
  270. #define GLOBAL_MONITOR_CONTROL_ARP_DISABLED (0xf0)
  271. #define GLOBAL_CONTROL_2 0x1c
  272. #define GLOBAL_CONTROL_2_NO_CASCADE 0xe000
  273. #define GLOBAL_CONTROL_2_MULTIPLE_CASCADE 0xf000
  274. #define GLOBAL_STATS_OP 0x1d
  275. #define GLOBAL_STATS_OP_BUSY BIT(15)
  276. #define GLOBAL_STATS_OP_NOP (0 << 12)
  277. #define GLOBAL_STATS_OP_FLUSH_ALL ((1 << 12) | GLOBAL_STATS_OP_BUSY)
  278. #define GLOBAL_STATS_OP_FLUSH_PORT ((2 << 12) | GLOBAL_STATS_OP_BUSY)
  279. #define GLOBAL_STATS_OP_READ_CAPTURED ((4 << 12) | GLOBAL_STATS_OP_BUSY)
  280. #define GLOBAL_STATS_OP_CAPTURE_PORT ((5 << 12) | GLOBAL_STATS_OP_BUSY)
  281. #define GLOBAL_STATS_OP_HIST_RX ((1 << 10) | GLOBAL_STATS_OP_BUSY)
  282. #define GLOBAL_STATS_OP_HIST_TX ((2 << 10) | GLOBAL_STATS_OP_BUSY)
  283. #define GLOBAL_STATS_OP_HIST_RX_TX ((3 << 10) | GLOBAL_STATS_OP_BUSY)
  284. #define GLOBAL_STATS_COUNTER_32 0x1e
  285. #define GLOBAL_STATS_COUNTER_01 0x1f
  286. #define REG_GLOBAL2 0x1c
  287. #define GLOBAL2_INT_SOURCE 0x00
  288. #define GLOBAL2_INT_MASK 0x01
  289. #define GLOBAL2_MGMT_EN_2X 0x02
  290. #define GLOBAL2_MGMT_EN_0X 0x03
  291. #define GLOBAL2_FLOW_CONTROL 0x04
  292. #define GLOBAL2_SWITCH_MGMT 0x05
  293. #define GLOBAL2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA BIT(15)
  294. #define GLOBAL2_SWITCH_MGMT_PREVENT_LOOPS BIT(14)
  295. #define GLOBAL2_SWITCH_MGMT_FLOW_CONTROL_MSG BIT(13)
  296. #define GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI BIT(7)
  297. #define GLOBAL2_SWITCH_MGMT_RSVD2CPU BIT(3)
  298. #define GLOBAL2_DEVICE_MAPPING 0x06
  299. #define GLOBAL2_DEVICE_MAPPING_UPDATE BIT(15)
  300. #define GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT 8
  301. #define GLOBAL2_DEVICE_MAPPING_PORT_MASK 0x0f
  302. #define GLOBAL2_TRUNK_MASK 0x07
  303. #define GLOBAL2_TRUNK_MASK_UPDATE BIT(15)
  304. #define GLOBAL2_TRUNK_MASK_NUM_SHIFT 12
  305. #define GLOBAL2_TRUNK_MAPPING 0x08
  306. #define GLOBAL2_TRUNK_MAPPING_UPDATE BIT(15)
  307. #define GLOBAL2_TRUNK_MAPPING_ID_SHIFT 11
  308. #define GLOBAL2_INGRESS_OP 0x09
  309. #define GLOBAL2_INGRESS_DATA 0x0a
  310. #define GLOBAL2_PVT_ADDR 0x0b
  311. #define GLOBAL2_PVT_DATA 0x0c
  312. #define GLOBAL2_SWITCH_MAC 0x0d
  313. #define GLOBAL2_SWITCH_MAC_BUSY BIT(15)
  314. #define GLOBAL2_ATU_STATS 0x0e
  315. #define GLOBAL2_PRIO_OVERRIDE 0x0f
  316. #define GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP BIT(7)
  317. #define GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT 4
  318. #define GLOBAL2_PRIO_OVERRIDE_FORCE_ARP BIT(3)
  319. #define GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT 0
  320. #define GLOBAL2_EEPROM_OP 0x14
  321. #define GLOBAL2_EEPROM_OP_BUSY BIT(15)
  322. #define GLOBAL2_EEPROM_OP_WRITE ((3 << 12) | GLOBAL2_EEPROM_OP_BUSY)
  323. #define GLOBAL2_EEPROM_OP_READ ((4 << 12) | GLOBAL2_EEPROM_OP_BUSY)
  324. #define GLOBAL2_EEPROM_OP_LOAD BIT(11)
  325. #define GLOBAL2_EEPROM_OP_WRITE_EN BIT(10)
  326. #define GLOBAL2_EEPROM_OP_ADDR_MASK 0xff
  327. #define GLOBAL2_EEPROM_DATA 0x15
  328. #define GLOBAL2_PTP_AVB_OP 0x16
  329. #define GLOBAL2_PTP_AVB_DATA 0x17
  330. #define GLOBAL2_SMI_OP 0x18
  331. #define GLOBAL2_SMI_OP_BUSY BIT(15)
  332. #define GLOBAL2_SMI_OP_CLAUSE_22 BIT(12)
  333. #define GLOBAL2_SMI_OP_22_WRITE ((1 << 10) | GLOBAL2_SMI_OP_BUSY | \
  334. GLOBAL2_SMI_OP_CLAUSE_22)
  335. #define GLOBAL2_SMI_OP_22_READ ((2 << 10) | GLOBAL2_SMI_OP_BUSY | \
  336. GLOBAL2_SMI_OP_CLAUSE_22)
  337. #define GLOBAL2_SMI_OP_45_WRITE_ADDR ((0 << 10) | GLOBAL2_SMI_OP_BUSY)
  338. #define GLOBAL2_SMI_OP_45_WRITE_DATA ((1 << 10) | GLOBAL2_SMI_OP_BUSY)
  339. #define GLOBAL2_SMI_OP_45_READ_DATA ((2 << 10) | GLOBAL2_SMI_OP_BUSY)
  340. #define GLOBAL2_SMI_DATA 0x19
  341. #define GLOBAL2_SCRATCH_MISC 0x1a
  342. #define GLOBAL2_SCRATCH_BUSY BIT(15)
  343. #define GLOBAL2_SCRATCH_REGISTER_SHIFT 8
  344. #define GLOBAL2_SCRATCH_VALUE_MASK 0xff
  345. #define GLOBAL2_WDOG_CONTROL 0x1b
  346. #define GLOBAL2_QOS_WEIGHT 0x1c
  347. #define GLOBAL2_MISC 0x1d
  348. struct mv88e6xxx_switch_id {
  349. u16 id;
  350. char *name;
  351. };
  352. struct mv88e6xxx_atu_entry {
  353. u16 fid;
  354. u8 state;
  355. bool trunk;
  356. u16 portv_trunkid;
  357. u8 mac[ETH_ALEN];
  358. };
  359. struct mv88e6xxx_vtu_stu_entry {
  360. /* VTU only */
  361. u16 vid;
  362. u16 fid;
  363. /* VTU and STU */
  364. u8 sid;
  365. bool valid;
  366. u8 data[DSA_MAX_PORTS];
  367. };
  368. struct mv88e6xxx_priv_state {
  369. /* When using multi-chip addressing, this mutex protects
  370. * access to the indirect access registers. (In single-chip
  371. * mode, this mutex is effectively useless.)
  372. */
  373. struct mutex smi_mutex;
  374. #ifdef CONFIG_NET_DSA_MV88E6XXX_NEED_PPU
  375. /* Handles automatic disabling and re-enabling of the PHY
  376. * polling unit.
  377. */
  378. struct mutex ppu_mutex;
  379. int ppu_disabled;
  380. struct work_struct ppu_work;
  381. struct timer_list ppu_timer;
  382. #endif
  383. /* This mutex serialises access to the statistics unit.
  384. * Hold this mutex over snapshot + dump sequences.
  385. */
  386. struct mutex stats_mutex;
  387. /* This mutex serializes phy access for chips with
  388. * indirect phy addressing. It is unused for chips
  389. * with direct phy access.
  390. */
  391. struct mutex phy_mutex;
  392. /* This mutex serializes eeprom access for chips with
  393. * eeprom support.
  394. */
  395. struct mutex eeprom_mutex;
  396. int id; /* switch product id */
  397. int num_ports; /* number of switch ports */
  398. unsigned long port_state_update_mask;
  399. u8 port_state[DSA_MAX_PORTS];
  400. struct work_struct bridge_work;
  401. };
  402. struct mv88e6xxx_hw_stat {
  403. char string[ETH_GSTRING_LEN];
  404. int sizeof_stat;
  405. int reg;
  406. };
  407. int mv88e6xxx_switch_reset(struct dsa_switch *ds, bool ppu_active);
  408. char *mv88e6xxx_lookup_name(struct device *host_dev, int sw_addr,
  409. const struct mv88e6xxx_switch_id *table,
  410. unsigned int num);
  411. int mv88e6xxx_setup_ports(struct dsa_switch *ds);
  412. int mv88e6xxx_setup_common(struct dsa_switch *ds);
  413. int mv88e6xxx_setup_global(struct dsa_switch *ds);
  414. int mv88e6xxx_reg_read(struct dsa_switch *ds, int addr, int reg);
  415. int mv88e6xxx_reg_write(struct dsa_switch *ds, int addr, int reg, u16 val);
  416. int mv88e6xxx_set_addr_direct(struct dsa_switch *ds, u8 *addr);
  417. int mv88e6xxx_set_addr_indirect(struct dsa_switch *ds, u8 *addr);
  418. int mv88e6xxx_phy_read(struct dsa_switch *ds, int port, int regnum);
  419. int mv88e6xxx_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val);
  420. int mv88e6xxx_phy_read_indirect(struct dsa_switch *ds, int port, int regnum);
  421. int mv88e6xxx_phy_write_indirect(struct dsa_switch *ds, int port, int regnum,
  422. u16 val);
  423. void mv88e6xxx_ppu_state_init(struct dsa_switch *ds);
  424. int mv88e6xxx_phy_read_ppu(struct dsa_switch *ds, int addr, int regnum);
  425. int mv88e6xxx_phy_write_ppu(struct dsa_switch *ds, int addr,
  426. int regnum, u16 val);
  427. void mv88e6xxx_get_strings(struct dsa_switch *ds, int port, uint8_t *data);
  428. void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
  429. uint64_t *data);
  430. int mv88e6xxx_get_sset_count(struct dsa_switch *ds);
  431. int mv88e6xxx_get_sset_count_basic(struct dsa_switch *ds);
  432. void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
  433. struct phy_device *phydev);
  434. int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port);
  435. void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
  436. struct ethtool_regs *regs, void *_p);
  437. int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp);
  438. int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp);
  439. int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp);
  440. int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm);
  441. int mv88e6xxx_eeprom_load_wait(struct dsa_switch *ds);
  442. int mv88e6xxx_eeprom_busy_wait(struct dsa_switch *ds);
  443. int mv88e6xxx_phy_read_indirect(struct dsa_switch *ds, int addr, int regnum);
  444. int mv88e6xxx_phy_write_indirect(struct dsa_switch *ds, int addr, int regnum,
  445. u16 val);
  446. int mv88e6xxx_get_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e);
  447. int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
  448. struct phy_device *phydev, struct ethtool_eee *e);
  449. int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port, u32 members);
  450. int mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port, u32 members);
  451. int mv88e6xxx_port_stp_update(struct dsa_switch *ds, int port, u8 state);
  452. int mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
  453. const struct switchdev_obj_port_vlan *vlan,
  454. struct switchdev_trans *trans);
  455. int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
  456. const struct switchdev_obj_port_vlan *vlan,
  457. struct switchdev_trans *trans);
  458. int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
  459. const struct switchdev_obj_port_vlan *vlan);
  460. int mv88e6xxx_port_pvid_get(struct dsa_switch *ds, int port, u16 *vid);
  461. int mv88e6xxx_vlan_getnext(struct dsa_switch *ds, u16 *vid,
  462. unsigned long *ports, unsigned long *untagged);
  463. int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
  464. const struct switchdev_obj_port_fdb *fdb,
  465. struct switchdev_trans *trans);
  466. int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
  467. const struct switchdev_obj_port_fdb *fdb,
  468. struct switchdev_trans *trans);
  469. int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
  470. const struct switchdev_obj_port_fdb *fdb);
  471. int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
  472. struct switchdev_obj_port_fdb *fdb,
  473. int (*cb)(struct switchdev_obj *obj));
  474. int mv88e6xxx_phy_page_read(struct dsa_switch *ds, int port, int page, int reg);
  475. int mv88e6xxx_phy_page_write(struct dsa_switch *ds, int port, int page,
  476. int reg, int val);
  477. extern struct dsa_switch_driver mv88e6131_switch_driver;
  478. extern struct dsa_switch_driver mv88e6123_61_65_switch_driver;
  479. extern struct dsa_switch_driver mv88e6352_switch_driver;
  480. extern struct dsa_switch_driver mv88e6171_switch_driver;
  481. #define REG_READ(addr, reg) \
  482. ({ \
  483. int __ret; \
  484. \
  485. __ret = mv88e6xxx_reg_read(ds, addr, reg); \
  486. if (__ret < 0) \
  487. return __ret; \
  488. __ret; \
  489. })
  490. #define REG_WRITE(addr, reg, val) \
  491. ({ \
  492. int __ret; \
  493. \
  494. __ret = mv88e6xxx_reg_write(ds, addr, reg, val); \
  495. if (__ret < 0) \
  496. return __ret; \
  497. })
  498. #endif