sun4i-emac.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993
  1. /*
  2. * Allwinner EMAC Fast Ethernet driver for Linux.
  3. *
  4. * Copyright 2012-2013 Stefan Roese <sr@denx.de>
  5. * Copyright 2013 Maxime Ripard <maxime.ripard@free-electrons.com>
  6. *
  7. * Based on the Linux driver provided by Allwinner:
  8. * Copyright (C) 1997 Sten Wang
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/gpio.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/mii.h>
  21. #include <linux/module.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_mdio.h>
  26. #include <linux/of_net.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/phy.h>
  30. #include <linux/soc/sunxi/sunxi_sram.h>
  31. #include "sun4i-emac.h"
  32. #define DRV_NAME "sun4i-emac"
  33. #define DRV_VERSION "1.02"
  34. #define EMAC_MAX_FRAME_LEN 0x0600
  35. /* Transmit timeout, default 5 seconds. */
  36. static int watchdog = 5000;
  37. module_param(watchdog, int, 0400);
  38. MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
  39. /* EMAC register address locking.
  40. *
  41. * The EMAC uses an address register to control where data written
  42. * to the data register goes. This means that the address register
  43. * must be preserved over interrupts or similar calls.
  44. *
  45. * During interrupt and other critical calls, a spinlock is used to
  46. * protect the system, but the calls themselves save the address
  47. * in the address register in case they are interrupting another
  48. * access to the device.
  49. *
  50. * For general accesses a lock is provided so that calls which are
  51. * allowed to sleep are serialised so that the address register does
  52. * not need to be saved. This lock also serves to serialise access
  53. * to the EEPROM and PHY access registers which are shared between
  54. * these two devices.
  55. */
  56. /* The driver supports the original EMACE, and now the two newer
  57. * devices, EMACA and EMACB.
  58. */
  59. struct emac_board_info {
  60. struct clk *clk;
  61. struct device *dev;
  62. struct platform_device *pdev;
  63. spinlock_t lock;
  64. void __iomem *membase;
  65. u32 msg_enable;
  66. struct net_device *ndev;
  67. struct sk_buff *skb_last;
  68. u16 tx_fifo_stat;
  69. int emacrx_completed_flag;
  70. struct phy_device *phy_dev;
  71. struct device_node *phy_node;
  72. unsigned int link;
  73. unsigned int speed;
  74. unsigned int duplex;
  75. phy_interface_t phy_interface;
  76. };
  77. static void emac_update_speed(struct net_device *dev)
  78. {
  79. struct emac_board_info *db = netdev_priv(dev);
  80. unsigned int reg_val;
  81. /* set EMAC SPEED, depend on PHY */
  82. reg_val = readl(db->membase + EMAC_MAC_SUPP_REG);
  83. reg_val &= ~(0x1 << 8);
  84. if (db->speed == SPEED_100)
  85. reg_val |= 1 << 8;
  86. writel(reg_val, db->membase + EMAC_MAC_SUPP_REG);
  87. }
  88. static void emac_update_duplex(struct net_device *dev)
  89. {
  90. struct emac_board_info *db = netdev_priv(dev);
  91. unsigned int reg_val;
  92. /* set duplex depend on phy */
  93. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  94. reg_val &= ~EMAC_MAC_CTL1_DUPLEX_EN;
  95. if (db->duplex)
  96. reg_val |= EMAC_MAC_CTL1_DUPLEX_EN;
  97. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  98. }
  99. static void emac_handle_link_change(struct net_device *dev)
  100. {
  101. struct emac_board_info *db = netdev_priv(dev);
  102. struct phy_device *phydev = db->phy_dev;
  103. unsigned long flags;
  104. int status_change = 0;
  105. if (phydev->link) {
  106. if (db->speed != phydev->speed) {
  107. spin_lock_irqsave(&db->lock, flags);
  108. db->speed = phydev->speed;
  109. emac_update_speed(dev);
  110. spin_unlock_irqrestore(&db->lock, flags);
  111. status_change = 1;
  112. }
  113. if (db->duplex != phydev->duplex) {
  114. spin_lock_irqsave(&db->lock, flags);
  115. db->duplex = phydev->duplex;
  116. emac_update_duplex(dev);
  117. spin_unlock_irqrestore(&db->lock, flags);
  118. status_change = 1;
  119. }
  120. }
  121. if (phydev->link != db->link) {
  122. if (!phydev->link) {
  123. db->speed = 0;
  124. db->duplex = -1;
  125. }
  126. db->link = phydev->link;
  127. status_change = 1;
  128. }
  129. if (status_change)
  130. phy_print_status(phydev);
  131. }
  132. static int emac_mdio_probe(struct net_device *dev)
  133. {
  134. struct emac_board_info *db = netdev_priv(dev);
  135. /* to-do: PHY interrupts are currently not supported */
  136. /* attach the mac to the phy */
  137. db->phy_dev = of_phy_connect(db->ndev, db->phy_node,
  138. &emac_handle_link_change, 0,
  139. db->phy_interface);
  140. if (!db->phy_dev) {
  141. netdev_err(db->ndev, "could not find the PHY\n");
  142. return -ENODEV;
  143. }
  144. /* mask with MAC supported features */
  145. db->phy_dev->supported &= PHY_BASIC_FEATURES;
  146. db->phy_dev->advertising = db->phy_dev->supported;
  147. db->link = 0;
  148. db->speed = 0;
  149. db->duplex = -1;
  150. return 0;
  151. }
  152. static void emac_mdio_remove(struct net_device *dev)
  153. {
  154. struct emac_board_info *db = netdev_priv(dev);
  155. phy_disconnect(db->phy_dev);
  156. db->phy_dev = NULL;
  157. }
  158. static void emac_reset(struct emac_board_info *db)
  159. {
  160. dev_dbg(db->dev, "resetting device\n");
  161. /* RESET device */
  162. writel(0, db->membase + EMAC_CTL_REG);
  163. udelay(200);
  164. writel(EMAC_CTL_RESET, db->membase + EMAC_CTL_REG);
  165. udelay(200);
  166. }
  167. static void emac_outblk_32bit(void __iomem *reg, void *data, int count)
  168. {
  169. writesl(reg, data, round_up(count, 4) / 4);
  170. }
  171. static void emac_inblk_32bit(void __iomem *reg, void *data, int count)
  172. {
  173. readsl(reg, data, round_up(count, 4) / 4);
  174. }
  175. static int emac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  176. {
  177. struct emac_board_info *dm = netdev_priv(dev);
  178. struct phy_device *phydev = dm->phy_dev;
  179. if (!netif_running(dev))
  180. return -EINVAL;
  181. if (!phydev)
  182. return -ENODEV;
  183. return phy_mii_ioctl(phydev, rq, cmd);
  184. }
  185. /* ethtool ops */
  186. static void emac_get_drvinfo(struct net_device *dev,
  187. struct ethtool_drvinfo *info)
  188. {
  189. strlcpy(info->driver, DRV_NAME, sizeof(DRV_NAME));
  190. strlcpy(info->version, DRV_VERSION, sizeof(DRV_VERSION));
  191. strlcpy(info->bus_info, dev_name(&dev->dev), sizeof(info->bus_info));
  192. }
  193. static int emac_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  194. {
  195. struct emac_board_info *dm = netdev_priv(dev);
  196. struct phy_device *phydev = dm->phy_dev;
  197. if (!phydev)
  198. return -ENODEV;
  199. return phy_ethtool_gset(phydev, cmd);
  200. }
  201. static int emac_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  202. {
  203. struct emac_board_info *dm = netdev_priv(dev);
  204. struct phy_device *phydev = dm->phy_dev;
  205. if (!phydev)
  206. return -ENODEV;
  207. return phy_ethtool_sset(phydev, cmd);
  208. }
  209. static const struct ethtool_ops emac_ethtool_ops = {
  210. .get_drvinfo = emac_get_drvinfo,
  211. .get_settings = emac_get_settings,
  212. .set_settings = emac_set_settings,
  213. .get_link = ethtool_op_get_link,
  214. };
  215. static unsigned int emac_setup(struct net_device *ndev)
  216. {
  217. struct emac_board_info *db = netdev_priv(ndev);
  218. unsigned int reg_val;
  219. /* set up TX */
  220. reg_val = readl(db->membase + EMAC_TX_MODE_REG);
  221. writel(reg_val | EMAC_TX_MODE_ABORTED_FRAME_EN,
  222. db->membase + EMAC_TX_MODE_REG);
  223. /* set MAC */
  224. /* set MAC CTL0 */
  225. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  226. writel(reg_val | EMAC_MAC_CTL0_RX_FLOW_CTL_EN |
  227. EMAC_MAC_CTL0_TX_FLOW_CTL_EN,
  228. db->membase + EMAC_MAC_CTL0_REG);
  229. /* set MAC CTL1 */
  230. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  231. reg_val |= EMAC_MAC_CTL1_LEN_CHECK_EN;
  232. reg_val |= EMAC_MAC_CTL1_CRC_EN;
  233. reg_val |= EMAC_MAC_CTL1_PAD_EN;
  234. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  235. /* set up IPGT */
  236. writel(EMAC_MAC_IPGT_FULL_DUPLEX, db->membase + EMAC_MAC_IPGT_REG);
  237. /* set up IPGR */
  238. writel((EMAC_MAC_IPGR_IPG1 << 8) | EMAC_MAC_IPGR_IPG2,
  239. db->membase + EMAC_MAC_IPGR_REG);
  240. /* set up Collison window */
  241. writel((EMAC_MAC_CLRT_COLLISION_WINDOW << 8) | EMAC_MAC_CLRT_RM,
  242. db->membase + EMAC_MAC_CLRT_REG);
  243. /* set up Max Frame Length */
  244. writel(EMAC_MAX_FRAME_LEN,
  245. db->membase + EMAC_MAC_MAXF_REG);
  246. return 0;
  247. }
  248. static void emac_set_rx_mode(struct net_device *ndev)
  249. {
  250. struct emac_board_info *db = netdev_priv(ndev);
  251. unsigned int reg_val;
  252. /* set up RX */
  253. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  254. if (ndev->flags & IFF_PROMISC)
  255. reg_val |= EMAC_RX_CTL_PASS_ALL_EN;
  256. else
  257. reg_val &= ~EMAC_RX_CTL_PASS_ALL_EN;
  258. writel(reg_val | EMAC_RX_CTL_PASS_LEN_OOR_EN |
  259. EMAC_RX_CTL_ACCEPT_UNICAST_EN | EMAC_RX_CTL_DA_FILTER_EN |
  260. EMAC_RX_CTL_ACCEPT_MULTICAST_EN |
  261. EMAC_RX_CTL_ACCEPT_BROADCAST_EN,
  262. db->membase + EMAC_RX_CTL_REG);
  263. }
  264. static unsigned int emac_powerup(struct net_device *ndev)
  265. {
  266. struct emac_board_info *db = netdev_priv(ndev);
  267. unsigned int reg_val;
  268. /* initial EMAC */
  269. /* flush RX FIFO */
  270. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  271. reg_val |= 0x8;
  272. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  273. udelay(1);
  274. /* initial MAC */
  275. /* soft reset MAC */
  276. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  277. reg_val &= ~EMAC_MAC_CTL0_SOFT_RESET;
  278. writel(reg_val, db->membase + EMAC_MAC_CTL0_REG);
  279. /* set MII clock */
  280. reg_val = readl(db->membase + EMAC_MAC_MCFG_REG);
  281. reg_val &= (~(0xf << 2));
  282. reg_val |= (0xD << 2);
  283. writel(reg_val, db->membase + EMAC_MAC_MCFG_REG);
  284. /* clear RX counter */
  285. writel(0x0, db->membase + EMAC_RX_FBC_REG);
  286. /* disable all interrupt and clear interrupt status */
  287. writel(0, db->membase + EMAC_INT_CTL_REG);
  288. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  289. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  290. udelay(1);
  291. /* set up EMAC */
  292. emac_setup(ndev);
  293. /* set mac_address to chip */
  294. writel(ndev->dev_addr[0] << 16 | ndev->dev_addr[1] << 8 | ndev->
  295. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  296. writel(ndev->dev_addr[3] << 16 | ndev->dev_addr[4] << 8 | ndev->
  297. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  298. mdelay(1);
  299. return 0;
  300. }
  301. static int emac_set_mac_address(struct net_device *dev, void *p)
  302. {
  303. struct sockaddr *addr = p;
  304. struct emac_board_info *db = netdev_priv(dev);
  305. if (netif_running(dev))
  306. return -EBUSY;
  307. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  308. writel(dev->dev_addr[0] << 16 | dev->dev_addr[1] << 8 | dev->
  309. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  310. writel(dev->dev_addr[3] << 16 | dev->dev_addr[4] << 8 | dev->
  311. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  312. return 0;
  313. }
  314. /* Initialize emac board */
  315. static void emac_init_device(struct net_device *dev)
  316. {
  317. struct emac_board_info *db = netdev_priv(dev);
  318. unsigned long flags;
  319. unsigned int reg_val;
  320. spin_lock_irqsave(&db->lock, flags);
  321. emac_update_speed(dev);
  322. emac_update_duplex(dev);
  323. /* enable RX/TX */
  324. reg_val = readl(db->membase + EMAC_CTL_REG);
  325. writel(reg_val | EMAC_CTL_RESET | EMAC_CTL_TX_EN | EMAC_CTL_RX_EN,
  326. db->membase + EMAC_CTL_REG);
  327. /* enable RX/TX0/RX Hlevel interrup */
  328. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  329. reg_val |= (0xf << 0) | (0x01 << 8);
  330. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  331. spin_unlock_irqrestore(&db->lock, flags);
  332. }
  333. /* Our watchdog timed out. Called by the networking layer */
  334. static void emac_timeout(struct net_device *dev)
  335. {
  336. struct emac_board_info *db = netdev_priv(dev);
  337. unsigned long flags;
  338. if (netif_msg_timer(db))
  339. dev_err(db->dev, "tx time out.\n");
  340. /* Save previous register address */
  341. spin_lock_irqsave(&db->lock, flags);
  342. netif_stop_queue(dev);
  343. emac_reset(db);
  344. emac_init_device(dev);
  345. /* We can accept TX packets again */
  346. dev->trans_start = jiffies;
  347. netif_wake_queue(dev);
  348. /* Restore previous register address */
  349. spin_unlock_irqrestore(&db->lock, flags);
  350. }
  351. /* Hardware start transmission.
  352. * Send a packet to media from the upper layer.
  353. */
  354. static int emac_start_xmit(struct sk_buff *skb, struct net_device *dev)
  355. {
  356. struct emac_board_info *db = netdev_priv(dev);
  357. unsigned long channel;
  358. unsigned long flags;
  359. channel = db->tx_fifo_stat & 3;
  360. if (channel == 3)
  361. return 1;
  362. channel = (channel == 1 ? 1 : 0);
  363. spin_lock_irqsave(&db->lock, flags);
  364. writel(channel, db->membase + EMAC_TX_INS_REG);
  365. emac_outblk_32bit(db->membase + EMAC_TX_IO_DATA_REG,
  366. skb->data, skb->len);
  367. dev->stats.tx_bytes += skb->len;
  368. db->tx_fifo_stat |= 1 << channel;
  369. /* TX control: First packet immediately send, second packet queue */
  370. if (channel == 0) {
  371. /* set TX len */
  372. writel(skb->len, db->membase + EMAC_TX_PL0_REG);
  373. /* start translate from fifo to phy */
  374. writel(readl(db->membase + EMAC_TX_CTL0_REG) | 1,
  375. db->membase + EMAC_TX_CTL0_REG);
  376. /* save the time stamp */
  377. dev->trans_start = jiffies;
  378. } else if (channel == 1) {
  379. /* set TX len */
  380. writel(skb->len, db->membase + EMAC_TX_PL1_REG);
  381. /* start translate from fifo to phy */
  382. writel(readl(db->membase + EMAC_TX_CTL1_REG) | 1,
  383. db->membase + EMAC_TX_CTL1_REG);
  384. /* save the time stamp */
  385. dev->trans_start = jiffies;
  386. }
  387. if ((db->tx_fifo_stat & 3) == 3) {
  388. /* Second packet */
  389. netif_stop_queue(dev);
  390. }
  391. spin_unlock_irqrestore(&db->lock, flags);
  392. /* free this SKB */
  393. dev_consume_skb_any(skb);
  394. return NETDEV_TX_OK;
  395. }
  396. /* EMAC interrupt handler
  397. * receive the packet to upper layer, free the transmitted packet
  398. */
  399. static void emac_tx_done(struct net_device *dev, struct emac_board_info *db,
  400. unsigned int tx_status)
  401. {
  402. /* One packet sent complete */
  403. db->tx_fifo_stat &= ~(tx_status & 3);
  404. if (3 == (tx_status & 3))
  405. dev->stats.tx_packets += 2;
  406. else
  407. dev->stats.tx_packets++;
  408. if (netif_msg_tx_done(db))
  409. dev_dbg(db->dev, "tx done, NSR %02x\n", tx_status);
  410. netif_wake_queue(dev);
  411. }
  412. /* Received a packet and pass to upper layer
  413. */
  414. static void emac_rx(struct net_device *dev)
  415. {
  416. struct emac_board_info *db = netdev_priv(dev);
  417. struct sk_buff *skb;
  418. u8 *rdptr;
  419. bool good_packet;
  420. static int rxlen_last;
  421. unsigned int reg_val;
  422. u32 rxhdr, rxstatus, rxcount, rxlen;
  423. /* Check packet ready or not */
  424. while (1) {
  425. /* race warning: the first packet might arrive with
  426. * the interrupts disabled, but the second will fix
  427. * it
  428. */
  429. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  430. if (netif_msg_rx_status(db))
  431. dev_dbg(db->dev, "RXCount: %x\n", rxcount);
  432. if ((db->skb_last != NULL) && (rxlen_last > 0)) {
  433. dev->stats.rx_bytes += rxlen_last;
  434. /* Pass to upper layer */
  435. db->skb_last->protocol = eth_type_trans(db->skb_last,
  436. dev);
  437. netif_rx(db->skb_last);
  438. dev->stats.rx_packets++;
  439. db->skb_last = NULL;
  440. rxlen_last = 0;
  441. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  442. reg_val &= ~EMAC_RX_CTL_DMA_EN;
  443. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  444. }
  445. if (!rxcount) {
  446. db->emacrx_completed_flag = 1;
  447. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  448. reg_val |= (0xf << 0) | (0x01 << 8);
  449. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  450. /* had one stuck? */
  451. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  452. if (!rxcount)
  453. return;
  454. }
  455. reg_val = readl(db->membase + EMAC_RX_IO_DATA_REG);
  456. if (netif_msg_rx_status(db))
  457. dev_dbg(db->dev, "receive header: %x\n", reg_val);
  458. if (reg_val != EMAC_UNDOCUMENTED_MAGIC) {
  459. /* disable RX */
  460. reg_val = readl(db->membase + EMAC_CTL_REG);
  461. writel(reg_val & ~EMAC_CTL_RX_EN,
  462. db->membase + EMAC_CTL_REG);
  463. /* Flush RX FIFO */
  464. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  465. writel(reg_val | (1 << 3),
  466. db->membase + EMAC_RX_CTL_REG);
  467. do {
  468. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  469. } while (reg_val & (1 << 3));
  470. /* enable RX */
  471. reg_val = readl(db->membase + EMAC_CTL_REG);
  472. writel(reg_val | EMAC_CTL_RX_EN,
  473. db->membase + EMAC_CTL_REG);
  474. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  475. reg_val |= (0xf << 0) | (0x01 << 8);
  476. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  477. db->emacrx_completed_flag = 1;
  478. return;
  479. }
  480. /* A packet ready now & Get status/length */
  481. good_packet = true;
  482. emac_inblk_32bit(db->membase + EMAC_RX_IO_DATA_REG,
  483. &rxhdr, sizeof(rxhdr));
  484. if (netif_msg_rx_status(db))
  485. dev_dbg(db->dev, "rxhdr: %x\n", *((int *)(&rxhdr)));
  486. rxlen = EMAC_RX_IO_DATA_LEN(rxhdr);
  487. rxstatus = EMAC_RX_IO_DATA_STATUS(rxhdr);
  488. if (netif_msg_rx_status(db))
  489. dev_dbg(db->dev, "RX: status %02x, length %04x\n",
  490. rxstatus, rxlen);
  491. /* Packet Status check */
  492. if (rxlen < 0x40) {
  493. good_packet = false;
  494. if (netif_msg_rx_err(db))
  495. dev_dbg(db->dev, "RX: Bad Packet (runt)\n");
  496. }
  497. if (unlikely(!(rxstatus & EMAC_RX_IO_DATA_STATUS_OK))) {
  498. good_packet = false;
  499. if (rxstatus & EMAC_RX_IO_DATA_STATUS_CRC_ERR) {
  500. if (netif_msg_rx_err(db))
  501. dev_dbg(db->dev, "crc error\n");
  502. dev->stats.rx_crc_errors++;
  503. }
  504. if (rxstatus & EMAC_RX_IO_DATA_STATUS_LEN_ERR) {
  505. if (netif_msg_rx_err(db))
  506. dev_dbg(db->dev, "length error\n");
  507. dev->stats.rx_length_errors++;
  508. }
  509. }
  510. /* Move data from EMAC */
  511. if (good_packet) {
  512. skb = netdev_alloc_skb(dev, rxlen + 4);
  513. if (!skb)
  514. continue;
  515. skb_reserve(skb, 2);
  516. rdptr = (u8 *) skb_put(skb, rxlen - 4);
  517. /* Read received packet from RX SRAM */
  518. if (netif_msg_rx_status(db))
  519. dev_dbg(db->dev, "RxLen %x\n", rxlen);
  520. emac_inblk_32bit(db->membase + EMAC_RX_IO_DATA_REG,
  521. rdptr, rxlen);
  522. dev->stats.rx_bytes += rxlen;
  523. /* Pass to upper layer */
  524. skb->protocol = eth_type_trans(skb, dev);
  525. netif_rx(skb);
  526. dev->stats.rx_packets++;
  527. }
  528. }
  529. }
  530. static irqreturn_t emac_interrupt(int irq, void *dev_id)
  531. {
  532. struct net_device *dev = dev_id;
  533. struct emac_board_info *db = netdev_priv(dev);
  534. int int_status;
  535. unsigned long flags;
  536. unsigned int reg_val;
  537. /* A real interrupt coming */
  538. /* holders of db->lock must always block IRQs */
  539. spin_lock_irqsave(&db->lock, flags);
  540. /* Disable all interrupts */
  541. writel(0, db->membase + EMAC_INT_CTL_REG);
  542. /* Got EMAC interrupt status */
  543. /* Got ISR */
  544. int_status = readl(db->membase + EMAC_INT_STA_REG);
  545. /* Clear ISR status */
  546. writel(int_status, db->membase + EMAC_INT_STA_REG);
  547. if (netif_msg_intr(db))
  548. dev_dbg(db->dev, "emac interrupt %02x\n", int_status);
  549. /* Received the coming packet */
  550. if ((int_status & 0x100) && (db->emacrx_completed_flag == 1)) {
  551. /* carrier lost */
  552. db->emacrx_completed_flag = 0;
  553. emac_rx(dev);
  554. }
  555. /* Transmit Interrupt check */
  556. if (int_status & (0x01 | 0x02))
  557. emac_tx_done(dev, db, int_status);
  558. if (int_status & (0x04 | 0x08))
  559. netdev_info(dev, " ab : %x\n", int_status);
  560. /* Re-enable interrupt mask */
  561. if (db->emacrx_completed_flag == 1) {
  562. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  563. reg_val |= (0xf << 0) | (0x01 << 8);
  564. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  565. }
  566. spin_unlock_irqrestore(&db->lock, flags);
  567. return IRQ_HANDLED;
  568. }
  569. #ifdef CONFIG_NET_POLL_CONTROLLER
  570. /*
  571. * Used by netconsole
  572. */
  573. static void emac_poll_controller(struct net_device *dev)
  574. {
  575. disable_irq(dev->irq);
  576. emac_interrupt(dev->irq, dev);
  577. enable_irq(dev->irq);
  578. }
  579. #endif
  580. /* Open the interface.
  581. * The interface is opened whenever "ifconfig" actives it.
  582. */
  583. static int emac_open(struct net_device *dev)
  584. {
  585. struct emac_board_info *db = netdev_priv(dev);
  586. int ret;
  587. if (netif_msg_ifup(db))
  588. dev_dbg(db->dev, "enabling %s\n", dev->name);
  589. if (request_irq(dev->irq, &emac_interrupt, 0, dev->name, dev))
  590. return -EAGAIN;
  591. /* Initialize EMAC board */
  592. emac_reset(db);
  593. emac_init_device(dev);
  594. ret = emac_mdio_probe(dev);
  595. if (ret < 0) {
  596. free_irq(dev->irq, dev);
  597. netdev_err(dev, "cannot probe MDIO bus\n");
  598. return ret;
  599. }
  600. phy_start(db->phy_dev);
  601. netif_start_queue(dev);
  602. return 0;
  603. }
  604. static void emac_shutdown(struct net_device *dev)
  605. {
  606. unsigned int reg_val;
  607. struct emac_board_info *db = netdev_priv(dev);
  608. /* Disable all interrupt */
  609. writel(0, db->membase + EMAC_INT_CTL_REG);
  610. /* clear interrupt status */
  611. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  612. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  613. /* Disable RX/TX */
  614. reg_val = readl(db->membase + EMAC_CTL_REG);
  615. reg_val &= ~(EMAC_CTL_TX_EN | EMAC_CTL_RX_EN | EMAC_CTL_RESET);
  616. writel(reg_val, db->membase + EMAC_CTL_REG);
  617. }
  618. /* Stop the interface.
  619. * The interface is stopped when it is brought.
  620. */
  621. static int emac_stop(struct net_device *ndev)
  622. {
  623. struct emac_board_info *db = netdev_priv(ndev);
  624. if (netif_msg_ifdown(db))
  625. dev_dbg(db->dev, "shutting down %s\n", ndev->name);
  626. netif_stop_queue(ndev);
  627. netif_carrier_off(ndev);
  628. phy_stop(db->phy_dev);
  629. emac_mdio_remove(ndev);
  630. emac_shutdown(ndev);
  631. free_irq(ndev->irq, ndev);
  632. return 0;
  633. }
  634. static const struct net_device_ops emac_netdev_ops = {
  635. .ndo_open = emac_open,
  636. .ndo_stop = emac_stop,
  637. .ndo_start_xmit = emac_start_xmit,
  638. .ndo_tx_timeout = emac_timeout,
  639. .ndo_set_rx_mode = emac_set_rx_mode,
  640. .ndo_do_ioctl = emac_ioctl,
  641. .ndo_change_mtu = eth_change_mtu,
  642. .ndo_validate_addr = eth_validate_addr,
  643. .ndo_set_mac_address = emac_set_mac_address,
  644. #ifdef CONFIG_NET_POLL_CONTROLLER
  645. .ndo_poll_controller = emac_poll_controller,
  646. #endif
  647. };
  648. /* Search EMAC board, allocate space and register it
  649. */
  650. static int emac_probe(struct platform_device *pdev)
  651. {
  652. struct device_node *np = pdev->dev.of_node;
  653. struct emac_board_info *db;
  654. struct net_device *ndev;
  655. int ret = 0;
  656. const char *mac_addr;
  657. ndev = alloc_etherdev(sizeof(struct emac_board_info));
  658. if (!ndev) {
  659. dev_err(&pdev->dev, "could not allocate device.\n");
  660. return -ENOMEM;
  661. }
  662. SET_NETDEV_DEV(ndev, &pdev->dev);
  663. db = netdev_priv(ndev);
  664. memset(db, 0, sizeof(*db));
  665. db->dev = &pdev->dev;
  666. db->ndev = ndev;
  667. db->pdev = pdev;
  668. spin_lock_init(&db->lock);
  669. db->membase = of_iomap(np, 0);
  670. if (!db->membase) {
  671. dev_err(&pdev->dev, "failed to remap registers\n");
  672. ret = -ENOMEM;
  673. goto out;
  674. }
  675. /* fill in parameters for net-dev structure */
  676. ndev->base_addr = (unsigned long)db->membase;
  677. ndev->irq = irq_of_parse_and_map(np, 0);
  678. if (ndev->irq == -ENXIO) {
  679. netdev_err(ndev, "No irq resource\n");
  680. ret = ndev->irq;
  681. goto out_iounmap;
  682. }
  683. db->clk = devm_clk_get(&pdev->dev, NULL);
  684. if (IS_ERR(db->clk)) {
  685. ret = PTR_ERR(db->clk);
  686. goto out_iounmap;
  687. }
  688. ret = clk_prepare_enable(db->clk);
  689. if (ret) {
  690. dev_err(&pdev->dev, "Error couldn't enable clock (%d)\n", ret);
  691. goto out_iounmap;
  692. }
  693. ret = sunxi_sram_claim(&pdev->dev);
  694. if (ret) {
  695. dev_err(&pdev->dev, "Error couldn't map SRAM to device\n");
  696. goto out_clk_disable_unprepare;
  697. }
  698. db->phy_node = of_parse_phandle(np, "phy", 0);
  699. if (!db->phy_node) {
  700. dev_err(&pdev->dev, "no associated PHY\n");
  701. ret = -ENODEV;
  702. goto out_release_sram;
  703. }
  704. /* Read MAC-address from DT */
  705. mac_addr = of_get_mac_address(np);
  706. if (mac_addr)
  707. memcpy(ndev->dev_addr, mac_addr, ETH_ALEN);
  708. /* Check if the MAC address is valid, if not get a random one */
  709. if (!is_valid_ether_addr(ndev->dev_addr)) {
  710. eth_hw_addr_random(ndev);
  711. dev_warn(&pdev->dev, "using random MAC address %pM\n",
  712. ndev->dev_addr);
  713. }
  714. db->emacrx_completed_flag = 1;
  715. emac_powerup(ndev);
  716. emac_reset(db);
  717. ndev->netdev_ops = &emac_netdev_ops;
  718. ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
  719. ndev->ethtool_ops = &emac_ethtool_ops;
  720. platform_set_drvdata(pdev, ndev);
  721. /* Carrier starts down, phylib will bring it up */
  722. netif_carrier_off(ndev);
  723. ret = register_netdev(ndev);
  724. if (ret) {
  725. dev_err(&pdev->dev, "Registering netdev failed!\n");
  726. ret = -ENODEV;
  727. goto out_release_sram;
  728. }
  729. dev_info(&pdev->dev, "%s: at %p, IRQ %d MAC: %pM\n",
  730. ndev->name, db->membase, ndev->irq, ndev->dev_addr);
  731. return 0;
  732. out_release_sram:
  733. sunxi_sram_release(&pdev->dev);
  734. out_clk_disable_unprepare:
  735. clk_disable_unprepare(db->clk);
  736. out_iounmap:
  737. iounmap(db->membase);
  738. out:
  739. dev_err(db->dev, "not found (%d).\n", ret);
  740. free_netdev(ndev);
  741. return ret;
  742. }
  743. static int emac_remove(struct platform_device *pdev)
  744. {
  745. struct net_device *ndev = platform_get_drvdata(pdev);
  746. struct emac_board_info *db = netdev_priv(ndev);
  747. unregister_netdev(ndev);
  748. sunxi_sram_release(&pdev->dev);
  749. clk_disable_unprepare(db->clk);
  750. iounmap(db->membase);
  751. free_netdev(ndev);
  752. dev_dbg(&pdev->dev, "released and freed device\n");
  753. return 0;
  754. }
  755. static int emac_suspend(struct platform_device *dev, pm_message_t state)
  756. {
  757. struct net_device *ndev = platform_get_drvdata(dev);
  758. netif_carrier_off(ndev);
  759. netif_device_detach(ndev);
  760. emac_shutdown(ndev);
  761. return 0;
  762. }
  763. static int emac_resume(struct platform_device *dev)
  764. {
  765. struct net_device *ndev = platform_get_drvdata(dev);
  766. struct emac_board_info *db = netdev_priv(ndev);
  767. emac_reset(db);
  768. emac_init_device(ndev);
  769. netif_device_attach(ndev);
  770. return 0;
  771. }
  772. static const struct of_device_id emac_of_match[] = {
  773. {.compatible = "allwinner,sun4i-a10-emac",},
  774. /* Deprecated */
  775. {.compatible = "allwinner,sun4i-emac",},
  776. {},
  777. };
  778. MODULE_DEVICE_TABLE(of, emac_of_match);
  779. static struct platform_driver emac_driver = {
  780. .driver = {
  781. .name = "sun4i-emac",
  782. .of_match_table = emac_of_match,
  783. },
  784. .probe = emac_probe,
  785. .remove = emac_remove,
  786. .suspend = emac_suspend,
  787. .resume = emac_resume,
  788. };
  789. module_platform_driver(emac_driver);
  790. MODULE_AUTHOR("Stefan Roese <sr@denx.de>");
  791. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
  792. MODULE_DESCRIPTION("Allwinner A10 emac network driver");
  793. MODULE_LICENSE("GPL");