xgene_enet_hw.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Ravi Patel <rapatel@apm.com>
  6. * Keyur Chudgar <kchudgar@apm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __XGENE_ENET_HW_H__
  22. #define __XGENE_ENET_HW_H__
  23. #include "xgene_enet_main.h"
  24. struct xgene_enet_pdata;
  25. struct xgene_enet_stats;
  26. struct xgene_enet_desc_ring;
  27. /* clears and then set bits */
  28. static inline void xgene_set_bits(u32 *dst, u32 val, u32 start, u32 len)
  29. {
  30. u32 end = start + len - 1;
  31. u32 mask = GENMASK(end, start);
  32. *dst &= ~mask;
  33. *dst |= (val << start) & mask;
  34. }
  35. static inline u32 xgene_get_bits(u32 val, u32 start, u32 end)
  36. {
  37. return (val & GENMASK(end, start)) >> start;
  38. }
  39. enum xgene_enet_rm {
  40. RM0,
  41. RM1,
  42. RM3 = 3
  43. };
  44. #define CSR_RING_ID 0x0008
  45. #define OVERWRITE BIT(31)
  46. #define IS_BUFFER_POOL BIT(20)
  47. #define PREFETCH_BUF_EN BIT(21)
  48. #define CSR_RING_ID_BUF 0x000c
  49. #define CSR_RING_NE_INT_MODE 0x017c
  50. #define CSR_RING_CONFIG 0x006c
  51. #define CSR_RING_WR_BASE 0x0070
  52. #define NUM_RING_CONFIG 5
  53. #define BUFPOOL_MODE 3
  54. #define INC_DEC_CMD_ADDR 0x002c
  55. #define UDP_HDR_SIZE 2
  56. #define BUF_LEN_CODE_2K 0x5000
  57. #define CREATE_MASK(pos, len) GENMASK((pos)+(len)-1, (pos))
  58. #define CREATE_MASK_ULL(pos, len) GENMASK_ULL((pos)+(len)-1, (pos))
  59. /* Empty slot soft signature */
  60. #define EMPTY_SLOT_INDEX 1
  61. #define EMPTY_SLOT ~0ULL
  62. #define WORK_DESC_SIZE 32
  63. #define BUFPOOL_DESC_SIZE 16
  64. #define RING_OWNER_MASK GENMASK(9, 6)
  65. #define RING_BUFNUM_MASK GENMASK(5, 0)
  66. #define SELTHRSH_POS 3
  67. #define SELTHRSH_LEN 3
  68. #define RINGADDRL_POS 5
  69. #define RINGADDRL_LEN 27
  70. #define RINGADDRH_POS 0
  71. #define RINGADDRH_LEN 6
  72. #define RINGSIZE_POS 23
  73. #define RINGSIZE_LEN 3
  74. #define RINGTYPE_POS 19
  75. #define RINGTYPE_LEN 2
  76. #define RINGMODE_POS 20
  77. #define RINGMODE_LEN 3
  78. #define RECOMTIMEOUTL_POS 28
  79. #define RECOMTIMEOUTL_LEN 3
  80. #define RECOMTIMEOUTH_POS 0
  81. #define RECOMTIMEOUTH_LEN 2
  82. #define NUMMSGSINQ_POS 1
  83. #define NUMMSGSINQ_LEN 16
  84. #define ACCEPTLERR BIT(19)
  85. #define QCOHERENT BIT(4)
  86. #define RECOMBBUF BIT(27)
  87. #define MAC_OFFSET 0x30
  88. #define BLOCK_ETH_CSR_OFFSET 0x2000
  89. #define BLOCK_ETH_RING_IF_OFFSET 0x9000
  90. #define BLOCK_ETH_CLKRST_CSR_OFFSET 0xc000
  91. #define BLOCK_ETH_DIAG_CSR_OFFSET 0xD000
  92. #define BLOCK_ETH_MAC_OFFSET 0x0000
  93. #define BLOCK_ETH_MAC_CSR_OFFSET 0x2800
  94. #define CLKEN_ADDR 0xc208
  95. #define SRST_ADDR 0xc200
  96. #define MAC_ADDR_REG_OFFSET 0x00
  97. #define MAC_COMMAND_REG_OFFSET 0x04
  98. #define MAC_WRITE_REG_OFFSET 0x08
  99. #define MAC_READ_REG_OFFSET 0x0c
  100. #define MAC_COMMAND_DONE_REG_OFFSET 0x10
  101. #define MII_MGMT_CONFIG_ADDR 0x20
  102. #define MII_MGMT_COMMAND_ADDR 0x24
  103. #define MII_MGMT_ADDRESS_ADDR 0x28
  104. #define MII_MGMT_CONTROL_ADDR 0x2c
  105. #define MII_MGMT_STATUS_ADDR 0x30
  106. #define MII_MGMT_INDICATORS_ADDR 0x34
  107. #define BUSY_MASK BIT(0)
  108. #define READ_CYCLE_MASK BIT(0)
  109. #define PHY_CONTROL_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
  110. #define ENET_SPARE_CFG_REG_ADDR 0x0750
  111. #define RSIF_CONFIG_REG_ADDR 0x0010
  112. #define RSIF_RAM_DBG_REG0_ADDR 0x0048
  113. #define RGMII_REG_0_ADDR 0x07e0
  114. #define CFG_LINK_AGGR_RESUME_0_ADDR 0x07c8
  115. #define DEBUG_REG_ADDR 0x0700
  116. #define CFG_BYPASS_ADDR 0x0294
  117. #define CLE_BYPASS_REG0_0_ADDR 0x0490
  118. #define CLE_BYPASS_REG1_0_ADDR 0x0494
  119. #define CFG_RSIF_FPBUFF_TIMEOUT_EN BIT(31)
  120. #define RESUME_TX BIT(0)
  121. #define CFG_SPEED_1250 BIT(24)
  122. #define TX_PORT0 BIT(0)
  123. #define CFG_BYPASS_UNISEC_TX BIT(2)
  124. #define CFG_BYPASS_UNISEC_RX BIT(1)
  125. #define CFG_CLE_BYPASS_EN0 BIT(31)
  126. #define CFG_TXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 29, 3)
  127. #define CFG_RXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 26, 3)
  128. #define CFG_CLE_IP_PROTOCOL0_SET(dst, val) xgene_set_bits(dst, val, 16, 2)
  129. #define CFG_CLE_IP_HDR_LEN_SET(dst, val) xgene_set_bits(dst, val, 8, 5)
  130. #define CFG_CLE_DSTQID0_SET(dst, val) xgene_set_bits(dst, val, 0, 12)
  131. #define CFG_CLE_FPSEL0_SET(dst, val) xgene_set_bits(dst, val, 16, 4)
  132. #define CFG_MACMODE_SET(dst, val) xgene_set_bits(dst, val, 18, 2)
  133. #define CFG_WAITASYNCRD_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
  134. #define CFG_CLE_DSTQID0(val) (val & GENMASK(11, 0))
  135. #define CFG_CLE_FPSEL0(val) ((val << 16) & GENMASK(19, 16))
  136. #define ICM_CONFIG0_REG_0_ADDR 0x0400
  137. #define ICM_CONFIG2_REG_0_ADDR 0x0410
  138. #define RX_DV_GATE_REG_0_ADDR 0x05fc
  139. #define TX_DV_GATE_EN0 BIT(2)
  140. #define RX_DV_GATE_EN0 BIT(1)
  141. #define RESUME_RX0 BIT(0)
  142. #define ENET_CFGSSQMIWQASSOC_ADDR 0xe0
  143. #define ENET_CFGSSQMIFPQASSOC_ADDR 0xdc
  144. #define ENET_CFGSSQMIQMLITEFPQASSOC_ADDR 0xf0
  145. #define ENET_CFGSSQMIQMLITEWQASSOC_ADDR 0xf4
  146. #define ENET_CFG_MEM_RAM_SHUTDOWN_ADDR 0x70
  147. #define ENET_BLOCK_MEM_RDY_ADDR 0x74
  148. #define MAC_CONFIG_1_ADDR 0x00
  149. #define MAC_CONFIG_2_ADDR 0x04
  150. #define MAX_FRAME_LEN_ADDR 0x10
  151. #define INTERFACE_CONTROL_ADDR 0x38
  152. #define STATION_ADDR0_ADDR 0x40
  153. #define STATION_ADDR1_ADDR 0x44
  154. #define PHY_ADDR_SET(dst, val) xgene_set_bits(dst, val, 8, 5)
  155. #define REG_ADDR_SET(dst, val) xgene_set_bits(dst, val, 0, 5)
  156. #define ENET_INTERFACE_MODE2_SET(dst, val) xgene_set_bits(dst, val, 8, 2)
  157. #define MGMT_CLOCK_SEL_SET(dst, val) xgene_set_bits(dst, val, 0, 3)
  158. #define SOFT_RESET1 BIT(31)
  159. #define TX_EN BIT(0)
  160. #define RX_EN BIT(2)
  161. #define ENET_LHD_MODE BIT(25)
  162. #define ENET_GHD_MODE BIT(26)
  163. #define FULL_DUPLEX2 BIT(0)
  164. #define PAD_CRC BIT(2)
  165. #define SCAN_AUTO_INCR BIT(5)
  166. #define TBYT_ADDR 0x38
  167. #define TPKT_ADDR 0x39
  168. #define TDRP_ADDR 0x45
  169. #define TFCS_ADDR 0x47
  170. #define TUND_ADDR 0x4a
  171. #define TSO_IPPROTO_TCP 1
  172. #define USERINFO_POS 0
  173. #define USERINFO_LEN 32
  174. #define FPQNUM_POS 32
  175. #define FPQNUM_LEN 12
  176. #define NV_POS 50
  177. #define NV_LEN 1
  178. #define LL_POS 51
  179. #define LL_LEN 1
  180. #define LERR_POS 60
  181. #define LERR_LEN 3
  182. #define STASH_POS 52
  183. #define STASH_LEN 2
  184. #define BUFDATALEN_POS 48
  185. #define BUFDATALEN_LEN 15
  186. #define DATAADDR_POS 0
  187. #define DATAADDR_LEN 42
  188. #define COHERENT_POS 63
  189. #define HENQNUM_POS 48
  190. #define HENQNUM_LEN 12
  191. #define TYPESEL_POS 44
  192. #define TYPESEL_LEN 4
  193. #define ETHHDR_POS 12
  194. #define ETHHDR_LEN 8
  195. #define IC_POS 35 /* Insert CRC */
  196. #define TCPHDR_POS 0
  197. #define TCPHDR_LEN 6
  198. #define IPHDR_POS 6
  199. #define IPHDR_LEN 6
  200. #define EC_POS 22 /* Enable checksum */
  201. #define EC_LEN 1
  202. #define ET_POS 23 /* Enable TSO */
  203. #define IS_POS 24 /* IP protocol select */
  204. #define IS_LEN 1
  205. #define TYPE_ETH_WORK_MESSAGE_POS 44
  206. #define LL_BYTES_MSB_POS 56
  207. #define LL_BYTES_MSB_LEN 8
  208. #define LL_BYTES_LSB_POS 48
  209. #define LL_BYTES_LSB_LEN 12
  210. #define LL_LEN_POS 48
  211. #define LL_LEN_LEN 8
  212. #define DATALEN_MASK GENMASK(11, 0)
  213. #define LAST_BUFFER (0x7800ULL << BUFDATALEN_POS)
  214. struct xgene_enet_raw_desc {
  215. __le64 m0;
  216. __le64 m1;
  217. __le64 m2;
  218. __le64 m3;
  219. };
  220. struct xgene_enet_raw_desc16 {
  221. __le64 m0;
  222. __le64 m1;
  223. };
  224. static inline void xgene_enet_mark_desc_slot_empty(void *desc_slot_ptr)
  225. {
  226. __le64 *desc_slot = desc_slot_ptr;
  227. desc_slot[EMPTY_SLOT_INDEX] = cpu_to_le64(EMPTY_SLOT);
  228. }
  229. static inline bool xgene_enet_is_desc_slot_empty(void *desc_slot_ptr)
  230. {
  231. __le64 *desc_slot = desc_slot_ptr;
  232. return (desc_slot[EMPTY_SLOT_INDEX] == cpu_to_le64(EMPTY_SLOT));
  233. }
  234. enum xgene_enet_ring_cfgsize {
  235. RING_CFGSIZE_512B,
  236. RING_CFGSIZE_2KB,
  237. RING_CFGSIZE_16KB,
  238. RING_CFGSIZE_64KB,
  239. RING_CFGSIZE_512KB,
  240. RING_CFGSIZE_INVALID
  241. };
  242. enum xgene_enet_ring_type {
  243. RING_DISABLED,
  244. RING_REGULAR,
  245. RING_BUFPOOL
  246. };
  247. enum xgene_ring_owner {
  248. RING_OWNER_ETH0,
  249. RING_OWNER_ETH1,
  250. RING_OWNER_CPU = 15,
  251. RING_OWNER_INVALID
  252. };
  253. enum xgene_enet_ring_bufnum {
  254. RING_BUFNUM_REGULAR = 0x0,
  255. RING_BUFNUM_BUFPOOL = 0x20,
  256. RING_BUFNUM_INVALID
  257. };
  258. enum xgene_enet_cmd {
  259. XGENE_ENET_WR_CMD = BIT(31),
  260. XGENE_ENET_RD_CMD = BIT(30)
  261. };
  262. enum xgene_enet_err_code {
  263. HBF_READ_DATA = 3,
  264. HBF_LL_READ = 4,
  265. BAD_WORK_MSG = 6,
  266. BUFPOOL_TIMEOUT = 15,
  267. INGRESS_CRC = 16,
  268. INGRESS_CHECKSUM = 17,
  269. INGRESS_TRUNC_FRAME = 18,
  270. INGRESS_PKT_LEN = 19,
  271. INGRESS_PKT_UNDER = 20,
  272. INGRESS_FIFO_OVERRUN = 21,
  273. INGRESS_CHECKSUM_COMPUTE = 26,
  274. ERR_CODE_INVALID
  275. };
  276. static inline enum xgene_ring_owner xgene_enet_ring_owner(u16 id)
  277. {
  278. return (id & RING_OWNER_MASK) >> 6;
  279. }
  280. static inline u8 xgene_enet_ring_bufnum(u16 id)
  281. {
  282. return id & RING_BUFNUM_MASK;
  283. }
  284. static inline bool xgene_enet_is_bufpool(u16 id)
  285. {
  286. return ((id & RING_BUFNUM_MASK) >= 0x20) ? true : false;
  287. }
  288. static inline u16 xgene_enet_get_numslots(u16 id, u32 size)
  289. {
  290. bool is_bufpool = xgene_enet_is_bufpool(id);
  291. return (is_bufpool) ? size / BUFPOOL_DESC_SIZE :
  292. size / WORK_DESC_SIZE;
  293. }
  294. void xgene_enet_parse_error(struct xgene_enet_desc_ring *ring,
  295. struct xgene_enet_pdata *pdata,
  296. enum xgene_enet_err_code status);
  297. int xgene_enet_mdio_config(struct xgene_enet_pdata *pdata);
  298. void xgene_enet_mdio_remove(struct xgene_enet_pdata *pdata);
  299. bool xgene_ring_mgr_init(struct xgene_enet_pdata *p);
  300. extern struct xgene_mac_ops xgene_gmac_ops;
  301. extern struct xgene_port_ops xgene_gport_ops;
  302. extern struct xgene_ring_ops xgene_ring1_ops;
  303. #endif /* __XGENE_ENET_HW_H__ */