emac_rockchip.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /**
  2. * emac-rockchip.c - Rockchip EMAC specific glue layer
  3. *
  4. * Copyright (C) 2014 Romain Perier <romain.perier@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/etherdevice.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/module.h>
  19. #include <linux/of_net.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regmap.h>
  22. #include <linux/regulator/consumer.h>
  23. #include "emac.h"
  24. #define DRV_NAME "rockchip_emac"
  25. #define DRV_VERSION "1.0"
  26. #define GRF_MODE_MII (1UL << 0)
  27. #define GRF_MODE_RMII (0UL << 0)
  28. #define GRF_SPEED_10M (0UL << 1)
  29. #define GRF_SPEED_100M (1UL << 1)
  30. #define GRF_SPEED_ENABLE_BIT (1UL << 17)
  31. #define GRF_MODE_ENABLE_BIT (1UL << 16)
  32. struct emac_rockchip_soc_data {
  33. int grf_offset;
  34. };
  35. struct rockchip_priv_data {
  36. struct arc_emac_priv emac;
  37. struct regmap *grf;
  38. const struct emac_rockchip_soc_data *soc_data;
  39. struct regulator *regulator;
  40. struct clk *refclk;
  41. };
  42. static void emac_rockchip_set_mac_speed(void *priv, unsigned int speed)
  43. {
  44. struct rockchip_priv_data *emac = priv;
  45. u32 data;
  46. int err = 0;
  47. /* write-enable bits */
  48. data = GRF_SPEED_ENABLE_BIT;
  49. switch(speed) {
  50. case 10:
  51. data |= GRF_SPEED_10M;
  52. break;
  53. case 100:
  54. data |= GRF_SPEED_100M;
  55. break;
  56. default:
  57. pr_err("speed %u not supported\n", speed);
  58. return;
  59. }
  60. err = regmap_write(emac->grf, emac->soc_data->grf_offset, data);
  61. if (err)
  62. pr_err("unable to apply speed %u to grf (%d)\n", speed, err);
  63. }
  64. static const struct emac_rockchip_soc_data emac_rockchip_dt_data[] = {
  65. { .grf_offset = 0x154 }, /* rk3066 */
  66. { .grf_offset = 0x0a4 }, /* rk3188 */
  67. };
  68. static const struct of_device_id emac_rockchip_dt_ids[] = {
  69. { .compatible = "rockchip,rk3066-emac", .data = &emac_rockchip_dt_data[0] },
  70. { .compatible = "rockchip,rk3188-emac", .data = &emac_rockchip_dt_data[1] },
  71. { /* Sentinel */ }
  72. };
  73. MODULE_DEVICE_TABLE(of, emac_rockchip_dt_ids);
  74. static int emac_rockchip_probe(struct platform_device *pdev)
  75. {
  76. struct device *dev = &pdev->dev;
  77. struct net_device *ndev;
  78. struct rockchip_priv_data *priv;
  79. const struct of_device_id *match;
  80. u32 data;
  81. int err, interface;
  82. if (!pdev->dev.of_node)
  83. return -ENODEV;
  84. ndev = alloc_etherdev(sizeof(struct rockchip_priv_data));
  85. if (!ndev)
  86. return -ENOMEM;
  87. platform_set_drvdata(pdev, ndev);
  88. SET_NETDEV_DEV(ndev, dev);
  89. priv = netdev_priv(ndev);
  90. priv->emac.drv_name = DRV_NAME;
  91. priv->emac.drv_version = DRV_VERSION;
  92. priv->emac.set_mac_speed = emac_rockchip_set_mac_speed;
  93. interface = of_get_phy_mode(dev->of_node);
  94. /* RK3066 and RK3188 SoCs only support RMII */
  95. if (interface != PHY_INTERFACE_MODE_RMII) {
  96. dev_err(dev, "unsupported phy interface mode %d\n", interface);
  97. err = -ENOTSUPP;
  98. goto out_netdev;
  99. }
  100. priv->grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,grf");
  101. if (IS_ERR(priv->grf)) {
  102. dev_err(dev, "failed to retrieve global register file (%ld)\n", PTR_ERR(priv->grf));
  103. err = PTR_ERR(priv->grf);
  104. goto out_netdev;
  105. }
  106. match = of_match_node(emac_rockchip_dt_ids, dev->of_node);
  107. priv->soc_data = match->data;
  108. priv->emac.clk = devm_clk_get(dev, "hclk");
  109. if (IS_ERR(priv->emac.clk)) {
  110. dev_err(dev, "failed to retrieve host clock (%ld)\n", PTR_ERR(priv->emac.clk));
  111. err = PTR_ERR(priv->emac.clk);
  112. goto out_netdev;
  113. }
  114. priv->refclk = devm_clk_get(dev, "macref");
  115. if (IS_ERR(priv->refclk)) {
  116. dev_err(dev, "failed to retrieve reference clock (%ld)\n", PTR_ERR(priv->refclk));
  117. err = PTR_ERR(priv->refclk);
  118. goto out_netdev;
  119. }
  120. err = clk_prepare_enable(priv->refclk);
  121. if (err) {
  122. dev_err(dev, "failed to enable reference clock (%d)\n", err);
  123. goto out_netdev;
  124. }
  125. /* Optional regulator for PHY */
  126. priv->regulator = devm_regulator_get_optional(dev, "phy");
  127. if (IS_ERR(priv->regulator)) {
  128. if (PTR_ERR(priv->regulator) == -EPROBE_DEFER) {
  129. err = -EPROBE_DEFER;
  130. goto out_clk_disable;
  131. }
  132. dev_err(dev, "no regulator found\n");
  133. priv->regulator = NULL;
  134. }
  135. if (priv->regulator) {
  136. err = regulator_enable(priv->regulator);
  137. if (err) {
  138. dev_err(dev, "failed to enable phy-supply (%d)\n", err);
  139. goto out_clk_disable;
  140. }
  141. }
  142. err = arc_emac_probe(ndev, interface);
  143. if (err)
  144. goto out_regulator_disable;
  145. /* write-enable bits */
  146. data = GRF_MODE_ENABLE_BIT | GRF_SPEED_ENABLE_BIT;
  147. data |= GRF_SPEED_100M;
  148. data |= GRF_MODE_RMII;
  149. err = regmap_write(priv->grf, priv->soc_data->grf_offset, data);
  150. if (err) {
  151. dev_err(dev, "unable to apply initial settings to grf (%d)\n", err);
  152. goto out_regulator_disable;
  153. }
  154. /* RMII interface needs always a rate of 50MHz */
  155. err = clk_set_rate(priv->refclk, 50000000);
  156. if (err)
  157. dev_err(dev, "failed to change reference clock rate (%d)\n", err);
  158. return 0;
  159. out_regulator_disable:
  160. if (priv->regulator)
  161. regulator_disable(priv->regulator);
  162. out_clk_disable:
  163. clk_disable_unprepare(priv->refclk);
  164. out_netdev:
  165. free_netdev(ndev);
  166. return err;
  167. }
  168. static int emac_rockchip_remove(struct platform_device *pdev)
  169. {
  170. struct net_device *ndev = platform_get_drvdata(pdev);
  171. struct rockchip_priv_data *priv = netdev_priv(ndev);
  172. int err;
  173. err = arc_emac_remove(ndev);
  174. clk_disable_unprepare(priv->refclk);
  175. if (priv->regulator)
  176. regulator_disable(priv->regulator);
  177. free_netdev(ndev);
  178. return err;
  179. }
  180. static struct platform_driver emac_rockchip_driver = {
  181. .probe = emac_rockchip_probe,
  182. .remove = emac_rockchip_remove,
  183. .driver = {
  184. .name = DRV_NAME,
  185. .of_match_table = emac_rockchip_dt_ids,
  186. },
  187. };
  188. module_platform_driver(emac_rockchip_driver);
  189. MODULE_AUTHOR("Romain Perier <romain.perier@gmail.com>");
  190. MODULE_DESCRIPTION("Rockchip EMAC platform driver");
  191. MODULE_LICENSE("GPL");