hw.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * Copyright (c) 2013 Johannes Berg <johannes@sipsolutions.net>
  3. *
  4. * This file is free software: you may copy, redistribute and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation, either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This file is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  12. * General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. *
  17. * This file incorporates work covered by the following copyright and
  18. * permission notice:
  19. *
  20. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  21. *
  22. * Permission to use, copy, modify, and/or distribute this software for any
  23. * purpose with or without fee is hereby granted, provided that the above
  24. * copyright notice and this permission notice appear in all copies.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  27. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  28. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  29. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  30. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  31. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  32. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  33. */
  34. #ifndef ALX_HW_H_
  35. #define ALX_HW_H_
  36. #include <linux/types.h>
  37. #include <linux/mdio.h>
  38. #include <linux/pci.h>
  39. #include "reg.h"
  40. /* Transmit Packet Descriptor, contains 4 32-bit words.
  41. *
  42. * 31 16 0
  43. * +----------------+----------------+
  44. * | vlan-tag | buf length |
  45. * +----------------+----------------+
  46. * | Word 1 |
  47. * +----------------+----------------+
  48. * | Word 2: buf addr lo |
  49. * +----------------+----------------+
  50. * | Word 3: buf addr hi |
  51. * +----------------+----------------+
  52. *
  53. * Word 2 and 3 combine to form a 64-bit buffer address
  54. *
  55. * Word 1 has three forms, depending on the state of bit 8/12/13:
  56. * if bit8 =='1', the definition is just for custom checksum offload.
  57. * if bit8 == '0' && bit12 == '1' && bit13 == '1', the *FIRST* descriptor
  58. * for the skb is special for LSO V2, Word 2 become total skb length ,
  59. * Word 3 is meaningless.
  60. * other condition, the definition is for general skb or ip/tcp/udp
  61. * checksum or LSO(TSO) offload.
  62. *
  63. * Here is the depiction:
  64. *
  65. * 0-+ 0-+
  66. * 1 | 1 |
  67. * 2 | 2 |
  68. * 3 | Payload offset 3 | L4 header offset
  69. * 4 | (7:0) 4 | (7:0)
  70. * 5 | 5 |
  71. * 6 | 6 |
  72. * 7-+ 7-+
  73. * 8 Custom csum enable = 1 8 Custom csum enable = 0
  74. * 9 General IPv4 checksum 9 General IPv4 checksum
  75. * 10 General TCP checksum 10 General TCP checksum
  76. * 11 General UDP checksum 11 General UDP checksum
  77. * 12 Large Send Segment enable 12 Large Send Segment enable
  78. * 13 Large Send Segment type 13 Large Send Segment type
  79. * 14 VLAN tagged 14 VLAN tagged
  80. * 15 Insert VLAN tag 15 Insert VLAN tag
  81. * 16 IPv4 packet 16 IPv4 packet
  82. * 17 Ethernet frame type 17 Ethernet frame type
  83. * 18-+ 18-+
  84. * 19 | 19 |
  85. * 20 | 20 |
  86. * 21 | Custom csum offset 21 |
  87. * 22 | (25:18) 22 |
  88. * 23 | 23 | MSS (30:18)
  89. * 24 | 24 |
  90. * 25-+ 25 |
  91. * 26-+ 26 |
  92. * 27 | 27 |
  93. * 28 | Reserved 28 |
  94. * 29 | 29 |
  95. * 30-+ 30-+
  96. * 31 End of packet 31 End of packet
  97. */
  98. struct alx_txd {
  99. __le16 len;
  100. __le16 vlan_tag;
  101. __le32 word1;
  102. union {
  103. __le64 addr;
  104. struct {
  105. __le32 pkt_len;
  106. __le32 resvd;
  107. } l;
  108. } adrl;
  109. } __packed;
  110. /* tpd word 1 */
  111. #define TPD_CXSUMSTART_MASK 0x00FF
  112. #define TPD_CXSUMSTART_SHIFT 0
  113. #define TPD_L4HDROFFSET_MASK 0x00FF
  114. #define TPD_L4HDROFFSET_SHIFT 0
  115. #define TPD_CXSUM_EN_MASK 0x0001
  116. #define TPD_CXSUM_EN_SHIFT 8
  117. #define TPD_IP_XSUM_MASK 0x0001
  118. #define TPD_IP_XSUM_SHIFT 9
  119. #define TPD_TCP_XSUM_MASK 0x0001
  120. #define TPD_TCP_XSUM_SHIFT 10
  121. #define TPD_UDP_XSUM_MASK 0x0001
  122. #define TPD_UDP_XSUM_SHIFT 11
  123. #define TPD_LSO_EN_MASK 0x0001
  124. #define TPD_LSO_EN_SHIFT 12
  125. #define TPD_LSO_V2_MASK 0x0001
  126. #define TPD_LSO_V2_SHIFT 13
  127. #define TPD_VLTAGGED_MASK 0x0001
  128. #define TPD_VLTAGGED_SHIFT 14
  129. #define TPD_INS_VLTAG_MASK 0x0001
  130. #define TPD_INS_VLTAG_SHIFT 15
  131. #define TPD_IPV4_MASK 0x0001
  132. #define TPD_IPV4_SHIFT 16
  133. #define TPD_ETHTYPE_MASK 0x0001
  134. #define TPD_ETHTYPE_SHIFT 17
  135. #define TPD_CXSUMOFFSET_MASK 0x00FF
  136. #define TPD_CXSUMOFFSET_SHIFT 18
  137. #define TPD_MSS_MASK 0x1FFF
  138. #define TPD_MSS_SHIFT 18
  139. #define TPD_EOP_MASK 0x0001
  140. #define TPD_EOP_SHIFT 31
  141. #define DESC_GET(_x, _name) ((_x) >> _name##SHIFT & _name##MASK)
  142. /* Receive Free Descriptor */
  143. struct alx_rfd {
  144. __le64 addr; /* data buffer address, length is
  145. * declared in register --- every
  146. * buffer has the same size
  147. */
  148. } __packed;
  149. /* Receive Return Descriptor, contains 4 32-bit words.
  150. *
  151. * 31 16 0
  152. * +----------------+----------------+
  153. * | Word 0 |
  154. * +----------------+----------------+
  155. * | Word 1: RSS Hash value |
  156. * +----------------+----------------+
  157. * | Word 2 |
  158. * +----------------+----------------+
  159. * | Word 3 |
  160. * +----------------+----------------+
  161. *
  162. * Word 0 depiction & Word 2 depiction:
  163. *
  164. * 0--+ 0--+
  165. * 1 | 1 |
  166. * 2 | 2 |
  167. * 3 | 3 |
  168. * 4 | 4 |
  169. * 5 | 5 |
  170. * 6 | 6 |
  171. * 7 | IP payload checksum 7 | VLAN tag
  172. * 8 | (15:0) 8 | (15:0)
  173. * 9 | 9 |
  174. * 10 | 10 |
  175. * 11 | 11 |
  176. * 12 | 12 |
  177. * 13 | 13 |
  178. * 14 | 14 |
  179. * 15-+ 15-+
  180. * 16-+ 16-+
  181. * 17 | Number of RFDs 17 |
  182. * 18 | (19:16) 18 |
  183. * 19-+ 19 | Protocol ID
  184. * 20-+ 20 | (23:16)
  185. * 21 | 21 |
  186. * 22 | 22 |
  187. * 23 | 23-+
  188. * 24 | 24 | Reserved
  189. * 25 | Start index of RFD-ring 25-+
  190. * 26 | (31:20) 26 | RSS Q-num (27:25)
  191. * 27 | 27-+
  192. * 28 | 28-+
  193. * 29 | 29 | RSS Hash algorithm
  194. * 30 | 30 | (31:28)
  195. * 31-+ 31-+
  196. *
  197. * Word 3 depiction:
  198. *
  199. * 0--+
  200. * 1 |
  201. * 2 |
  202. * 3 |
  203. * 4 |
  204. * 5 |
  205. * 6 |
  206. * 7 | Packet length (include FCS)
  207. * 8 | (13:0)
  208. * 9 |
  209. * 10 |
  210. * 11 |
  211. * 12 |
  212. * 13-+
  213. * 14 L4 Header checksum error
  214. * 15 IPv4 checksum error
  215. * 16 VLAN tagged
  216. * 17-+
  217. * 18 | Protocol ID (19:17)
  218. * 19-+
  219. * 20 Receive error summary
  220. * 21 FCS(CRC) error
  221. * 22 Frame alignment error
  222. * 23 Truncated packet
  223. * 24 Runt packet
  224. * 25 Incomplete packet due to insufficient rx-desc
  225. * 26 Broadcast packet
  226. * 27 Multicast packet
  227. * 28 Ethernet type (EII or 802.3)
  228. * 29 FIFO overflow
  229. * 30 Length error (for 802.3, length field mismatch with actual len)
  230. * 31 Updated, indicate to driver that this RRD is refreshed.
  231. */
  232. struct alx_rrd {
  233. __le32 word0;
  234. __le32 rss_hash;
  235. __le32 word2;
  236. __le32 word3;
  237. } __packed;
  238. /* rrd word 0 */
  239. #define RRD_XSUM_MASK 0xFFFF
  240. #define RRD_XSUM_SHIFT 0
  241. #define RRD_NOR_MASK 0x000F
  242. #define RRD_NOR_SHIFT 16
  243. #define RRD_SI_MASK 0x0FFF
  244. #define RRD_SI_SHIFT 20
  245. /* rrd word 2 */
  246. #define RRD_VLTAG_MASK 0xFFFF
  247. #define RRD_VLTAG_SHIFT 0
  248. #define RRD_PID_MASK 0x00FF
  249. #define RRD_PID_SHIFT 16
  250. /* non-ip packet */
  251. #define RRD_PID_NONIP 0
  252. /* ipv4(only) */
  253. #define RRD_PID_IPV4 1
  254. /* tcp/ipv6 */
  255. #define RRD_PID_IPV6TCP 2
  256. /* tcp/ipv4 */
  257. #define RRD_PID_IPV4TCP 3
  258. /* udp/ipv6 */
  259. #define RRD_PID_IPV6UDP 4
  260. /* udp/ipv4 */
  261. #define RRD_PID_IPV4UDP 5
  262. /* ipv6(only) */
  263. #define RRD_PID_IPV6 6
  264. /* LLDP packet */
  265. #define RRD_PID_LLDP 7
  266. /* 1588 packet */
  267. #define RRD_PID_1588 8
  268. #define RRD_RSSQ_MASK 0x0007
  269. #define RRD_RSSQ_SHIFT 25
  270. #define RRD_RSSALG_MASK 0x000F
  271. #define RRD_RSSALG_SHIFT 28
  272. #define RRD_RSSALG_TCPV6 0x1
  273. #define RRD_RSSALG_IPV6 0x2
  274. #define RRD_RSSALG_TCPV4 0x4
  275. #define RRD_RSSALG_IPV4 0x8
  276. /* rrd word 3 */
  277. #define RRD_PKTLEN_MASK 0x3FFF
  278. #define RRD_PKTLEN_SHIFT 0
  279. #define RRD_ERR_L4_MASK 0x0001
  280. #define RRD_ERR_L4_SHIFT 14
  281. #define RRD_ERR_IPV4_MASK 0x0001
  282. #define RRD_ERR_IPV4_SHIFT 15
  283. #define RRD_VLTAGGED_MASK 0x0001
  284. #define RRD_VLTAGGED_SHIFT 16
  285. #define RRD_OLD_PID_MASK 0x0007
  286. #define RRD_OLD_PID_SHIFT 17
  287. #define RRD_ERR_RES_MASK 0x0001
  288. #define RRD_ERR_RES_SHIFT 20
  289. #define RRD_ERR_FCS_MASK 0x0001
  290. #define RRD_ERR_FCS_SHIFT 21
  291. #define RRD_ERR_FAE_MASK 0x0001
  292. #define RRD_ERR_FAE_SHIFT 22
  293. #define RRD_ERR_TRUNC_MASK 0x0001
  294. #define RRD_ERR_TRUNC_SHIFT 23
  295. #define RRD_ERR_RUNT_MASK 0x0001
  296. #define RRD_ERR_RUNT_SHIFT 24
  297. #define RRD_ERR_ICMP_MASK 0x0001
  298. #define RRD_ERR_ICMP_SHIFT 25
  299. #define RRD_BCAST_MASK 0x0001
  300. #define RRD_BCAST_SHIFT 26
  301. #define RRD_MCAST_MASK 0x0001
  302. #define RRD_MCAST_SHIFT 27
  303. #define RRD_ETHTYPE_MASK 0x0001
  304. #define RRD_ETHTYPE_SHIFT 28
  305. #define RRD_ERR_FIFOV_MASK 0x0001
  306. #define RRD_ERR_FIFOV_SHIFT 29
  307. #define RRD_ERR_LEN_MASK 0x0001
  308. #define RRD_ERR_LEN_SHIFT 30
  309. #define RRD_UPDATED_MASK 0x0001
  310. #define RRD_UPDATED_SHIFT 31
  311. #define ALX_MAX_SETUP_LNK_CYCLE 50
  312. /* for FlowControl */
  313. #define ALX_FC_RX 0x01
  314. #define ALX_FC_TX 0x02
  315. #define ALX_FC_ANEG 0x04
  316. /* for sleep control */
  317. #define ALX_SLEEP_WOL_PHY 0x00000001
  318. #define ALX_SLEEP_WOL_MAGIC 0x00000002
  319. #define ALX_SLEEP_CIFS 0x00000004
  320. #define ALX_SLEEP_ACTIVE (ALX_SLEEP_WOL_PHY | \
  321. ALX_SLEEP_WOL_MAGIC | \
  322. ALX_SLEEP_CIFS)
  323. /* for RSS hash type */
  324. #define ALX_RSS_HASH_TYPE_IPV4 0x1
  325. #define ALX_RSS_HASH_TYPE_IPV4_TCP 0x2
  326. #define ALX_RSS_HASH_TYPE_IPV6 0x4
  327. #define ALX_RSS_HASH_TYPE_IPV6_TCP 0x8
  328. #define ALX_RSS_HASH_TYPE_ALL (ALX_RSS_HASH_TYPE_IPV4 | \
  329. ALX_RSS_HASH_TYPE_IPV4_TCP | \
  330. ALX_RSS_HASH_TYPE_IPV6 | \
  331. ALX_RSS_HASH_TYPE_IPV6_TCP)
  332. #define ALX_DEF_RXBUF_SIZE 1536
  333. #define ALX_MAX_JUMBO_PKT_SIZE (9*1024)
  334. #define ALX_MAX_TSO_PKT_SIZE (7*1024)
  335. #define ALX_MAX_FRAME_SIZE ALX_MAX_JUMBO_PKT_SIZE
  336. #define ALX_MIN_FRAME_SIZE 68
  337. #define ALX_RAW_MTU(_mtu) (_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  338. #define ALX_MAX_RX_QUEUES 8
  339. #define ALX_MAX_TX_QUEUES 4
  340. #define ALX_MAX_HANDLED_INTRS 5
  341. #define ALX_ISR_MISC (ALX_ISR_PCIE_LNKDOWN | \
  342. ALX_ISR_DMAW | \
  343. ALX_ISR_DMAR | \
  344. ALX_ISR_SMB | \
  345. ALX_ISR_MANU | \
  346. ALX_ISR_TIMER)
  347. #define ALX_ISR_FATAL (ALX_ISR_PCIE_LNKDOWN | \
  348. ALX_ISR_DMAW | ALX_ISR_DMAR)
  349. #define ALX_ISR_ALERT (ALX_ISR_RXF_OV | \
  350. ALX_ISR_TXF_UR | \
  351. ALX_ISR_RFD_UR)
  352. #define ALX_ISR_ALL_QUEUES (ALX_ISR_TX_Q0 | \
  353. ALX_ISR_TX_Q1 | \
  354. ALX_ISR_TX_Q2 | \
  355. ALX_ISR_TX_Q3 | \
  356. ALX_ISR_RX_Q0 | \
  357. ALX_ISR_RX_Q1 | \
  358. ALX_ISR_RX_Q2 | \
  359. ALX_ISR_RX_Q3 | \
  360. ALX_ISR_RX_Q4 | \
  361. ALX_ISR_RX_Q5 | \
  362. ALX_ISR_RX_Q6 | \
  363. ALX_ISR_RX_Q7)
  364. /* Statistics counters collected by the MAC
  365. *
  366. * The order of the fields must match the strings in alx_gstrings_stats
  367. * All stats fields should be u64
  368. * See ethtool.c
  369. */
  370. struct alx_hw_stats {
  371. /* rx */
  372. u64 rx_ok; /* good RX packets */
  373. u64 rx_bcast; /* good RX broadcast packets */
  374. u64 rx_mcast; /* good RX multicast packets */
  375. u64 rx_pause; /* RX pause frames */
  376. u64 rx_ctrl; /* RX control packets other than pause frames */
  377. u64 rx_fcs_err; /* RX packets with bad FCS */
  378. u64 rx_len_err; /* RX packets with length != actual size */
  379. u64 rx_byte_cnt; /* good bytes received. FCS is NOT included */
  380. u64 rx_runt; /* RX packets < 64 bytes with good FCS */
  381. u64 rx_frag; /* RX packets < 64 bytes with bad FCS */
  382. u64 rx_sz_64B; /* 64 byte RX packets */
  383. u64 rx_sz_127B; /* 65-127 byte RX packets */
  384. u64 rx_sz_255B; /* 128-255 byte RX packets */
  385. u64 rx_sz_511B; /* 256-511 byte RX packets */
  386. u64 rx_sz_1023B; /* 512-1023 byte RX packets */
  387. u64 rx_sz_1518B; /* 1024-1518 byte RX packets */
  388. u64 rx_sz_max; /* 1519 byte to MTU RX packets */
  389. u64 rx_ov_sz; /* truncated RX packets, size > MTU */
  390. u64 rx_ov_rxf; /* frames dropped due to RX FIFO overflow */
  391. u64 rx_ov_rrd; /* frames dropped due to RRD overflow */
  392. u64 rx_align_err; /* alignment errors */
  393. u64 rx_bc_byte_cnt; /* RX broadcast bytes, excluding FCS */
  394. u64 rx_mc_byte_cnt; /* RX multicast bytes, excluding FCS */
  395. u64 rx_err_addr; /* packets dropped due to address filtering */
  396. /* tx */
  397. u64 tx_ok; /* good TX packets */
  398. u64 tx_bcast; /* good TX broadcast packets */
  399. u64 tx_mcast; /* good TX multicast packets */
  400. u64 tx_pause; /* TX pause frames */
  401. u64 tx_exc_defer; /* TX packets deferred excessively */
  402. u64 tx_ctrl; /* TX control frames, excluding pause frames */
  403. u64 tx_defer; /* TX packets deferred */
  404. u64 tx_byte_cnt; /* bytes transmitted, FCS is NOT included */
  405. u64 tx_sz_64B; /* 64 byte TX packets */
  406. u64 tx_sz_127B; /* 65-127 byte TX packets */
  407. u64 tx_sz_255B; /* 128-255 byte TX packets */
  408. u64 tx_sz_511B; /* 256-511 byte TX packets */
  409. u64 tx_sz_1023B; /* 512-1023 byte TX packets */
  410. u64 tx_sz_1518B; /* 1024-1518 byte TX packets */
  411. u64 tx_sz_max; /* 1519 byte to MTU TX packets */
  412. u64 tx_single_col; /* packets TX after a single collision */
  413. u64 tx_multi_col; /* packets TX after multiple collisions */
  414. u64 tx_late_col; /* TX packets with late collisions */
  415. u64 tx_abort_col; /* TX packets aborted w/excessive collisions */
  416. u64 tx_underrun; /* TX packets aborted due to TX FIFO underrun
  417. * or TRD FIFO underrun
  418. */
  419. u64 tx_trd_eop; /* reads beyond the EOP into the next frame
  420. * when TRD was not written timely
  421. */
  422. u64 tx_len_err; /* TX packets where length != actual size */
  423. u64 tx_trunc; /* TX packets truncated due to size > MTU */
  424. u64 tx_bc_byte_cnt; /* broadcast bytes transmitted, excluding FCS */
  425. u64 tx_mc_byte_cnt; /* multicast bytes transmitted, excluding FCS */
  426. u64 update;
  427. };
  428. /* maximum interrupt vectors for msix */
  429. #define ALX_MAX_MSIX_INTRS 16
  430. #define ALX_GET_FIELD(_data, _field) \
  431. (((_data) >> _field ## _SHIFT) & _field ## _MASK)
  432. #define ALX_SET_FIELD(_data, _field, _value) do { \
  433. (_data) &= ~(_field ## _MASK << _field ## _SHIFT); \
  434. (_data) |= ((_value) & _field ## _MASK) << _field ## _SHIFT;\
  435. } while (0)
  436. struct alx_hw {
  437. struct pci_dev *pdev;
  438. u8 __iomem *hw_addr;
  439. /* current & permanent mac addr */
  440. u8 mac_addr[ETH_ALEN];
  441. u8 perm_addr[ETH_ALEN];
  442. u16 mtu;
  443. u16 imt;
  444. u8 dma_chnl;
  445. u8 max_dma_chnl;
  446. /* tpd threshold to trig INT */
  447. u32 ith_tpd;
  448. u32 rx_ctrl;
  449. u32 mc_hash[2];
  450. u32 smb_timer;
  451. /* SPEED_* + DUPLEX_*, SPEED_UNKNOWN if link is down */
  452. int link_speed;
  453. u8 duplex;
  454. /* auto-neg advertisement or force mode config */
  455. u8 flowctrl;
  456. u32 adv_cfg;
  457. spinlock_t mdio_lock;
  458. struct mdio_if_info mdio;
  459. u16 phy_id[2];
  460. /* PHY link patch flag */
  461. bool lnk_patch;
  462. /* cumulated stats from the hardware (registers are cleared on read) */
  463. struct alx_hw_stats stats;
  464. };
  465. static inline int alx_hw_revision(struct alx_hw *hw)
  466. {
  467. return hw->pdev->revision >> ALX_PCI_REVID_SHIFT;
  468. }
  469. static inline bool alx_hw_with_cr(struct alx_hw *hw)
  470. {
  471. return hw->pdev->revision & 1;
  472. }
  473. static inline bool alx_hw_giga(struct alx_hw *hw)
  474. {
  475. return hw->pdev->device & 1;
  476. }
  477. static inline void alx_write_mem8(struct alx_hw *hw, u32 reg, u8 val)
  478. {
  479. writeb(val, hw->hw_addr + reg);
  480. }
  481. static inline void alx_write_mem16(struct alx_hw *hw, u32 reg, u16 val)
  482. {
  483. writew(val, hw->hw_addr + reg);
  484. }
  485. static inline u16 alx_read_mem16(struct alx_hw *hw, u32 reg)
  486. {
  487. return readw(hw->hw_addr + reg);
  488. }
  489. static inline void alx_write_mem32(struct alx_hw *hw, u32 reg, u32 val)
  490. {
  491. writel(val, hw->hw_addr + reg);
  492. }
  493. static inline u32 alx_read_mem32(struct alx_hw *hw, u32 reg)
  494. {
  495. return readl(hw->hw_addr + reg);
  496. }
  497. static inline void alx_post_write(struct alx_hw *hw)
  498. {
  499. readl(hw->hw_addr);
  500. }
  501. int alx_get_perm_macaddr(struct alx_hw *hw, u8 *addr);
  502. void alx_reset_phy(struct alx_hw *hw);
  503. void alx_reset_pcie(struct alx_hw *hw);
  504. void alx_enable_aspm(struct alx_hw *hw, bool l0s_en, bool l1_en);
  505. int alx_setup_speed_duplex(struct alx_hw *hw, u32 ethadv, u8 flowctrl);
  506. void alx_post_phy_link(struct alx_hw *hw);
  507. int alx_read_phy_reg(struct alx_hw *hw, u16 reg, u16 *phy_data);
  508. int alx_write_phy_reg(struct alx_hw *hw, u16 reg, u16 phy_data);
  509. int alx_read_phy_ext(struct alx_hw *hw, u8 dev, u16 reg, u16 *pdata);
  510. int alx_write_phy_ext(struct alx_hw *hw, u8 dev, u16 reg, u16 data);
  511. int alx_read_phy_link(struct alx_hw *hw);
  512. int alx_clear_phy_intr(struct alx_hw *hw);
  513. void alx_cfg_mac_flowcontrol(struct alx_hw *hw, u8 fc);
  514. void alx_start_mac(struct alx_hw *hw);
  515. int alx_reset_mac(struct alx_hw *hw);
  516. void alx_set_macaddr(struct alx_hw *hw, const u8 *addr);
  517. bool alx_phy_configured(struct alx_hw *hw);
  518. void alx_configure_basic(struct alx_hw *hw);
  519. void alx_disable_rss(struct alx_hw *hw);
  520. bool alx_get_phy_info(struct alx_hw *hw);
  521. void alx_update_hw_stats(struct alx_hw *hw);
  522. static inline u32 alx_speed_to_ethadv(int speed, u8 duplex)
  523. {
  524. if (speed == SPEED_1000 && duplex == DUPLEX_FULL)
  525. return ADVERTISED_1000baseT_Full;
  526. if (speed == SPEED_100 && duplex == DUPLEX_FULL)
  527. return ADVERTISED_100baseT_Full;
  528. if (speed == SPEED_100 && duplex== DUPLEX_HALF)
  529. return ADVERTISED_100baseT_Half;
  530. if (speed == SPEED_10 && duplex == DUPLEX_FULL)
  531. return ADVERTISED_10baseT_Full;
  532. if (speed == SPEED_10 && duplex == DUPLEX_HALF)
  533. return ADVERTISED_10baseT_Half;
  534. return 0;
  535. }
  536. #endif