bgmac.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/phy.h>
  15. #include <linux/phy_fixed.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/bcm47xx_nvram.h>
  19. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  20. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  21. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  22. {},
  23. };
  24. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  25. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  26. u32 value, int timeout)
  27. {
  28. u32 val;
  29. int i;
  30. for (i = 0; i < timeout / 10; i++) {
  31. val = bcma_read32(core, reg);
  32. if ((val & mask) == value)
  33. return true;
  34. udelay(10);
  35. }
  36. pr_err("Timeout waiting for reg 0x%X\n", reg);
  37. return false;
  38. }
  39. /**************************************************
  40. * DMA
  41. **************************************************/
  42. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  43. {
  44. u32 val;
  45. int i;
  46. if (!ring->mmio_base)
  47. return;
  48. /* Suspend DMA TX ring first.
  49. * bgmac_wait_value doesn't support waiting for any of few values, so
  50. * implement whole loop here.
  51. */
  52. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  53. BGMAC_DMA_TX_SUSPEND);
  54. for (i = 0; i < 10000 / 10; i++) {
  55. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  56. val &= BGMAC_DMA_TX_STAT;
  57. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  58. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  59. val == BGMAC_DMA_TX_STAT_STOPPED) {
  60. i = 0;
  61. break;
  62. }
  63. udelay(10);
  64. }
  65. if (i)
  66. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  67. ring->mmio_base, val);
  68. /* Remove SUSPEND bit */
  69. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  70. if (!bgmac_wait_value(bgmac->core,
  71. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  72. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  73. 10000)) {
  74. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  75. ring->mmio_base);
  76. udelay(300);
  77. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  78. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  79. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  80. ring->mmio_base);
  81. }
  82. }
  83. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  84. struct bgmac_dma_ring *ring)
  85. {
  86. u32 ctl;
  87. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  88. if (bgmac->core->id.rev >= 4) {
  89. ctl &= ~BGMAC_DMA_TX_BL_MASK;
  90. ctl |= BGMAC_DMA_TX_BL_128 << BGMAC_DMA_TX_BL_SHIFT;
  91. ctl &= ~BGMAC_DMA_TX_MR_MASK;
  92. ctl |= BGMAC_DMA_TX_MR_2 << BGMAC_DMA_TX_MR_SHIFT;
  93. ctl &= ~BGMAC_DMA_TX_PC_MASK;
  94. ctl |= BGMAC_DMA_TX_PC_16 << BGMAC_DMA_TX_PC_SHIFT;
  95. ctl &= ~BGMAC_DMA_TX_PT_MASK;
  96. ctl |= BGMAC_DMA_TX_PT_8 << BGMAC_DMA_TX_PT_SHIFT;
  97. }
  98. ctl |= BGMAC_DMA_TX_ENABLE;
  99. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  100. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  101. }
  102. static void
  103. bgmac_dma_tx_add_buf(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  104. int i, int len, u32 ctl0)
  105. {
  106. struct bgmac_slot_info *slot;
  107. struct bgmac_dma_desc *dma_desc;
  108. u32 ctl1;
  109. if (i == BGMAC_TX_RING_SLOTS - 1)
  110. ctl0 |= BGMAC_DESC_CTL0_EOT;
  111. ctl1 = len & BGMAC_DESC_CTL1_LEN;
  112. slot = &ring->slots[i];
  113. dma_desc = &ring->cpu_base[i];
  114. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  115. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  116. dma_desc->ctl0 = cpu_to_le32(ctl0);
  117. dma_desc->ctl1 = cpu_to_le32(ctl1);
  118. }
  119. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  120. struct bgmac_dma_ring *ring,
  121. struct sk_buff *skb)
  122. {
  123. struct device *dma_dev = bgmac->core->dma_dev;
  124. struct net_device *net_dev = bgmac->net_dev;
  125. int index = ring->end % BGMAC_TX_RING_SLOTS;
  126. struct bgmac_slot_info *slot = &ring->slots[index];
  127. int nr_frags;
  128. u32 flags;
  129. int i;
  130. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  131. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  132. goto err_drop;
  133. }
  134. if (skb->ip_summed == CHECKSUM_PARTIAL)
  135. skb_checksum_help(skb);
  136. nr_frags = skb_shinfo(skb)->nr_frags;
  137. /* ring->end - ring->start will return the number of valid slots,
  138. * even when ring->end overflows
  139. */
  140. if (ring->end - ring->start + nr_frags + 1 >= BGMAC_TX_RING_SLOTS) {
  141. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  142. netif_stop_queue(net_dev);
  143. return NETDEV_TX_BUSY;
  144. }
  145. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb_headlen(skb),
  146. DMA_TO_DEVICE);
  147. if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
  148. goto err_dma_head;
  149. flags = BGMAC_DESC_CTL0_SOF;
  150. if (!nr_frags)
  151. flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
  152. bgmac_dma_tx_add_buf(bgmac, ring, index, skb_headlen(skb), flags);
  153. flags = 0;
  154. for (i = 0; i < nr_frags; i++) {
  155. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  156. int len = skb_frag_size(frag);
  157. index = (index + 1) % BGMAC_TX_RING_SLOTS;
  158. slot = &ring->slots[index];
  159. slot->dma_addr = skb_frag_dma_map(dma_dev, frag, 0,
  160. len, DMA_TO_DEVICE);
  161. if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
  162. goto err_dma;
  163. if (i == nr_frags - 1)
  164. flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
  165. bgmac_dma_tx_add_buf(bgmac, ring, index, len, flags);
  166. }
  167. slot->skb = skb;
  168. ring->end += nr_frags + 1;
  169. netdev_sent_queue(net_dev, skb->len);
  170. wmb();
  171. /* Increase ring->end to point empty slot. We tell hardware the first
  172. * slot it should *not* read.
  173. */
  174. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  175. ring->index_base +
  176. (ring->end % BGMAC_TX_RING_SLOTS) *
  177. sizeof(struct bgmac_dma_desc));
  178. if (ring->end - ring->start >= BGMAC_TX_RING_SLOTS - 8)
  179. netif_stop_queue(net_dev);
  180. return NETDEV_TX_OK;
  181. err_dma:
  182. dma_unmap_single(dma_dev, slot->dma_addr, skb_headlen(skb),
  183. DMA_TO_DEVICE);
  184. while (i-- > 0) {
  185. int index = (ring->end + i) % BGMAC_TX_RING_SLOTS;
  186. struct bgmac_slot_info *slot = &ring->slots[index];
  187. u32 ctl1 = le32_to_cpu(ring->cpu_base[index].ctl1);
  188. int len = ctl1 & BGMAC_DESC_CTL1_LEN;
  189. dma_unmap_page(dma_dev, slot->dma_addr, len, DMA_TO_DEVICE);
  190. }
  191. err_dma_head:
  192. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  193. ring->mmio_base);
  194. err_drop:
  195. dev_kfree_skb(skb);
  196. return NETDEV_TX_OK;
  197. }
  198. /* Free transmitted packets */
  199. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  200. {
  201. struct device *dma_dev = bgmac->core->dma_dev;
  202. int empty_slot;
  203. bool freed = false;
  204. unsigned bytes_compl = 0, pkts_compl = 0;
  205. /* The last slot that hardware didn't consume yet */
  206. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  207. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  208. empty_slot -= ring->index_base;
  209. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  210. empty_slot /= sizeof(struct bgmac_dma_desc);
  211. while (ring->start != ring->end) {
  212. int slot_idx = ring->start % BGMAC_TX_RING_SLOTS;
  213. struct bgmac_slot_info *slot = &ring->slots[slot_idx];
  214. u32 ctl0, ctl1;
  215. int len;
  216. if (slot_idx == empty_slot)
  217. break;
  218. ctl0 = le32_to_cpu(ring->cpu_base[slot_idx].ctl0);
  219. ctl1 = le32_to_cpu(ring->cpu_base[slot_idx].ctl1);
  220. len = ctl1 & BGMAC_DESC_CTL1_LEN;
  221. if (ctl0 & BGMAC_DESC_CTL0_SOF)
  222. /* Unmap no longer used buffer */
  223. dma_unmap_single(dma_dev, slot->dma_addr, len,
  224. DMA_TO_DEVICE);
  225. else
  226. dma_unmap_page(dma_dev, slot->dma_addr, len,
  227. DMA_TO_DEVICE);
  228. if (slot->skb) {
  229. bytes_compl += slot->skb->len;
  230. pkts_compl++;
  231. /* Free memory! :) */
  232. dev_kfree_skb(slot->skb);
  233. slot->skb = NULL;
  234. }
  235. slot->dma_addr = 0;
  236. ring->start++;
  237. freed = true;
  238. }
  239. if (!pkts_compl)
  240. return;
  241. netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
  242. if (netif_queue_stopped(bgmac->net_dev))
  243. netif_wake_queue(bgmac->net_dev);
  244. }
  245. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  246. {
  247. if (!ring->mmio_base)
  248. return;
  249. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  250. if (!bgmac_wait_value(bgmac->core,
  251. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  252. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  253. 10000))
  254. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  255. ring->mmio_base);
  256. }
  257. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  258. struct bgmac_dma_ring *ring)
  259. {
  260. u32 ctl;
  261. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  262. /* preserve ONLY bits 16-17 from current hardware value */
  263. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  264. if (bgmac->core->id.rev >= 4) {
  265. ctl &= ~BGMAC_DMA_RX_BL_MASK;
  266. ctl |= BGMAC_DMA_RX_BL_128 << BGMAC_DMA_RX_BL_SHIFT;
  267. ctl &= ~BGMAC_DMA_RX_PC_MASK;
  268. ctl |= BGMAC_DMA_RX_PC_8 << BGMAC_DMA_RX_PC_SHIFT;
  269. ctl &= ~BGMAC_DMA_RX_PT_MASK;
  270. ctl |= BGMAC_DMA_RX_PT_1 << BGMAC_DMA_RX_PT_SHIFT;
  271. }
  272. ctl |= BGMAC_DMA_RX_ENABLE;
  273. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  274. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  275. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  276. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  277. }
  278. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  279. struct bgmac_slot_info *slot)
  280. {
  281. struct device *dma_dev = bgmac->core->dma_dev;
  282. dma_addr_t dma_addr;
  283. struct bgmac_rx_header *rx;
  284. void *buf;
  285. /* Alloc skb */
  286. buf = netdev_alloc_frag(BGMAC_RX_ALLOC_SIZE);
  287. if (!buf)
  288. return -ENOMEM;
  289. /* Poison - if everything goes fine, hardware will overwrite it */
  290. rx = buf + BGMAC_RX_BUF_OFFSET;
  291. rx->len = cpu_to_le16(0xdead);
  292. rx->flags = cpu_to_le16(0xbeef);
  293. /* Map skb for the DMA */
  294. dma_addr = dma_map_single(dma_dev, buf + BGMAC_RX_BUF_OFFSET,
  295. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  296. if (dma_mapping_error(dma_dev, dma_addr)) {
  297. bgmac_err(bgmac, "DMA mapping error\n");
  298. put_page(virt_to_head_page(buf));
  299. return -ENOMEM;
  300. }
  301. /* Update the slot */
  302. slot->buf = buf;
  303. slot->dma_addr = dma_addr;
  304. return 0;
  305. }
  306. static void bgmac_dma_rx_update_index(struct bgmac *bgmac,
  307. struct bgmac_dma_ring *ring)
  308. {
  309. dma_wmb();
  310. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  311. ring->index_base +
  312. ring->end * sizeof(struct bgmac_dma_desc));
  313. }
  314. static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
  315. struct bgmac_dma_ring *ring, int desc_idx)
  316. {
  317. struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
  318. u32 ctl0 = 0, ctl1 = 0;
  319. if (desc_idx == BGMAC_RX_RING_SLOTS - 1)
  320. ctl0 |= BGMAC_DESC_CTL0_EOT;
  321. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  322. /* Is there any BGMAC device that requires extension? */
  323. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  324. * B43_DMA64_DCTL1_ADDREXT_MASK;
  325. */
  326. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
  327. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
  328. dma_desc->ctl0 = cpu_to_le32(ctl0);
  329. dma_desc->ctl1 = cpu_to_le32(ctl1);
  330. ring->end = desc_idx;
  331. }
  332. static void bgmac_dma_rx_poison_buf(struct device *dma_dev,
  333. struct bgmac_slot_info *slot)
  334. {
  335. struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
  336. dma_sync_single_for_cpu(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
  337. DMA_FROM_DEVICE);
  338. rx->len = cpu_to_le16(0xdead);
  339. rx->flags = cpu_to_le16(0xbeef);
  340. dma_sync_single_for_device(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
  341. DMA_FROM_DEVICE);
  342. }
  343. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  344. int weight)
  345. {
  346. u32 end_slot;
  347. int handled = 0;
  348. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  349. end_slot &= BGMAC_DMA_RX_STATDPTR;
  350. end_slot -= ring->index_base;
  351. end_slot &= BGMAC_DMA_RX_STATDPTR;
  352. end_slot /= sizeof(struct bgmac_dma_desc);
  353. while (ring->start != end_slot) {
  354. struct device *dma_dev = bgmac->core->dma_dev;
  355. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  356. struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
  357. struct sk_buff *skb;
  358. void *buf = slot->buf;
  359. dma_addr_t dma_addr = slot->dma_addr;
  360. u16 len, flags;
  361. do {
  362. /* Prepare new skb as replacement */
  363. if (bgmac_dma_rx_skb_for_slot(bgmac, slot)) {
  364. bgmac_dma_rx_poison_buf(dma_dev, slot);
  365. break;
  366. }
  367. /* Unmap buffer to make it accessible to the CPU */
  368. dma_unmap_single(dma_dev, dma_addr,
  369. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  370. /* Get info from the header */
  371. len = le16_to_cpu(rx->len);
  372. flags = le16_to_cpu(rx->flags);
  373. /* Check for poison and drop or pass the packet */
  374. if (len == 0xdead && flags == 0xbeef) {
  375. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  376. ring->start);
  377. put_page(virt_to_head_page(buf));
  378. break;
  379. }
  380. if (len > BGMAC_RX_ALLOC_SIZE) {
  381. bgmac_err(bgmac, "Found oversized packet at slot %d, DMA issue!\n",
  382. ring->start);
  383. put_page(virt_to_head_page(buf));
  384. break;
  385. }
  386. /* Omit CRC. */
  387. len -= ETH_FCS_LEN;
  388. skb = build_skb(buf, BGMAC_RX_ALLOC_SIZE);
  389. if (unlikely(!skb)) {
  390. bgmac_err(bgmac, "build_skb failed\n");
  391. put_page(virt_to_head_page(buf));
  392. break;
  393. }
  394. skb_put(skb, BGMAC_RX_FRAME_OFFSET +
  395. BGMAC_RX_BUF_OFFSET + len);
  396. skb_pull(skb, BGMAC_RX_FRAME_OFFSET +
  397. BGMAC_RX_BUF_OFFSET);
  398. skb_checksum_none_assert(skb);
  399. skb->protocol = eth_type_trans(skb, bgmac->net_dev);
  400. napi_gro_receive(&bgmac->napi, skb);
  401. handled++;
  402. } while (0);
  403. bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
  404. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  405. ring->start = 0;
  406. if (handled >= weight) /* Should never be greater */
  407. break;
  408. }
  409. bgmac_dma_rx_update_index(bgmac, ring);
  410. return handled;
  411. }
  412. /* Does ring support unaligned addressing? */
  413. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  414. struct bgmac_dma_ring *ring,
  415. enum bgmac_dma_ring_type ring_type)
  416. {
  417. switch (ring_type) {
  418. case BGMAC_DMA_RING_TX:
  419. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  420. 0xff0);
  421. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  422. return true;
  423. break;
  424. case BGMAC_DMA_RING_RX:
  425. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  426. 0xff0);
  427. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  428. return true;
  429. break;
  430. }
  431. return false;
  432. }
  433. static void bgmac_dma_tx_ring_free(struct bgmac *bgmac,
  434. struct bgmac_dma_ring *ring)
  435. {
  436. struct device *dma_dev = bgmac->core->dma_dev;
  437. struct bgmac_dma_desc *dma_desc = ring->cpu_base;
  438. struct bgmac_slot_info *slot;
  439. int i;
  440. for (i = 0; i < BGMAC_TX_RING_SLOTS; i++) {
  441. u32 ctl1 = le32_to_cpu(dma_desc[i].ctl1);
  442. unsigned int len = ctl1 & BGMAC_DESC_CTL1_LEN;
  443. slot = &ring->slots[i];
  444. dev_kfree_skb(slot->skb);
  445. if (!slot->dma_addr)
  446. continue;
  447. if (slot->skb)
  448. dma_unmap_single(dma_dev, slot->dma_addr,
  449. len, DMA_TO_DEVICE);
  450. else
  451. dma_unmap_page(dma_dev, slot->dma_addr,
  452. len, DMA_TO_DEVICE);
  453. }
  454. }
  455. static void bgmac_dma_rx_ring_free(struct bgmac *bgmac,
  456. struct bgmac_dma_ring *ring)
  457. {
  458. struct device *dma_dev = bgmac->core->dma_dev;
  459. struct bgmac_slot_info *slot;
  460. int i;
  461. for (i = 0; i < BGMAC_RX_RING_SLOTS; i++) {
  462. slot = &ring->slots[i];
  463. if (!slot->dma_addr)
  464. continue;
  465. dma_unmap_single(dma_dev, slot->dma_addr,
  466. BGMAC_RX_BUF_SIZE,
  467. DMA_FROM_DEVICE);
  468. put_page(virt_to_head_page(slot->buf));
  469. slot->dma_addr = 0;
  470. }
  471. }
  472. static void bgmac_dma_ring_desc_free(struct bgmac *bgmac,
  473. struct bgmac_dma_ring *ring,
  474. int num_slots)
  475. {
  476. struct device *dma_dev = bgmac->core->dma_dev;
  477. int size;
  478. if (!ring->cpu_base)
  479. return;
  480. /* Free ring of descriptors */
  481. size = num_slots * sizeof(struct bgmac_dma_desc);
  482. dma_free_coherent(dma_dev, size, ring->cpu_base,
  483. ring->dma_base);
  484. }
  485. static void bgmac_dma_cleanup(struct bgmac *bgmac)
  486. {
  487. int i;
  488. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  489. bgmac_dma_tx_ring_free(bgmac, &bgmac->tx_ring[i]);
  490. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  491. bgmac_dma_rx_ring_free(bgmac, &bgmac->rx_ring[i]);
  492. }
  493. static void bgmac_dma_free(struct bgmac *bgmac)
  494. {
  495. int i;
  496. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  497. bgmac_dma_ring_desc_free(bgmac, &bgmac->tx_ring[i],
  498. BGMAC_TX_RING_SLOTS);
  499. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  500. bgmac_dma_ring_desc_free(bgmac, &bgmac->rx_ring[i],
  501. BGMAC_RX_RING_SLOTS);
  502. }
  503. static int bgmac_dma_alloc(struct bgmac *bgmac)
  504. {
  505. struct device *dma_dev = bgmac->core->dma_dev;
  506. struct bgmac_dma_ring *ring;
  507. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  508. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  509. int size; /* ring size: different for Tx and Rx */
  510. int err;
  511. int i;
  512. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  513. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  514. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  515. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  516. return -ENOTSUPP;
  517. }
  518. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  519. ring = &bgmac->tx_ring[i];
  520. ring->mmio_base = ring_base[i];
  521. /* Alloc ring of descriptors */
  522. size = BGMAC_TX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
  523. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  524. &ring->dma_base,
  525. GFP_KERNEL);
  526. if (!ring->cpu_base) {
  527. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  528. ring->mmio_base);
  529. goto err_dma_free;
  530. }
  531. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  532. BGMAC_DMA_RING_TX);
  533. if (ring->unaligned)
  534. ring->index_base = lower_32_bits(ring->dma_base);
  535. else
  536. ring->index_base = 0;
  537. /* No need to alloc TX slots yet */
  538. }
  539. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  540. ring = &bgmac->rx_ring[i];
  541. ring->mmio_base = ring_base[i];
  542. /* Alloc ring of descriptors */
  543. size = BGMAC_RX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
  544. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  545. &ring->dma_base,
  546. GFP_KERNEL);
  547. if (!ring->cpu_base) {
  548. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  549. ring->mmio_base);
  550. err = -ENOMEM;
  551. goto err_dma_free;
  552. }
  553. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  554. BGMAC_DMA_RING_RX);
  555. if (ring->unaligned)
  556. ring->index_base = lower_32_bits(ring->dma_base);
  557. else
  558. ring->index_base = 0;
  559. }
  560. return 0;
  561. err_dma_free:
  562. bgmac_dma_free(bgmac);
  563. return -ENOMEM;
  564. }
  565. static int bgmac_dma_init(struct bgmac *bgmac)
  566. {
  567. struct bgmac_dma_ring *ring;
  568. int i, err;
  569. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  570. ring = &bgmac->tx_ring[i];
  571. if (!ring->unaligned)
  572. bgmac_dma_tx_enable(bgmac, ring);
  573. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  574. lower_32_bits(ring->dma_base));
  575. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  576. upper_32_bits(ring->dma_base));
  577. if (ring->unaligned)
  578. bgmac_dma_tx_enable(bgmac, ring);
  579. ring->start = 0;
  580. ring->end = 0; /* Points the slot that should *not* be read */
  581. }
  582. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  583. int j;
  584. ring = &bgmac->rx_ring[i];
  585. if (!ring->unaligned)
  586. bgmac_dma_rx_enable(bgmac, ring);
  587. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  588. lower_32_bits(ring->dma_base));
  589. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  590. upper_32_bits(ring->dma_base));
  591. if (ring->unaligned)
  592. bgmac_dma_rx_enable(bgmac, ring);
  593. ring->start = 0;
  594. ring->end = 0;
  595. for (j = 0; j < BGMAC_RX_RING_SLOTS; j++) {
  596. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  597. if (err)
  598. goto error;
  599. bgmac_dma_rx_setup_desc(bgmac, ring, j);
  600. }
  601. bgmac_dma_rx_update_index(bgmac, ring);
  602. }
  603. return 0;
  604. error:
  605. bgmac_dma_cleanup(bgmac);
  606. return err;
  607. }
  608. /**************************************************
  609. * PHY ops
  610. **************************************************/
  611. static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  612. {
  613. struct bcma_device *core;
  614. u16 phy_access_addr;
  615. u16 phy_ctl_addr;
  616. u32 tmp;
  617. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  618. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  619. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  620. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  621. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  622. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  623. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  624. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  625. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  626. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  627. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  628. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  629. core = bgmac->core->bus->drv_gmac_cmn.core;
  630. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  631. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  632. } else {
  633. core = bgmac->core;
  634. phy_access_addr = BGMAC_PHY_ACCESS;
  635. phy_ctl_addr = BGMAC_PHY_CNTL;
  636. }
  637. tmp = bcma_read32(core, phy_ctl_addr);
  638. tmp &= ~BGMAC_PC_EPA_MASK;
  639. tmp |= phyaddr;
  640. bcma_write32(core, phy_ctl_addr, tmp);
  641. tmp = BGMAC_PA_START;
  642. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  643. tmp |= reg << BGMAC_PA_REG_SHIFT;
  644. bcma_write32(core, phy_access_addr, tmp);
  645. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  646. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  647. phyaddr, reg);
  648. return 0xffff;
  649. }
  650. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  651. }
  652. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  653. static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  654. {
  655. struct bcma_device *core;
  656. u16 phy_access_addr;
  657. u16 phy_ctl_addr;
  658. u32 tmp;
  659. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  660. core = bgmac->core->bus->drv_gmac_cmn.core;
  661. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  662. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  663. } else {
  664. core = bgmac->core;
  665. phy_access_addr = BGMAC_PHY_ACCESS;
  666. phy_ctl_addr = BGMAC_PHY_CNTL;
  667. }
  668. tmp = bcma_read32(core, phy_ctl_addr);
  669. tmp &= ~BGMAC_PC_EPA_MASK;
  670. tmp |= phyaddr;
  671. bcma_write32(core, phy_ctl_addr, tmp);
  672. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  673. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  674. bgmac_warn(bgmac, "Error setting MDIO int\n");
  675. tmp = BGMAC_PA_START;
  676. tmp |= BGMAC_PA_WRITE;
  677. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  678. tmp |= reg << BGMAC_PA_REG_SHIFT;
  679. tmp |= value;
  680. bcma_write32(core, phy_access_addr, tmp);
  681. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  682. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  683. phyaddr, reg);
  684. return -ETIMEDOUT;
  685. }
  686. return 0;
  687. }
  688. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  689. static void bgmac_phy_init(struct bgmac *bgmac)
  690. {
  691. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  692. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  693. u8 i;
  694. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  695. for (i = 0; i < 5; i++) {
  696. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  697. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  698. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  699. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  700. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  701. }
  702. }
  703. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  704. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  705. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  706. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  707. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  708. for (i = 0; i < 5; i++) {
  709. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  710. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  711. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  712. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  713. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  714. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  715. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  716. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  717. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  718. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  719. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  720. }
  721. }
  722. }
  723. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  724. static void bgmac_phy_reset(struct bgmac *bgmac)
  725. {
  726. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  727. return;
  728. bgmac_phy_write(bgmac, bgmac->phyaddr, MII_BMCR, BMCR_RESET);
  729. udelay(100);
  730. if (bgmac_phy_read(bgmac, bgmac->phyaddr, MII_BMCR) & BMCR_RESET)
  731. bgmac_err(bgmac, "PHY reset failed\n");
  732. bgmac_phy_init(bgmac);
  733. }
  734. /**************************************************
  735. * Chip ops
  736. **************************************************/
  737. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  738. * nothing to change? Try if after stabilizng driver.
  739. */
  740. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  741. bool force)
  742. {
  743. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  744. u32 new_val = (cmdcfg & mask) | set;
  745. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR(bgmac->core->id.rev));
  746. udelay(2);
  747. if (new_val != cmdcfg || force)
  748. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  749. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR(bgmac->core->id.rev));
  750. udelay(2);
  751. }
  752. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  753. {
  754. u32 tmp;
  755. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  756. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  757. tmp = (addr[4] << 8) | addr[5];
  758. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  759. }
  760. static void bgmac_set_rx_mode(struct net_device *net_dev)
  761. {
  762. struct bgmac *bgmac = netdev_priv(net_dev);
  763. if (net_dev->flags & IFF_PROMISC)
  764. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  765. else
  766. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  767. }
  768. #if 0 /* We don't use that regs yet */
  769. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  770. {
  771. int i;
  772. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  773. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  774. bgmac->mib_tx_regs[i] =
  775. bgmac_read(bgmac,
  776. BGMAC_TX_GOOD_OCTETS + (i * 4));
  777. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  778. bgmac->mib_rx_regs[i] =
  779. bgmac_read(bgmac,
  780. BGMAC_RX_GOOD_OCTETS + (i * 4));
  781. }
  782. /* TODO: what else? how to handle BCM4706? Specs are needed */
  783. }
  784. #endif
  785. static void bgmac_clear_mib(struct bgmac *bgmac)
  786. {
  787. int i;
  788. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  789. return;
  790. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  791. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  792. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  793. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  794. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  795. }
  796. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  797. static void bgmac_mac_speed(struct bgmac *bgmac)
  798. {
  799. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  800. u32 set = 0;
  801. switch (bgmac->mac_speed) {
  802. case SPEED_10:
  803. set |= BGMAC_CMDCFG_ES_10;
  804. break;
  805. case SPEED_100:
  806. set |= BGMAC_CMDCFG_ES_100;
  807. break;
  808. case SPEED_1000:
  809. set |= BGMAC_CMDCFG_ES_1000;
  810. break;
  811. case SPEED_2500:
  812. set |= BGMAC_CMDCFG_ES_2500;
  813. break;
  814. default:
  815. bgmac_err(bgmac, "Unsupported speed: %d\n", bgmac->mac_speed);
  816. }
  817. if (bgmac->mac_duplex == DUPLEX_HALF)
  818. set |= BGMAC_CMDCFG_HD;
  819. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  820. }
  821. static void bgmac_miiconfig(struct bgmac *bgmac)
  822. {
  823. struct bcma_device *core = bgmac->core;
  824. struct bcma_chipinfo *ci = &core->bus->chipinfo;
  825. u8 imode;
  826. if (ci->id == BCMA_CHIP_ID_BCM4707 ||
  827. ci->id == BCMA_CHIP_ID_BCM53018) {
  828. bcma_awrite32(core, BCMA_IOCTL,
  829. bcma_aread32(core, BCMA_IOCTL) | 0x40 |
  830. BGMAC_BCMA_IOCTL_SW_CLKEN);
  831. bgmac->mac_speed = SPEED_2500;
  832. bgmac->mac_duplex = DUPLEX_FULL;
  833. bgmac_mac_speed(bgmac);
  834. } else {
  835. imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) &
  836. BGMAC_DS_MM_MASK) >> BGMAC_DS_MM_SHIFT;
  837. if (imode == 0 || imode == 1) {
  838. bgmac->mac_speed = SPEED_100;
  839. bgmac->mac_duplex = DUPLEX_FULL;
  840. bgmac_mac_speed(bgmac);
  841. }
  842. }
  843. }
  844. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  845. static void bgmac_chip_reset(struct bgmac *bgmac)
  846. {
  847. struct bcma_device *core = bgmac->core;
  848. struct bcma_bus *bus = core->bus;
  849. struct bcma_chipinfo *ci = &bus->chipinfo;
  850. u32 flags;
  851. u32 iost;
  852. int i;
  853. if (bcma_core_is_enabled(core)) {
  854. if (!bgmac->stats_grabbed) {
  855. /* bgmac_chip_stats_update(bgmac); */
  856. bgmac->stats_grabbed = true;
  857. }
  858. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  859. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  860. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  861. udelay(1);
  862. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  863. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  864. /* TODO: Clear software multicast filter list */
  865. }
  866. iost = bcma_aread32(core, BCMA_IOST);
  867. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
  868. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  869. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188))
  870. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  871. /* 3GMAC: for BCM4707, only do core reset at bgmac_probe() */
  872. if (ci->id != BCMA_CHIP_ID_BCM4707) {
  873. flags = 0;
  874. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  875. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  876. if (!bgmac->has_robosw)
  877. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  878. }
  879. bcma_core_enable(core, flags);
  880. }
  881. /* Request Misc PLL for corerev > 2 */
  882. if (core->id.rev > 2 &&
  883. ci->id != BCMA_CHIP_ID_BCM4707 &&
  884. ci->id != BCMA_CHIP_ID_BCM53018) {
  885. bgmac_set(bgmac, BCMA_CLKCTLST,
  886. BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ);
  887. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST,
  888. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  889. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  890. 1000);
  891. }
  892. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  893. ci->id == BCMA_CHIP_ID_BCM4749 ||
  894. ci->id == BCMA_CHIP_ID_BCM53572) {
  895. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  896. u8 et_swtype = 0;
  897. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  898. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  899. char buf[4];
  900. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  901. if (kstrtou8(buf, 0, &et_swtype))
  902. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  903. buf);
  904. et_swtype &= 0x0f;
  905. et_swtype <<= 4;
  906. sw_type = et_swtype;
  907. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM5358) {
  908. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  909. } else if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
  910. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  911. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188)) {
  912. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  913. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  914. }
  915. bcma_chipco_chipctl_maskset(cc, 1,
  916. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  917. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  918. sw_type);
  919. }
  920. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  921. bcma_awrite32(core, BCMA_IOCTL,
  922. bcma_aread32(core, BCMA_IOCTL) &
  923. ~BGMAC_BCMA_IOCTL_SW_RESET);
  924. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  925. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  926. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  927. * be keps until taking MAC out of the reset.
  928. */
  929. bgmac_cmdcfg_maskset(bgmac,
  930. ~(BGMAC_CMDCFG_TE |
  931. BGMAC_CMDCFG_RE |
  932. BGMAC_CMDCFG_RPI |
  933. BGMAC_CMDCFG_TAI |
  934. BGMAC_CMDCFG_HD |
  935. BGMAC_CMDCFG_ML |
  936. BGMAC_CMDCFG_CFE |
  937. BGMAC_CMDCFG_RL |
  938. BGMAC_CMDCFG_RED |
  939. BGMAC_CMDCFG_PE |
  940. BGMAC_CMDCFG_TPI |
  941. BGMAC_CMDCFG_PAD_EN |
  942. BGMAC_CMDCFG_PF),
  943. BGMAC_CMDCFG_PROM |
  944. BGMAC_CMDCFG_NLC |
  945. BGMAC_CMDCFG_CFE |
  946. BGMAC_CMDCFG_SR(core->id.rev),
  947. false);
  948. bgmac->mac_speed = SPEED_UNKNOWN;
  949. bgmac->mac_duplex = DUPLEX_UNKNOWN;
  950. bgmac_clear_mib(bgmac);
  951. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  952. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  953. BCMA_GMAC_CMN_PC_MTE);
  954. else
  955. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  956. bgmac_miiconfig(bgmac);
  957. bgmac_phy_init(bgmac);
  958. netdev_reset_queue(bgmac->net_dev);
  959. }
  960. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  961. {
  962. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  963. }
  964. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  965. {
  966. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  967. bgmac_read(bgmac, BGMAC_INT_MASK);
  968. }
  969. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  970. static void bgmac_enable(struct bgmac *bgmac)
  971. {
  972. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  973. u32 cmdcfg;
  974. u32 mode;
  975. u32 rxq_ctl;
  976. u32 fl_ctl;
  977. u16 bp_clk;
  978. u8 mdp;
  979. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  980. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  981. BGMAC_CMDCFG_SR(bgmac->core->id.rev), true);
  982. udelay(2);
  983. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  984. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  985. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  986. BGMAC_DS_MM_SHIFT;
  987. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  988. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  989. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  990. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  991. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  992. switch (ci->id) {
  993. case BCMA_CHIP_ID_BCM5357:
  994. case BCMA_CHIP_ID_BCM4749:
  995. case BCMA_CHIP_ID_BCM53572:
  996. case BCMA_CHIP_ID_BCM4716:
  997. case BCMA_CHIP_ID_BCM47162:
  998. fl_ctl = 0x03cb04cb;
  999. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  1000. ci->id == BCMA_CHIP_ID_BCM4749 ||
  1001. ci->id == BCMA_CHIP_ID_BCM53572)
  1002. fl_ctl = 0x2300e1;
  1003. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  1004. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  1005. break;
  1006. }
  1007. if (ci->id != BCMA_CHIP_ID_BCM4707 &&
  1008. ci->id != BCMA_CHIP_ID_BCM53018) {
  1009. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  1010. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  1011. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) /
  1012. 1000000;
  1013. mdp = (bp_clk * 128 / 1000) - 3;
  1014. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  1015. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  1016. }
  1017. }
  1018. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  1019. static void bgmac_chip_init(struct bgmac *bgmac)
  1020. {
  1021. /* 1 interrupt per received frame */
  1022. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  1023. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  1024. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  1025. bgmac_set_rx_mode(bgmac->net_dev);
  1026. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  1027. if (bgmac->loopback)
  1028. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  1029. else
  1030. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  1031. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  1032. bgmac_chip_intrs_on(bgmac);
  1033. bgmac_enable(bgmac);
  1034. }
  1035. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  1036. {
  1037. struct bgmac *bgmac = netdev_priv(dev_id);
  1038. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  1039. int_status &= bgmac->int_mask;
  1040. if (!int_status)
  1041. return IRQ_NONE;
  1042. int_status &= ~(BGMAC_IS_TX0 | BGMAC_IS_RX);
  1043. if (int_status)
  1044. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", int_status);
  1045. /* Disable new interrupts until handling existing ones */
  1046. bgmac_chip_intrs_off(bgmac);
  1047. napi_schedule(&bgmac->napi);
  1048. return IRQ_HANDLED;
  1049. }
  1050. static int bgmac_poll(struct napi_struct *napi, int weight)
  1051. {
  1052. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  1053. int handled = 0;
  1054. /* Ack */
  1055. bgmac_write(bgmac, BGMAC_INT_STATUS, ~0);
  1056. bgmac_dma_tx_free(bgmac, &bgmac->tx_ring[0]);
  1057. handled += bgmac_dma_rx_read(bgmac, &bgmac->rx_ring[0], weight);
  1058. /* Poll again if more events arrived in the meantime */
  1059. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & (BGMAC_IS_TX0 | BGMAC_IS_RX))
  1060. return weight;
  1061. if (handled < weight) {
  1062. napi_complete(napi);
  1063. bgmac_chip_intrs_on(bgmac);
  1064. }
  1065. return handled;
  1066. }
  1067. /**************************************************
  1068. * net_device_ops
  1069. **************************************************/
  1070. static int bgmac_open(struct net_device *net_dev)
  1071. {
  1072. struct bgmac *bgmac = netdev_priv(net_dev);
  1073. int err = 0;
  1074. bgmac_chip_reset(bgmac);
  1075. err = bgmac_dma_init(bgmac);
  1076. if (err)
  1077. return err;
  1078. /* Specs say about reclaiming rings here, but we do that in DMA init */
  1079. bgmac_chip_init(bgmac);
  1080. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  1081. KBUILD_MODNAME, net_dev);
  1082. if (err < 0) {
  1083. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  1084. bgmac_dma_cleanup(bgmac);
  1085. return err;
  1086. }
  1087. napi_enable(&bgmac->napi);
  1088. phy_start(bgmac->phy_dev);
  1089. netif_start_queue(net_dev);
  1090. return 0;
  1091. }
  1092. static int bgmac_stop(struct net_device *net_dev)
  1093. {
  1094. struct bgmac *bgmac = netdev_priv(net_dev);
  1095. netif_carrier_off(net_dev);
  1096. phy_stop(bgmac->phy_dev);
  1097. napi_disable(&bgmac->napi);
  1098. bgmac_chip_intrs_off(bgmac);
  1099. free_irq(bgmac->core->irq, net_dev);
  1100. bgmac_chip_reset(bgmac);
  1101. bgmac_dma_cleanup(bgmac);
  1102. return 0;
  1103. }
  1104. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  1105. struct net_device *net_dev)
  1106. {
  1107. struct bgmac *bgmac = netdev_priv(net_dev);
  1108. struct bgmac_dma_ring *ring;
  1109. /* No QOS support yet */
  1110. ring = &bgmac->tx_ring[0];
  1111. return bgmac_dma_tx_add(bgmac, ring, skb);
  1112. }
  1113. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  1114. {
  1115. struct bgmac *bgmac = netdev_priv(net_dev);
  1116. int ret;
  1117. ret = eth_prepare_mac_addr_change(net_dev, addr);
  1118. if (ret < 0)
  1119. return ret;
  1120. bgmac_write_mac_address(bgmac, (u8 *)addr);
  1121. eth_commit_mac_addr_change(net_dev, addr);
  1122. return 0;
  1123. }
  1124. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1125. {
  1126. struct bgmac *bgmac = netdev_priv(net_dev);
  1127. if (!netif_running(net_dev))
  1128. return -EINVAL;
  1129. return phy_mii_ioctl(bgmac->phy_dev, ifr, cmd);
  1130. }
  1131. static const struct net_device_ops bgmac_netdev_ops = {
  1132. .ndo_open = bgmac_open,
  1133. .ndo_stop = bgmac_stop,
  1134. .ndo_start_xmit = bgmac_start_xmit,
  1135. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1136. .ndo_set_mac_address = bgmac_set_mac_address,
  1137. .ndo_validate_addr = eth_validate_addr,
  1138. .ndo_do_ioctl = bgmac_ioctl,
  1139. };
  1140. /**************************************************
  1141. * ethtool_ops
  1142. **************************************************/
  1143. static int bgmac_get_settings(struct net_device *net_dev,
  1144. struct ethtool_cmd *cmd)
  1145. {
  1146. struct bgmac *bgmac = netdev_priv(net_dev);
  1147. return phy_ethtool_gset(bgmac->phy_dev, cmd);
  1148. }
  1149. static int bgmac_set_settings(struct net_device *net_dev,
  1150. struct ethtool_cmd *cmd)
  1151. {
  1152. struct bgmac *bgmac = netdev_priv(net_dev);
  1153. return phy_ethtool_sset(bgmac->phy_dev, cmd);
  1154. }
  1155. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1156. struct ethtool_drvinfo *info)
  1157. {
  1158. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1159. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1160. }
  1161. static const struct ethtool_ops bgmac_ethtool_ops = {
  1162. .get_settings = bgmac_get_settings,
  1163. .set_settings = bgmac_set_settings,
  1164. .get_drvinfo = bgmac_get_drvinfo,
  1165. };
  1166. /**************************************************
  1167. * MII
  1168. **************************************************/
  1169. static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
  1170. {
  1171. return bgmac_phy_read(bus->priv, mii_id, regnum);
  1172. }
  1173. static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
  1174. u16 value)
  1175. {
  1176. return bgmac_phy_write(bus->priv, mii_id, regnum, value);
  1177. }
  1178. static void bgmac_adjust_link(struct net_device *net_dev)
  1179. {
  1180. struct bgmac *bgmac = netdev_priv(net_dev);
  1181. struct phy_device *phy_dev = bgmac->phy_dev;
  1182. bool update = false;
  1183. if (phy_dev->link) {
  1184. if (phy_dev->speed != bgmac->mac_speed) {
  1185. bgmac->mac_speed = phy_dev->speed;
  1186. update = true;
  1187. }
  1188. if (phy_dev->duplex != bgmac->mac_duplex) {
  1189. bgmac->mac_duplex = phy_dev->duplex;
  1190. update = true;
  1191. }
  1192. }
  1193. if (update) {
  1194. bgmac_mac_speed(bgmac);
  1195. phy_print_status(phy_dev);
  1196. }
  1197. }
  1198. static int bgmac_fixed_phy_register(struct bgmac *bgmac)
  1199. {
  1200. struct fixed_phy_status fphy_status = {
  1201. .link = 1,
  1202. .speed = SPEED_1000,
  1203. .duplex = DUPLEX_FULL,
  1204. };
  1205. struct phy_device *phy_dev;
  1206. int err;
  1207. phy_dev = fixed_phy_register(PHY_POLL, &fphy_status, -1, NULL);
  1208. if (!phy_dev || IS_ERR(phy_dev)) {
  1209. bgmac_err(bgmac, "Failed to register fixed PHY device\n");
  1210. return -ENODEV;
  1211. }
  1212. err = phy_connect_direct(bgmac->net_dev, phy_dev, bgmac_adjust_link,
  1213. PHY_INTERFACE_MODE_MII);
  1214. if (err) {
  1215. bgmac_err(bgmac, "Connecting PHY failed\n");
  1216. return err;
  1217. }
  1218. bgmac->phy_dev = phy_dev;
  1219. return err;
  1220. }
  1221. static int bgmac_mii_register(struct bgmac *bgmac)
  1222. {
  1223. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  1224. struct mii_bus *mii_bus;
  1225. struct phy_device *phy_dev;
  1226. char bus_id[MII_BUS_ID_SIZE + 3];
  1227. int i, err = 0;
  1228. if (ci->id == BCMA_CHIP_ID_BCM4707 ||
  1229. ci->id == BCMA_CHIP_ID_BCM53018)
  1230. return bgmac_fixed_phy_register(bgmac);
  1231. mii_bus = mdiobus_alloc();
  1232. if (!mii_bus)
  1233. return -ENOMEM;
  1234. mii_bus->name = "bgmac mii bus";
  1235. sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
  1236. bgmac->core->core_unit);
  1237. mii_bus->priv = bgmac;
  1238. mii_bus->read = bgmac_mii_read;
  1239. mii_bus->write = bgmac_mii_write;
  1240. mii_bus->parent = &bgmac->core->dev;
  1241. mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
  1242. mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1243. if (!mii_bus->irq) {
  1244. err = -ENOMEM;
  1245. goto err_free_bus;
  1246. }
  1247. for (i = 0; i < PHY_MAX_ADDR; i++)
  1248. mii_bus->irq[i] = PHY_POLL;
  1249. err = mdiobus_register(mii_bus);
  1250. if (err) {
  1251. bgmac_err(bgmac, "Registration of mii bus failed\n");
  1252. goto err_free_irq;
  1253. }
  1254. bgmac->mii_bus = mii_bus;
  1255. /* Connect to the PHY */
  1256. snprintf(bus_id, sizeof(bus_id), PHY_ID_FMT, mii_bus->id,
  1257. bgmac->phyaddr);
  1258. phy_dev = phy_connect(bgmac->net_dev, bus_id, &bgmac_adjust_link,
  1259. PHY_INTERFACE_MODE_MII);
  1260. if (IS_ERR(phy_dev)) {
  1261. bgmac_err(bgmac, "PHY connecton failed\n");
  1262. err = PTR_ERR(phy_dev);
  1263. goto err_unregister_bus;
  1264. }
  1265. bgmac->phy_dev = phy_dev;
  1266. return err;
  1267. err_unregister_bus:
  1268. mdiobus_unregister(mii_bus);
  1269. err_free_irq:
  1270. kfree(mii_bus->irq);
  1271. err_free_bus:
  1272. mdiobus_free(mii_bus);
  1273. return err;
  1274. }
  1275. static void bgmac_mii_unregister(struct bgmac *bgmac)
  1276. {
  1277. struct mii_bus *mii_bus = bgmac->mii_bus;
  1278. mdiobus_unregister(mii_bus);
  1279. kfree(mii_bus->irq);
  1280. mdiobus_free(mii_bus);
  1281. }
  1282. /**************************************************
  1283. * BCMA bus ops
  1284. **************************************************/
  1285. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1286. static int bgmac_probe(struct bcma_device *core)
  1287. {
  1288. struct bcma_chipinfo *ci = &core->bus->chipinfo;
  1289. struct net_device *net_dev;
  1290. struct bgmac *bgmac;
  1291. struct ssb_sprom *sprom = &core->bus->sprom;
  1292. u8 *mac;
  1293. int err;
  1294. switch (core->core_unit) {
  1295. case 0:
  1296. mac = sprom->et0mac;
  1297. break;
  1298. case 1:
  1299. mac = sprom->et1mac;
  1300. break;
  1301. case 2:
  1302. mac = sprom->et2mac;
  1303. break;
  1304. default:
  1305. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1306. return -ENOTSUPP;
  1307. }
  1308. if (!is_valid_ether_addr(mac)) {
  1309. dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
  1310. eth_random_addr(mac);
  1311. dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
  1312. }
  1313. /* This (reset &) enable is not preset in specs or reference driver but
  1314. * Broadcom does it in arch PCI code when enabling fake PCI device.
  1315. */
  1316. bcma_core_enable(core, 0);
  1317. /* Allocation and references */
  1318. net_dev = alloc_etherdev(sizeof(*bgmac));
  1319. if (!net_dev)
  1320. return -ENOMEM;
  1321. net_dev->netdev_ops = &bgmac_netdev_ops;
  1322. net_dev->irq = core->irq;
  1323. net_dev->ethtool_ops = &bgmac_ethtool_ops;
  1324. bgmac = netdev_priv(net_dev);
  1325. bgmac->net_dev = net_dev;
  1326. bgmac->core = core;
  1327. bcma_set_drvdata(core, bgmac);
  1328. /* Defaults */
  1329. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1330. /* On BCM4706 we need common core to access PHY */
  1331. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1332. !core->bus->drv_gmac_cmn.core) {
  1333. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1334. err = -ENODEV;
  1335. goto err_netdev_free;
  1336. }
  1337. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1338. switch (core->core_unit) {
  1339. case 0:
  1340. bgmac->phyaddr = sprom->et0phyaddr;
  1341. break;
  1342. case 1:
  1343. bgmac->phyaddr = sprom->et1phyaddr;
  1344. break;
  1345. case 2:
  1346. bgmac->phyaddr = sprom->et2phyaddr;
  1347. break;
  1348. }
  1349. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1350. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1351. bgmac_err(bgmac, "No PHY found\n");
  1352. err = -ENODEV;
  1353. goto err_netdev_free;
  1354. }
  1355. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1356. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1357. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1358. bgmac_err(bgmac, "PCI setup not implemented\n");
  1359. err = -ENOTSUPP;
  1360. goto err_netdev_free;
  1361. }
  1362. bgmac_chip_reset(bgmac);
  1363. /* For Northstar, we have to take all GMAC core out of reset */
  1364. if (ci->id == BCMA_CHIP_ID_BCM4707 ||
  1365. ci->id == BCMA_CHIP_ID_BCM53018) {
  1366. struct bcma_device *ns_core;
  1367. int ns_gmac;
  1368. /* Northstar has 4 GMAC cores */
  1369. for (ns_gmac = 0; ns_gmac < 4; ns_gmac++) {
  1370. /* As Northstar requirement, we have to reset all GMACs
  1371. * before accessing one. bgmac_chip_reset() call
  1372. * bcma_core_enable() for this core. Then the other
  1373. * three GMACs didn't reset. We do it here.
  1374. */
  1375. ns_core = bcma_find_core_unit(core->bus,
  1376. BCMA_CORE_MAC_GBIT,
  1377. ns_gmac);
  1378. if (ns_core && !bcma_core_is_enabled(ns_core))
  1379. bcma_core_enable(ns_core, 0);
  1380. }
  1381. }
  1382. err = bgmac_dma_alloc(bgmac);
  1383. if (err) {
  1384. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1385. goto err_netdev_free;
  1386. }
  1387. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1388. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1389. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1390. /* TODO: reset the external phy. Specs are needed */
  1391. bgmac_phy_reset(bgmac);
  1392. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1393. BGMAC_BFL_ENETROBO);
  1394. if (bgmac->has_robosw)
  1395. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1396. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1397. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1398. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1399. err = bgmac_mii_register(bgmac);
  1400. if (err) {
  1401. bgmac_err(bgmac, "Cannot register MDIO\n");
  1402. goto err_dma_free;
  1403. }
  1404. net_dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1405. net_dev->hw_features = net_dev->features;
  1406. net_dev->vlan_features = net_dev->features;
  1407. err = register_netdev(bgmac->net_dev);
  1408. if (err) {
  1409. bgmac_err(bgmac, "Cannot register net device\n");
  1410. goto err_mii_unregister;
  1411. }
  1412. netif_carrier_off(net_dev);
  1413. return 0;
  1414. err_mii_unregister:
  1415. bgmac_mii_unregister(bgmac);
  1416. err_dma_free:
  1417. bgmac_dma_free(bgmac);
  1418. err_netdev_free:
  1419. bcma_set_drvdata(core, NULL);
  1420. free_netdev(net_dev);
  1421. return err;
  1422. }
  1423. static void bgmac_remove(struct bcma_device *core)
  1424. {
  1425. struct bgmac *bgmac = bcma_get_drvdata(core);
  1426. unregister_netdev(bgmac->net_dev);
  1427. bgmac_mii_unregister(bgmac);
  1428. netif_napi_del(&bgmac->napi);
  1429. bgmac_dma_free(bgmac);
  1430. bcma_set_drvdata(core, NULL);
  1431. free_netdev(bgmac->net_dev);
  1432. }
  1433. static struct bcma_driver bgmac_bcma_driver = {
  1434. .name = KBUILD_MODNAME,
  1435. .id_table = bgmac_bcma_tbl,
  1436. .probe = bgmac_probe,
  1437. .remove = bgmac_remove,
  1438. };
  1439. static int __init bgmac_init(void)
  1440. {
  1441. int err;
  1442. err = bcma_driver_register(&bgmac_bcma_driver);
  1443. if (err)
  1444. return err;
  1445. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1446. return 0;
  1447. }
  1448. static void __exit bgmac_exit(void)
  1449. {
  1450. bcma_driver_unregister(&bgmac_bcma_driver);
  1451. }
  1452. module_init(bgmac_init)
  1453. module_exit(bgmac_exit)
  1454. MODULE_AUTHOR("Rafał Miłecki");
  1455. MODULE_LICENSE("GPL");