bcmgenet.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695
  1. /*
  2. * Copyright (c) 2014-2017 Broadcom
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef __BCMGENET_H__
  9. #define __BCMGENET_H__
  10. #include <linux/skbuff.h>
  11. #include <linux/netdevice.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/clk.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_vlan.h>
  16. #include <linux/phy.h>
  17. /* total number of Buffer Descriptors, same for Rx/Tx */
  18. #define TOTAL_DESC 256
  19. /* which ring is descriptor based */
  20. #define DESC_INDEX 16
  21. /* Body(1500) + EH_SIZE(14) + VLANTAG(4) + BRCMTAG(6) + FCS(4) = 1528.
  22. * 1536 is multiple of 256 bytes
  23. */
  24. #define ENET_BRCM_TAG_LEN 6
  25. #define ENET_PAD 8
  26. #define ENET_MAX_MTU_SIZE (ETH_DATA_LEN + ETH_HLEN + VLAN_HLEN + \
  27. ENET_BRCM_TAG_LEN + ETH_FCS_LEN + ENET_PAD)
  28. #define DMA_MAX_BURST_LENGTH 0x10
  29. /* misc. configuration */
  30. #define CLEAR_ALL_HFB 0xFF
  31. #define DMA_FC_THRESH_HI (TOTAL_DESC >> 4)
  32. #define DMA_FC_THRESH_LO 5
  33. /* 64B receive/transmit status block */
  34. struct status_64 {
  35. u32 length_status; /* length and peripheral status */
  36. u32 ext_status; /* Extended status*/
  37. u32 rx_csum; /* partial rx checksum */
  38. u32 unused1[9]; /* unused */
  39. u32 tx_csum_info; /* Tx checksum info. */
  40. u32 unused2[3]; /* unused */
  41. };
  42. /* Rx status bits */
  43. #define STATUS_RX_EXT_MASK 0x1FFFFF
  44. #define STATUS_RX_CSUM_MASK 0xFFFF
  45. #define STATUS_RX_CSUM_OK 0x10000
  46. #define STATUS_RX_CSUM_FR 0x20000
  47. #define STATUS_RX_PROTO_TCP 0
  48. #define STATUS_RX_PROTO_UDP 1
  49. #define STATUS_RX_PROTO_ICMP 2
  50. #define STATUS_RX_PROTO_OTHER 3
  51. #define STATUS_RX_PROTO_MASK 3
  52. #define STATUS_RX_PROTO_SHIFT 18
  53. #define STATUS_FILTER_INDEX_MASK 0xFFFF
  54. /* Tx status bits */
  55. #define STATUS_TX_CSUM_START_MASK 0X7FFF
  56. #define STATUS_TX_CSUM_START_SHIFT 16
  57. #define STATUS_TX_CSUM_PROTO_UDP 0x8000
  58. #define STATUS_TX_CSUM_OFFSET_MASK 0x7FFF
  59. #define STATUS_TX_CSUM_LV 0x80000000
  60. /* DMA Descriptor */
  61. #define DMA_DESC_LENGTH_STATUS 0x00 /* in bytes of data in buffer */
  62. #define DMA_DESC_ADDRESS_LO 0x04 /* lower bits of PA */
  63. #define DMA_DESC_ADDRESS_HI 0x08 /* upper 32 bits of PA, GENETv4+ */
  64. /* Rx/Tx common counter group */
  65. struct bcmgenet_pkt_counters {
  66. u32 cnt_64; /* RO Received/Transmited 64 bytes packet */
  67. u32 cnt_127; /* RO Rx/Tx 127 bytes packet */
  68. u32 cnt_255; /* RO Rx/Tx 65-255 bytes packet */
  69. u32 cnt_511; /* RO Rx/Tx 256-511 bytes packet */
  70. u32 cnt_1023; /* RO Rx/Tx 512-1023 bytes packet */
  71. u32 cnt_1518; /* RO Rx/Tx 1024-1518 bytes packet */
  72. u32 cnt_mgv; /* RO Rx/Tx 1519-1522 good VLAN packet */
  73. u32 cnt_2047; /* RO Rx/Tx 1522-2047 bytes packet*/
  74. u32 cnt_4095; /* RO Rx/Tx 2048-4095 bytes packet*/
  75. u32 cnt_9216; /* RO Rx/Tx 4096-9216 bytes packet*/
  76. };
  77. /* RSV, Receive Status Vector */
  78. struct bcmgenet_rx_counters {
  79. struct bcmgenet_pkt_counters pkt_cnt;
  80. u32 pkt; /* RO (0x428) Received pkt count*/
  81. u32 bytes; /* RO Received byte count */
  82. u32 mca; /* RO # of Received multicast pkt */
  83. u32 bca; /* RO # of Receive broadcast pkt */
  84. u32 fcs; /* RO # of Received FCS error */
  85. u32 cf; /* RO # of Received control frame pkt*/
  86. u32 pf; /* RO # of Received pause frame pkt */
  87. u32 uo; /* RO # of unknown op code pkt */
  88. u32 aln; /* RO # of alignment error count */
  89. u32 flr; /* RO # of frame length out of range count */
  90. u32 cde; /* RO # of code error pkt */
  91. u32 fcr; /* RO # of carrier sense error pkt */
  92. u32 ovr; /* RO # of oversize pkt*/
  93. u32 jbr; /* RO # of jabber count */
  94. u32 mtue; /* RO # of MTU error pkt*/
  95. u32 pok; /* RO # of Received good pkt */
  96. u32 uc; /* RO # of unicast pkt */
  97. u32 ppp; /* RO # of PPP pkt */
  98. u32 rcrc; /* RO (0x470),# of CRC match pkt */
  99. };
  100. /* TSV, Transmit Status Vector */
  101. struct bcmgenet_tx_counters {
  102. struct bcmgenet_pkt_counters pkt_cnt;
  103. u32 pkts; /* RO (0x4a8) Transmited pkt */
  104. u32 mca; /* RO # of xmited multicast pkt */
  105. u32 bca; /* RO # of xmited broadcast pkt */
  106. u32 pf; /* RO # of xmited pause frame count */
  107. u32 cf; /* RO # of xmited control frame count */
  108. u32 fcs; /* RO # of xmited FCS error count */
  109. u32 ovr; /* RO # of xmited oversize pkt */
  110. u32 drf; /* RO # of xmited deferral pkt */
  111. u32 edf; /* RO # of xmited Excessive deferral pkt*/
  112. u32 scl; /* RO # of xmited single collision pkt */
  113. u32 mcl; /* RO # of xmited multiple collision pkt*/
  114. u32 lcl; /* RO # of xmited late collision pkt */
  115. u32 ecl; /* RO # of xmited excessive collision pkt*/
  116. u32 frg; /* RO # of xmited fragments pkt*/
  117. u32 ncl; /* RO # of xmited total collision count */
  118. u32 jbr; /* RO # of xmited jabber count*/
  119. u32 bytes; /* RO # of xmited byte count */
  120. u32 pok; /* RO # of xmited good pkt */
  121. u32 uc; /* RO (0x0x4f0)# of xmited unitcast pkt */
  122. };
  123. struct bcmgenet_mib_counters {
  124. struct bcmgenet_rx_counters rx;
  125. struct bcmgenet_tx_counters tx;
  126. u32 rx_runt_cnt;
  127. u32 rx_runt_fcs;
  128. u32 rx_runt_fcs_align;
  129. u32 rx_runt_bytes;
  130. u32 rbuf_ovflow_cnt;
  131. u32 rbuf_err_cnt;
  132. u32 mdf_err_cnt;
  133. u32 alloc_rx_buff_failed;
  134. u32 rx_dma_failed;
  135. u32 tx_dma_failed;
  136. };
  137. #define UMAC_HD_BKP_CTRL 0x004
  138. #define HD_FC_EN (1 << 0)
  139. #define HD_FC_BKOFF_OK (1 << 1)
  140. #define IPG_CONFIG_RX_SHIFT 2
  141. #define IPG_CONFIG_RX_MASK 0x1F
  142. #define UMAC_CMD 0x008
  143. #define CMD_TX_EN (1 << 0)
  144. #define CMD_RX_EN (1 << 1)
  145. #define UMAC_SPEED_10 0
  146. #define UMAC_SPEED_100 1
  147. #define UMAC_SPEED_1000 2
  148. #define UMAC_SPEED_2500 3
  149. #define CMD_SPEED_SHIFT 2
  150. #define CMD_SPEED_MASK 3
  151. #define CMD_PROMISC (1 << 4)
  152. #define CMD_PAD_EN (1 << 5)
  153. #define CMD_CRC_FWD (1 << 6)
  154. #define CMD_PAUSE_FWD (1 << 7)
  155. #define CMD_RX_PAUSE_IGNORE (1 << 8)
  156. #define CMD_TX_ADDR_INS (1 << 9)
  157. #define CMD_HD_EN (1 << 10)
  158. #define CMD_SW_RESET (1 << 13)
  159. #define CMD_LCL_LOOP_EN (1 << 15)
  160. #define CMD_AUTO_CONFIG (1 << 22)
  161. #define CMD_CNTL_FRM_EN (1 << 23)
  162. #define CMD_NO_LEN_CHK (1 << 24)
  163. #define CMD_RMT_LOOP_EN (1 << 25)
  164. #define CMD_PRBL_EN (1 << 27)
  165. #define CMD_TX_PAUSE_IGNORE (1 << 28)
  166. #define CMD_TX_RX_EN (1 << 29)
  167. #define CMD_RUNT_FILTER_DIS (1 << 30)
  168. #define UMAC_MAC0 0x00C
  169. #define UMAC_MAC1 0x010
  170. #define UMAC_MAX_FRAME_LEN 0x014
  171. #define UMAC_MODE 0x44
  172. #define MODE_LINK_STATUS (1 << 5)
  173. #define UMAC_EEE_CTRL 0x064
  174. #define EN_LPI_RX_PAUSE (1 << 0)
  175. #define EN_LPI_TX_PFC (1 << 1)
  176. #define EN_LPI_TX_PAUSE (1 << 2)
  177. #define EEE_EN (1 << 3)
  178. #define RX_FIFO_CHECK (1 << 4)
  179. #define EEE_TX_CLK_DIS (1 << 5)
  180. #define DIS_EEE_10M (1 << 6)
  181. #define LP_IDLE_PREDICTION_MODE (1 << 7)
  182. #define UMAC_EEE_LPI_TIMER 0x068
  183. #define UMAC_EEE_WAKE_TIMER 0x06C
  184. #define UMAC_EEE_REF_COUNT 0x070
  185. #define EEE_REFERENCE_COUNT_MASK 0xffff
  186. #define UMAC_TX_FLUSH 0x334
  187. #define UMAC_MIB_START 0x400
  188. #define UMAC_MDIO_CMD 0x614
  189. #define MDIO_START_BUSY (1 << 29)
  190. #define MDIO_READ_FAIL (1 << 28)
  191. #define MDIO_RD (2 << 26)
  192. #define MDIO_WR (1 << 26)
  193. #define MDIO_PMD_SHIFT 21
  194. #define MDIO_PMD_MASK 0x1F
  195. #define MDIO_REG_SHIFT 16
  196. #define MDIO_REG_MASK 0x1F
  197. #define UMAC_RBUF_OVFL_CNT_V1 0x61C
  198. #define RBUF_OVFL_CNT_V2 0x80
  199. #define RBUF_OVFL_CNT_V3PLUS 0x94
  200. #define UMAC_MPD_CTRL 0x620
  201. #define MPD_EN (1 << 0)
  202. #define MPD_PW_EN (1 << 27)
  203. #define MPD_MSEQ_LEN_SHIFT 16
  204. #define MPD_MSEQ_LEN_MASK 0xFF
  205. #define UMAC_MPD_PW_MS 0x624
  206. #define UMAC_MPD_PW_LS 0x628
  207. #define UMAC_RBUF_ERR_CNT_V1 0x634
  208. #define RBUF_ERR_CNT_V2 0x84
  209. #define RBUF_ERR_CNT_V3PLUS 0x98
  210. #define UMAC_MDF_ERR_CNT 0x638
  211. #define UMAC_MDF_CTRL 0x650
  212. #define UMAC_MDF_ADDR 0x654
  213. #define UMAC_MIB_CTRL 0x580
  214. #define MIB_RESET_RX (1 << 0)
  215. #define MIB_RESET_RUNT (1 << 1)
  216. #define MIB_RESET_TX (1 << 2)
  217. #define RBUF_CTRL 0x00
  218. #define RBUF_64B_EN (1 << 0)
  219. #define RBUF_ALIGN_2B (1 << 1)
  220. #define RBUF_BAD_DIS (1 << 2)
  221. #define RBUF_STATUS 0x0C
  222. #define RBUF_STATUS_WOL (1 << 0)
  223. #define RBUF_STATUS_MPD_INTR_ACTIVE (1 << 1)
  224. #define RBUF_STATUS_ACPI_INTR_ACTIVE (1 << 2)
  225. #define RBUF_CHK_CTRL 0x14
  226. #define RBUF_RXCHK_EN (1 << 0)
  227. #define RBUF_SKIP_FCS (1 << 4)
  228. #define RBUF_ENERGY_CTRL 0x9c
  229. #define RBUF_EEE_EN (1 << 0)
  230. #define RBUF_PM_EN (1 << 1)
  231. #define RBUF_TBUF_SIZE_CTRL 0xb4
  232. #define RBUF_HFB_CTRL_V1 0x38
  233. #define RBUF_HFB_FILTER_EN_SHIFT 16
  234. #define RBUF_HFB_FILTER_EN_MASK 0xffff0000
  235. #define RBUF_HFB_EN (1 << 0)
  236. #define RBUF_HFB_256B (1 << 1)
  237. #define RBUF_ACPI_EN (1 << 2)
  238. #define RBUF_HFB_LEN_V1 0x3C
  239. #define RBUF_FLTR_LEN_MASK 0xFF
  240. #define RBUF_FLTR_LEN_SHIFT 8
  241. #define TBUF_CTRL 0x00
  242. #define TBUF_BP_MC 0x0C
  243. #define TBUF_ENERGY_CTRL 0x14
  244. #define TBUF_EEE_EN (1 << 0)
  245. #define TBUF_PM_EN (1 << 1)
  246. #define TBUF_CTRL_V1 0x80
  247. #define TBUF_BP_MC_V1 0xA0
  248. #define HFB_CTRL 0x00
  249. #define HFB_FLT_ENABLE_V3PLUS 0x04
  250. #define HFB_FLT_LEN_V2 0x04
  251. #define HFB_FLT_LEN_V3PLUS 0x1C
  252. /* uniMac intrl2 registers */
  253. #define INTRL2_CPU_STAT 0x00
  254. #define INTRL2_CPU_SET 0x04
  255. #define INTRL2_CPU_CLEAR 0x08
  256. #define INTRL2_CPU_MASK_STATUS 0x0C
  257. #define INTRL2_CPU_MASK_SET 0x10
  258. #define INTRL2_CPU_MASK_CLEAR 0x14
  259. /* INTRL2 instance 0 definitions */
  260. #define UMAC_IRQ_SCB (1 << 0)
  261. #define UMAC_IRQ_EPHY (1 << 1)
  262. #define UMAC_IRQ_PHY_DET_R (1 << 2)
  263. #define UMAC_IRQ_PHY_DET_F (1 << 3)
  264. #define UMAC_IRQ_LINK_UP (1 << 4)
  265. #define UMAC_IRQ_LINK_DOWN (1 << 5)
  266. #define UMAC_IRQ_LINK_EVENT (UMAC_IRQ_LINK_UP | UMAC_IRQ_LINK_DOWN)
  267. #define UMAC_IRQ_UMAC (1 << 6)
  268. #define UMAC_IRQ_UMAC_TSV (1 << 7)
  269. #define UMAC_IRQ_TBUF_UNDERRUN (1 << 8)
  270. #define UMAC_IRQ_RBUF_OVERFLOW (1 << 9)
  271. #define UMAC_IRQ_HFB_SM (1 << 10)
  272. #define UMAC_IRQ_HFB_MM (1 << 11)
  273. #define UMAC_IRQ_MPD_R (1 << 12)
  274. #define UMAC_IRQ_RXDMA_MBDONE (1 << 13)
  275. #define UMAC_IRQ_RXDMA_PDONE (1 << 14)
  276. #define UMAC_IRQ_RXDMA_BDONE (1 << 15)
  277. #define UMAC_IRQ_RXDMA_DONE UMAC_IRQ_RXDMA_MBDONE
  278. #define UMAC_IRQ_TXDMA_MBDONE (1 << 16)
  279. #define UMAC_IRQ_TXDMA_PDONE (1 << 17)
  280. #define UMAC_IRQ_TXDMA_BDONE (1 << 18)
  281. #define UMAC_IRQ_TXDMA_DONE UMAC_IRQ_TXDMA_MBDONE
  282. /* Only valid for GENETv3+ */
  283. #define UMAC_IRQ_MDIO_DONE (1 << 23)
  284. #define UMAC_IRQ_MDIO_ERROR (1 << 24)
  285. /* INTRL2 instance 1 definitions */
  286. #define UMAC_IRQ1_TX_INTR_MASK 0xFFFF
  287. #define UMAC_IRQ1_RX_INTR_MASK 0xFFFF
  288. #define UMAC_IRQ1_RX_INTR_SHIFT 16
  289. /* Register block offsets */
  290. #define GENET_SYS_OFF 0x0000
  291. #define GENET_GR_BRIDGE_OFF 0x0040
  292. #define GENET_EXT_OFF 0x0080
  293. #define GENET_INTRL2_0_OFF 0x0200
  294. #define GENET_INTRL2_1_OFF 0x0240
  295. #define GENET_RBUF_OFF 0x0300
  296. #define GENET_UMAC_OFF 0x0800
  297. /* SYS block offsets and register definitions */
  298. #define SYS_REV_CTRL 0x00
  299. #define SYS_PORT_CTRL 0x04
  300. #define PORT_MODE_INT_EPHY 0
  301. #define PORT_MODE_INT_GPHY 1
  302. #define PORT_MODE_EXT_EPHY 2
  303. #define PORT_MODE_EXT_GPHY 3
  304. #define PORT_MODE_EXT_RVMII_25 (4 | BIT(4))
  305. #define PORT_MODE_EXT_RVMII_50 4
  306. #define LED_ACT_SOURCE_MAC (1 << 9)
  307. #define SYS_RBUF_FLUSH_CTRL 0x08
  308. #define SYS_TBUF_FLUSH_CTRL 0x0C
  309. #define RBUF_FLUSH_CTRL_V1 0x04
  310. /* Ext block register offsets and definitions */
  311. #define EXT_EXT_PWR_MGMT 0x00
  312. #define EXT_PWR_DOWN_BIAS (1 << 0)
  313. #define EXT_PWR_DOWN_DLL (1 << 1)
  314. #define EXT_PWR_DOWN_PHY (1 << 2)
  315. #define EXT_PWR_DN_EN_LD (1 << 3)
  316. #define EXT_ENERGY_DET (1 << 4)
  317. #define EXT_IDDQ_FROM_PHY (1 << 5)
  318. #define EXT_PHY_RESET (1 << 8)
  319. #define EXT_ENERGY_DET_MASK (1 << 12)
  320. #define EXT_RGMII_OOB_CTRL 0x0C
  321. #define RGMII_LINK (1 << 4)
  322. #define OOB_DISABLE (1 << 5)
  323. #define RGMII_MODE_EN (1 << 6)
  324. #define ID_MODE_DIS (1 << 16)
  325. #define EXT_GPHY_CTRL 0x1C
  326. #define EXT_CFG_IDDQ_BIAS (1 << 0)
  327. #define EXT_CFG_PWR_DOWN (1 << 1)
  328. #define EXT_CK25_DIS (1 << 4)
  329. #define EXT_GPHY_RESET (1 << 5)
  330. /* DMA rings size */
  331. #define DMA_RING_SIZE (0x40)
  332. #define DMA_RINGS_SIZE (DMA_RING_SIZE * (DESC_INDEX + 1))
  333. /* DMA registers common definitions */
  334. #define DMA_RW_POINTER_MASK 0x1FF
  335. #define DMA_P_INDEX_DISCARD_CNT_MASK 0xFFFF
  336. #define DMA_P_INDEX_DISCARD_CNT_SHIFT 16
  337. #define DMA_BUFFER_DONE_CNT_MASK 0xFFFF
  338. #define DMA_BUFFER_DONE_CNT_SHIFT 16
  339. #define DMA_P_INDEX_MASK 0xFFFF
  340. #define DMA_C_INDEX_MASK 0xFFFF
  341. /* DMA ring size register */
  342. #define DMA_RING_SIZE_MASK 0xFFFF
  343. #define DMA_RING_SIZE_SHIFT 16
  344. #define DMA_RING_BUFFER_SIZE_MASK 0xFFFF
  345. /* DMA interrupt threshold register */
  346. #define DMA_INTR_THRESHOLD_MASK 0x01FF
  347. /* DMA XON/XOFF register */
  348. #define DMA_XON_THREHOLD_MASK 0xFFFF
  349. #define DMA_XOFF_THRESHOLD_MASK 0xFFFF
  350. #define DMA_XOFF_THRESHOLD_SHIFT 16
  351. /* DMA flow period register */
  352. #define DMA_FLOW_PERIOD_MASK 0xFFFF
  353. #define DMA_MAX_PKT_SIZE_MASK 0xFFFF
  354. #define DMA_MAX_PKT_SIZE_SHIFT 16
  355. /* DMA control register */
  356. #define DMA_EN (1 << 0)
  357. #define DMA_RING_BUF_EN_SHIFT 0x01
  358. #define DMA_RING_BUF_EN_MASK 0xFFFF
  359. #define DMA_TSB_SWAP_EN (1 << 20)
  360. /* DMA status register */
  361. #define DMA_DISABLED (1 << 0)
  362. #define DMA_DESC_RAM_INIT_BUSY (1 << 1)
  363. /* DMA SCB burst size register */
  364. #define DMA_SCB_BURST_SIZE_MASK 0x1F
  365. /* DMA activity vector register */
  366. #define DMA_ACTIVITY_VECTOR_MASK 0x1FFFF
  367. /* DMA backpressure mask register */
  368. #define DMA_BACKPRESSURE_MASK 0x1FFFF
  369. #define DMA_PFC_ENABLE (1 << 31)
  370. /* DMA backpressure status register */
  371. #define DMA_BACKPRESSURE_STATUS_MASK 0x1FFFF
  372. /* DMA override register */
  373. #define DMA_LITTLE_ENDIAN_MODE (1 << 0)
  374. #define DMA_REGISTER_MODE (1 << 1)
  375. /* DMA timeout register */
  376. #define DMA_TIMEOUT_MASK 0xFFFF
  377. #define DMA_TIMEOUT_VAL 5000 /* micro seconds */
  378. /* TDMA rate limiting control register */
  379. #define DMA_RATE_LIMIT_EN_MASK 0xFFFF
  380. /* TDMA arbitration control register */
  381. #define DMA_ARBITER_MODE_MASK 0x03
  382. #define DMA_RING_BUF_PRIORITY_MASK 0x1F
  383. #define DMA_RING_BUF_PRIORITY_SHIFT 5
  384. #define DMA_PRIO_REG_INDEX(q) ((q) / 6)
  385. #define DMA_PRIO_REG_SHIFT(q) (((q) % 6) * DMA_RING_BUF_PRIORITY_SHIFT)
  386. #define DMA_RATE_ADJ_MASK 0xFF
  387. /* Tx/Rx Dma Descriptor common bits*/
  388. #define DMA_BUFLENGTH_MASK 0x0fff
  389. #define DMA_BUFLENGTH_SHIFT 16
  390. #define DMA_OWN 0x8000
  391. #define DMA_EOP 0x4000
  392. #define DMA_SOP 0x2000
  393. #define DMA_WRAP 0x1000
  394. /* Tx specific Dma descriptor bits */
  395. #define DMA_TX_UNDERRUN 0x0200
  396. #define DMA_TX_APPEND_CRC 0x0040
  397. #define DMA_TX_OW_CRC 0x0020
  398. #define DMA_TX_DO_CSUM 0x0010
  399. #define DMA_TX_QTAG_SHIFT 7
  400. /* Rx Specific Dma descriptor bits */
  401. #define DMA_RX_CHK_V3PLUS 0x8000
  402. #define DMA_RX_CHK_V12 0x1000
  403. #define DMA_RX_BRDCAST 0x0040
  404. #define DMA_RX_MULT 0x0020
  405. #define DMA_RX_LG 0x0010
  406. #define DMA_RX_NO 0x0008
  407. #define DMA_RX_RXER 0x0004
  408. #define DMA_RX_CRC_ERROR 0x0002
  409. #define DMA_RX_OV 0x0001
  410. #define DMA_RX_FI_MASK 0x001F
  411. #define DMA_RX_FI_SHIFT 0x0007
  412. #define DMA_DESC_ALLOC_MASK 0x00FF
  413. #define DMA_ARBITER_RR 0x00
  414. #define DMA_ARBITER_WRR 0x01
  415. #define DMA_ARBITER_SP 0x02
  416. struct enet_cb {
  417. struct sk_buff *skb;
  418. void __iomem *bd_addr;
  419. DEFINE_DMA_UNMAP_ADDR(dma_addr);
  420. DEFINE_DMA_UNMAP_LEN(dma_len);
  421. };
  422. /* power management mode */
  423. enum bcmgenet_power_mode {
  424. GENET_POWER_CABLE_SENSE = 0,
  425. GENET_POWER_PASSIVE,
  426. GENET_POWER_WOL_MAGIC,
  427. };
  428. struct bcmgenet_priv;
  429. /* We support both runtime GENET detection and compile-time
  430. * to optimize code-paths for a given hardware
  431. */
  432. enum bcmgenet_version {
  433. GENET_V1 = 1,
  434. GENET_V2,
  435. GENET_V3,
  436. GENET_V4
  437. };
  438. #define GENET_IS_V1(p) ((p)->version == GENET_V1)
  439. #define GENET_IS_V2(p) ((p)->version == GENET_V2)
  440. #define GENET_IS_V3(p) ((p)->version == GENET_V3)
  441. #define GENET_IS_V4(p) ((p)->version == GENET_V4)
  442. /* Hardware flags */
  443. #define GENET_HAS_40BITS (1 << 0)
  444. #define GENET_HAS_EXT (1 << 1)
  445. #define GENET_HAS_MDIO_INTR (1 << 2)
  446. #define GENET_HAS_MOCA_LINK_DET (1 << 3)
  447. /* BCMGENET hardware parameters, keep this structure nicely aligned
  448. * since it is going to be used in hot paths
  449. */
  450. struct bcmgenet_hw_params {
  451. u8 tx_queues;
  452. u8 tx_bds_per_q;
  453. u8 rx_queues;
  454. u8 rx_bds_per_q;
  455. u8 bp_in_en_shift;
  456. u32 bp_in_mask;
  457. u8 hfb_filter_cnt;
  458. u8 hfb_filter_size;
  459. u8 qtag_mask;
  460. u16 tbuf_offset;
  461. u32 hfb_offset;
  462. u32 hfb_reg_offset;
  463. u32 rdma_offset;
  464. u32 tdma_offset;
  465. u32 words_per_bd;
  466. u32 flags;
  467. };
  468. struct bcmgenet_tx_ring {
  469. spinlock_t lock; /* ring lock */
  470. struct napi_struct napi; /* NAPI per tx queue */
  471. unsigned int index; /* ring index */
  472. unsigned int queue; /* queue index */
  473. struct enet_cb *cbs; /* tx ring buffer control block*/
  474. unsigned int size; /* size of each tx ring */
  475. unsigned int clean_ptr; /* Tx ring clean pointer */
  476. unsigned int c_index; /* last consumer index of each ring*/
  477. unsigned int free_bds; /* # of free bds for each ring */
  478. unsigned int write_ptr; /* Tx ring write pointer SW copy */
  479. unsigned int prod_index; /* Tx ring producer index SW copy */
  480. unsigned int cb_ptr; /* Tx ring initial CB ptr */
  481. unsigned int end_ptr; /* Tx ring end CB ptr */
  482. void (*int_enable)(struct bcmgenet_tx_ring *);
  483. void (*int_disable)(struct bcmgenet_tx_ring *);
  484. struct bcmgenet_priv *priv;
  485. };
  486. struct bcmgenet_rx_ring {
  487. struct napi_struct napi; /* Rx NAPI struct */
  488. unsigned int index; /* Rx ring index */
  489. struct enet_cb *cbs; /* Rx ring buffer control block */
  490. unsigned int size; /* Rx ring size */
  491. unsigned int c_index; /* Rx last consumer index */
  492. unsigned int read_ptr; /* Rx ring read pointer */
  493. unsigned int cb_ptr; /* Rx ring initial CB ptr */
  494. unsigned int end_ptr; /* Rx ring end CB ptr */
  495. unsigned int old_discards;
  496. void (*int_enable)(struct bcmgenet_rx_ring *);
  497. void (*int_disable)(struct bcmgenet_rx_ring *);
  498. struct bcmgenet_priv *priv;
  499. };
  500. /* device context */
  501. struct bcmgenet_priv {
  502. void __iomem *base;
  503. enum bcmgenet_version version;
  504. struct net_device *dev;
  505. /* transmit variables */
  506. void __iomem *tx_bds;
  507. struct enet_cb *tx_cbs;
  508. unsigned int num_tx_bds;
  509. struct bcmgenet_tx_ring tx_rings[DESC_INDEX + 1];
  510. /* receive variables */
  511. void __iomem *rx_bds;
  512. struct enet_cb *rx_cbs;
  513. unsigned int num_rx_bds;
  514. unsigned int rx_buf_len;
  515. struct bcmgenet_rx_ring rx_rings[DESC_INDEX + 1];
  516. /* other misc variables */
  517. struct bcmgenet_hw_params *hw_params;
  518. /* MDIO bus variables */
  519. wait_queue_head_t wq;
  520. struct phy_device *phydev;
  521. bool internal_phy;
  522. struct device_node *phy_dn;
  523. struct device_node *mdio_dn;
  524. struct mii_bus *mii_bus;
  525. u16 gphy_rev;
  526. struct clk *clk_eee;
  527. bool clk_eee_enabled;
  528. /* PHY device variables */
  529. int old_link;
  530. int old_speed;
  531. int old_duplex;
  532. int old_pause;
  533. phy_interface_t phy_interface;
  534. int phy_addr;
  535. int ext_phy;
  536. /* Interrupt variables */
  537. struct work_struct bcmgenet_irq_work;
  538. int irq0;
  539. int irq1;
  540. unsigned int irq0_stat;
  541. unsigned int irq1_stat;
  542. int wol_irq;
  543. bool wol_irq_disabled;
  544. /* HW descriptors/checksum variables */
  545. bool desc_64b_en;
  546. bool desc_rxchk_en;
  547. bool crc_fwd_en;
  548. unsigned int dma_rx_chk_bit;
  549. u32 msg_enable;
  550. struct clk *clk;
  551. struct platform_device *pdev;
  552. /* WOL */
  553. struct clk *clk_wol;
  554. u32 wolopts;
  555. struct bcmgenet_mib_counters mib;
  556. struct ethtool_eee eee;
  557. };
  558. #define GENET_IO_MACRO(name, offset) \
  559. static inline u32 bcmgenet_##name##_readl(struct bcmgenet_priv *priv, \
  560. u32 off) \
  561. { \
  562. return __raw_readl(priv->base + offset + off); \
  563. } \
  564. static inline void bcmgenet_##name##_writel(struct bcmgenet_priv *priv, \
  565. u32 val, u32 off) \
  566. { \
  567. __raw_writel(val, priv->base + offset + off); \
  568. }
  569. GENET_IO_MACRO(ext, GENET_EXT_OFF);
  570. GENET_IO_MACRO(umac, GENET_UMAC_OFF);
  571. GENET_IO_MACRO(sys, GENET_SYS_OFF);
  572. /* interrupt l2 registers accessors */
  573. GENET_IO_MACRO(intrl2_0, GENET_INTRL2_0_OFF);
  574. GENET_IO_MACRO(intrl2_1, GENET_INTRL2_1_OFF);
  575. /* HFB register accessors */
  576. GENET_IO_MACRO(hfb, priv->hw_params->hfb_offset);
  577. /* GENET v2+ HFB control and filter len helpers */
  578. GENET_IO_MACRO(hfb_reg, priv->hw_params->hfb_reg_offset);
  579. /* RBUF register accessors */
  580. GENET_IO_MACRO(rbuf, GENET_RBUF_OFF);
  581. /* MDIO routines */
  582. int bcmgenet_mii_init(struct net_device *dev);
  583. int bcmgenet_mii_config(struct net_device *dev);
  584. int bcmgenet_mii_probe(struct net_device *dev);
  585. void bcmgenet_mii_exit(struct net_device *dev);
  586. void bcmgenet_mii_reset(struct net_device *dev);
  587. void bcmgenet_phy_power_set(struct net_device *dev, bool enable);
  588. void bcmgenet_mii_setup(struct net_device *dev);
  589. /* Wake-on-LAN routines */
  590. void bcmgenet_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol);
  591. int bcmgenet_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol);
  592. int bcmgenet_wol_power_down_cfg(struct bcmgenet_priv *priv,
  593. enum bcmgenet_power_mode mode);
  594. void bcmgenet_wol_power_up_cfg(struct bcmgenet_priv *priv,
  595. enum bcmgenet_power_mode mode);
  596. #endif /* __BCMGENET_H__ */