nicvf_queues.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #ifndef NICVF_QUEUES_H
  9. #define NICVF_QUEUES_H
  10. #include <linux/netdevice.h>
  11. #include "q_struct.h"
  12. #define MAX_QUEUE_SET 128
  13. #define MAX_RCV_QUEUES_PER_QS 8
  14. #define MAX_RCV_BUF_DESC_RINGS_PER_QS 2
  15. #define MAX_SND_QUEUES_PER_QS 8
  16. #define MAX_CMP_QUEUES_PER_QS 8
  17. /* VF's queue interrupt ranges */
  18. #define NICVF_INTR_ID_CQ 0
  19. #define NICVF_INTR_ID_SQ 8
  20. #define NICVF_INTR_ID_RBDR 16
  21. #define NICVF_INTR_ID_MISC 18
  22. #define NICVF_INTR_ID_QS_ERR 19
  23. #define for_each_cq_irq(irq) \
  24. for (irq = NICVF_INTR_ID_CQ; irq < NICVF_INTR_ID_SQ; irq++)
  25. #define for_each_sq_irq(irq) \
  26. for (irq = NICVF_INTR_ID_SQ; irq < NICVF_INTR_ID_RBDR; irq++)
  27. #define for_each_rbdr_irq(irq) \
  28. for (irq = NICVF_INTR_ID_RBDR; irq < NICVF_INTR_ID_MISC; irq++)
  29. #define RBDR_SIZE0 0ULL /* 8K entries */
  30. #define RBDR_SIZE1 1ULL /* 16K entries */
  31. #define RBDR_SIZE2 2ULL /* 32K entries */
  32. #define RBDR_SIZE3 3ULL /* 64K entries */
  33. #define RBDR_SIZE4 4ULL /* 126K entries */
  34. #define RBDR_SIZE5 5ULL /* 256K entries */
  35. #define RBDR_SIZE6 6ULL /* 512K entries */
  36. #define SND_QUEUE_SIZE0 0ULL /* 1K entries */
  37. #define SND_QUEUE_SIZE1 1ULL /* 2K entries */
  38. #define SND_QUEUE_SIZE2 2ULL /* 4K entries */
  39. #define SND_QUEUE_SIZE3 3ULL /* 8K entries */
  40. #define SND_QUEUE_SIZE4 4ULL /* 16K entries */
  41. #define SND_QUEUE_SIZE5 5ULL /* 32K entries */
  42. #define SND_QUEUE_SIZE6 6ULL /* 64K entries */
  43. #define CMP_QUEUE_SIZE0 0ULL /* 1K entries */
  44. #define CMP_QUEUE_SIZE1 1ULL /* 2K entries */
  45. #define CMP_QUEUE_SIZE2 2ULL /* 4K entries */
  46. #define CMP_QUEUE_SIZE3 3ULL /* 8K entries */
  47. #define CMP_QUEUE_SIZE4 4ULL /* 16K entries */
  48. #define CMP_QUEUE_SIZE5 5ULL /* 32K entries */
  49. #define CMP_QUEUE_SIZE6 6ULL /* 64K entries */
  50. /* Default queue count per QS, its lengths and threshold values */
  51. #define RBDR_CNT 1
  52. #define RCV_QUEUE_CNT 8
  53. #define SND_QUEUE_CNT 8
  54. #define CMP_QUEUE_CNT 8 /* Max of RCV and SND qcount */
  55. #define SND_QSIZE SND_QUEUE_SIZE2
  56. #define SND_QUEUE_LEN (1ULL << (SND_QSIZE + 10))
  57. #define MAX_SND_QUEUE_LEN (1ULL << (SND_QUEUE_SIZE6 + 10))
  58. #define SND_QUEUE_THRESH 2ULL
  59. #define MIN_SQ_DESC_PER_PKT_XMIT 2
  60. /* Since timestamp not enabled, otherwise 2 */
  61. #define MAX_CQE_PER_PKT_XMIT 1
  62. /* Keep CQ and SQ sizes same, if timestamping
  63. * is enabled this equation will change.
  64. */
  65. #define CMP_QSIZE CMP_QUEUE_SIZE2
  66. #define CMP_QUEUE_LEN (1ULL << (CMP_QSIZE + 10))
  67. #define CMP_QUEUE_CQE_THRESH 0
  68. #define CMP_QUEUE_TIMER_THRESH 80 /* ~2usec */
  69. #define RBDR_SIZE RBDR_SIZE0
  70. #define RCV_BUF_COUNT (1ULL << (RBDR_SIZE + 13))
  71. #define MAX_RCV_BUF_COUNT (1ULL << (RBDR_SIZE6 + 13))
  72. #define RBDR_THRESH (RCV_BUF_COUNT / 2)
  73. #define DMA_BUFFER_LEN 2048 /* In multiples of 128bytes */
  74. #define RCV_FRAG_LEN (SKB_DATA_ALIGN(DMA_BUFFER_LEN + NET_SKB_PAD) + \
  75. SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) + \
  76. (NICVF_RCV_BUF_ALIGN_BYTES * 2))
  77. #define RCV_DATA_OFFSET NICVF_RCV_BUF_ALIGN_BYTES
  78. #define MAX_CQES_FOR_TX ((SND_QUEUE_LEN / MIN_SQ_DESC_PER_PKT_XMIT) * \
  79. MAX_CQE_PER_PKT_XMIT)
  80. /* Calculate number of CQEs to reserve for all SQEs.
  81. * Its 1/256th level of CQ size.
  82. * '+ 1' to account for pipelining
  83. */
  84. #define RQ_CQ_DROP ((256 / (CMP_QUEUE_LEN / \
  85. (CMP_QUEUE_LEN - MAX_CQES_FOR_TX))) + 1)
  86. /* Descriptor size in bytes */
  87. #define SND_QUEUE_DESC_SIZE 16
  88. #define CMP_QUEUE_DESC_SIZE 512
  89. /* Buffer / descriptor alignments */
  90. #define NICVF_RCV_BUF_ALIGN 7
  91. #define NICVF_RCV_BUF_ALIGN_BYTES (1ULL << NICVF_RCV_BUF_ALIGN)
  92. #define NICVF_CQ_BASE_ALIGN_BYTES 512 /* 9 bits */
  93. #define NICVF_SQ_BASE_ALIGN_BYTES 128 /* 7 bits */
  94. #define NICVF_ALIGNED_ADDR(ADDR, ALIGN_BYTES) ALIGN(ADDR, ALIGN_BYTES)
  95. #define NICVF_ADDR_ALIGN_LEN(ADDR, BYTES)\
  96. (NICVF_ALIGNED_ADDR(ADDR, BYTES) - BYTES)
  97. #define NICVF_RCV_BUF_ALIGN_LEN(X)\
  98. (NICVF_ALIGNED_ADDR(X, NICVF_RCV_BUF_ALIGN_BYTES) - X)
  99. /* Queue enable/disable */
  100. #define NICVF_SQ_EN BIT_ULL(19)
  101. /* Queue reset */
  102. #define NICVF_CQ_RESET BIT_ULL(41)
  103. #define NICVF_SQ_RESET BIT_ULL(17)
  104. #define NICVF_RBDR_RESET BIT_ULL(43)
  105. enum CQ_RX_ERRLVL_E {
  106. CQ_ERRLVL_MAC,
  107. CQ_ERRLVL_L2,
  108. CQ_ERRLVL_L3,
  109. CQ_ERRLVL_L4,
  110. };
  111. enum CQ_RX_ERROP_E {
  112. CQ_RX_ERROP_RE_NONE = 0x0,
  113. CQ_RX_ERROP_RE_PARTIAL = 0x1,
  114. CQ_RX_ERROP_RE_JABBER = 0x2,
  115. CQ_RX_ERROP_RE_FCS = 0x7,
  116. CQ_RX_ERROP_RE_TERMINATE = 0x9,
  117. CQ_RX_ERROP_RE_RX_CTL = 0xb,
  118. CQ_RX_ERROP_PREL2_ERR = 0x1f,
  119. CQ_RX_ERROP_L2_FRAGMENT = 0x20,
  120. CQ_RX_ERROP_L2_OVERRUN = 0x21,
  121. CQ_RX_ERROP_L2_PFCS = 0x22,
  122. CQ_RX_ERROP_L2_PUNY = 0x23,
  123. CQ_RX_ERROP_L2_MAL = 0x24,
  124. CQ_RX_ERROP_L2_OVERSIZE = 0x25,
  125. CQ_RX_ERROP_L2_UNDERSIZE = 0x26,
  126. CQ_RX_ERROP_L2_LENMISM = 0x27,
  127. CQ_RX_ERROP_L2_PCLP = 0x28,
  128. CQ_RX_ERROP_IP_NOT = 0x41,
  129. CQ_RX_ERROP_IP_CSUM_ERR = 0x42,
  130. CQ_RX_ERROP_IP_MAL = 0x43,
  131. CQ_RX_ERROP_IP_MALD = 0x44,
  132. CQ_RX_ERROP_IP_HOP = 0x45,
  133. CQ_RX_ERROP_L3_ICRC = 0x46,
  134. CQ_RX_ERROP_L3_PCLP = 0x47,
  135. CQ_RX_ERROP_L4_MAL = 0x61,
  136. CQ_RX_ERROP_L4_CHK = 0x62,
  137. CQ_RX_ERROP_UDP_LEN = 0x63,
  138. CQ_RX_ERROP_L4_PORT = 0x64,
  139. CQ_RX_ERROP_TCP_FLAG = 0x65,
  140. CQ_RX_ERROP_TCP_OFFSET = 0x66,
  141. CQ_RX_ERROP_L4_PCLP = 0x67,
  142. CQ_RX_ERROP_RBDR_TRUNC = 0x70,
  143. };
  144. enum CQ_TX_ERROP_E {
  145. CQ_TX_ERROP_GOOD = 0x0,
  146. CQ_TX_ERROP_DESC_FAULT = 0x10,
  147. CQ_TX_ERROP_HDR_CONS_ERR = 0x11,
  148. CQ_TX_ERROP_SUBDC_ERR = 0x12,
  149. CQ_TX_ERROP_IMM_SIZE_OFLOW = 0x80,
  150. CQ_TX_ERROP_DATA_SEQUENCE_ERR = 0x81,
  151. CQ_TX_ERROP_MEM_SEQUENCE_ERR = 0x82,
  152. CQ_TX_ERROP_LOCK_VIOL = 0x83,
  153. CQ_TX_ERROP_DATA_FAULT = 0x84,
  154. CQ_TX_ERROP_TSTMP_CONFLICT = 0x85,
  155. CQ_TX_ERROP_TSTMP_TIMEOUT = 0x86,
  156. CQ_TX_ERROP_MEM_FAULT = 0x87,
  157. CQ_TX_ERROP_CK_OVERLAP = 0x88,
  158. CQ_TX_ERROP_CK_OFLOW = 0x89,
  159. CQ_TX_ERROP_ENUM_LAST = 0x8a,
  160. };
  161. struct cmp_queue_stats {
  162. struct tx_stats {
  163. u64 good;
  164. u64 desc_fault;
  165. u64 hdr_cons_err;
  166. u64 subdesc_err;
  167. u64 imm_size_oflow;
  168. u64 data_seq_err;
  169. u64 mem_seq_err;
  170. u64 lock_viol;
  171. u64 data_fault;
  172. u64 tstmp_conflict;
  173. u64 tstmp_timeout;
  174. u64 mem_fault;
  175. u64 csum_overlap;
  176. u64 csum_overflow;
  177. } tx;
  178. } ____cacheline_aligned_in_smp;
  179. enum RQ_SQ_STATS {
  180. RQ_SQ_STATS_OCTS,
  181. RQ_SQ_STATS_PKTS,
  182. };
  183. struct rx_tx_queue_stats {
  184. u64 bytes;
  185. u64 pkts;
  186. } ____cacheline_aligned_in_smp;
  187. struct q_desc_mem {
  188. dma_addr_t dma;
  189. u64 size;
  190. u16 q_len;
  191. dma_addr_t phys_base;
  192. void *base;
  193. void *unalign_base;
  194. };
  195. struct rbdr {
  196. bool enable;
  197. u32 dma_size;
  198. u32 frag_len;
  199. u32 thresh; /* Threshold level for interrupt */
  200. void *desc;
  201. u32 head;
  202. u32 tail;
  203. struct q_desc_mem dmem;
  204. } ____cacheline_aligned_in_smp;
  205. struct rcv_queue {
  206. bool enable;
  207. struct rbdr *rbdr_start;
  208. struct rbdr *rbdr_cont;
  209. bool en_tcp_reassembly;
  210. u8 cq_qs; /* CQ's QS to which this RQ is assigned */
  211. u8 cq_idx; /* CQ index (0 to 7) in the QS */
  212. u8 cont_rbdr_qs; /* Continue buffer ptrs - QS num */
  213. u8 cont_qs_rbdr_idx; /* RBDR idx in the cont QS */
  214. u8 start_rbdr_qs; /* First buffer ptrs - QS num */
  215. u8 start_qs_rbdr_idx; /* RBDR idx in the above QS */
  216. u8 caching;
  217. struct rx_tx_queue_stats stats;
  218. } ____cacheline_aligned_in_smp;
  219. struct cmp_queue {
  220. bool enable;
  221. u16 thresh;
  222. spinlock_t lock; /* lock to serialize processing CQEs */
  223. void *desc;
  224. struct q_desc_mem dmem;
  225. struct cmp_queue_stats stats;
  226. int irq;
  227. } ____cacheline_aligned_in_smp;
  228. struct snd_queue {
  229. bool enable;
  230. u8 cq_qs; /* CQ's QS to which this SQ is pointing */
  231. u8 cq_idx; /* CQ index (0 to 7) in the above QS */
  232. u16 thresh;
  233. atomic_t free_cnt;
  234. u32 head;
  235. u32 tail;
  236. u64 *skbuff;
  237. void *desc;
  238. #define TSO_HEADER_SIZE 128
  239. /* For TSO segment's header */
  240. char *tso_hdrs;
  241. dma_addr_t tso_hdrs_phys;
  242. cpumask_t affinity_mask;
  243. struct q_desc_mem dmem;
  244. struct rx_tx_queue_stats stats;
  245. } ____cacheline_aligned_in_smp;
  246. struct queue_set {
  247. bool enable;
  248. bool be_en;
  249. u8 vnic_id;
  250. u8 rq_cnt;
  251. u8 cq_cnt;
  252. u64 cq_len;
  253. u8 sq_cnt;
  254. u64 sq_len;
  255. u8 rbdr_cnt;
  256. u64 rbdr_len;
  257. struct rcv_queue rq[MAX_RCV_QUEUES_PER_QS];
  258. struct cmp_queue cq[MAX_CMP_QUEUES_PER_QS];
  259. struct snd_queue sq[MAX_SND_QUEUES_PER_QS];
  260. struct rbdr rbdr[MAX_RCV_BUF_DESC_RINGS_PER_QS];
  261. } ____cacheline_aligned_in_smp;
  262. #define GET_RBDR_DESC(RING, idx)\
  263. (&(((struct rbdr_entry_t *)((RING)->desc))[idx]))
  264. #define GET_SQ_DESC(RING, idx)\
  265. (&(((struct sq_hdr_subdesc *)((RING)->desc))[idx]))
  266. #define GET_CQ_DESC(RING, idx)\
  267. (&(((union cq_desc_t *)((RING)->desc))[idx]))
  268. /* CQ status bits */
  269. #define CQ_WR_FULL BIT(26)
  270. #define CQ_WR_DISABLE BIT(25)
  271. #define CQ_WR_FAULT BIT(24)
  272. #define CQ_CQE_COUNT (0xFFFF << 0)
  273. #define CQ_ERR_MASK (CQ_WR_FULL | CQ_WR_DISABLE | CQ_WR_FAULT)
  274. void nicvf_config_vlan_stripping(struct nicvf *nic,
  275. netdev_features_t features);
  276. int nicvf_set_qset_resources(struct nicvf *nic);
  277. int nicvf_config_data_transfer(struct nicvf *nic, bool enable);
  278. void nicvf_qset_config(struct nicvf *nic, bool enable);
  279. void nicvf_cmp_queue_config(struct nicvf *nic, struct queue_set *qs,
  280. int qidx, bool enable);
  281. void nicvf_sq_enable(struct nicvf *nic, struct snd_queue *sq, int qidx);
  282. void nicvf_sq_disable(struct nicvf *nic, int qidx);
  283. void nicvf_put_sq_desc(struct snd_queue *sq, int desc_cnt);
  284. void nicvf_sq_free_used_descs(struct net_device *netdev,
  285. struct snd_queue *sq, int qidx);
  286. int nicvf_sq_append_skb(struct nicvf *nic, struct sk_buff *skb);
  287. struct sk_buff *nicvf_get_rcv_skb(struct nicvf *nic, struct cqe_rx_t *cqe_rx);
  288. void nicvf_rbdr_task(unsigned long data);
  289. void nicvf_rbdr_work(struct work_struct *work);
  290. void nicvf_enable_intr(struct nicvf *nic, int int_type, int q_idx);
  291. void nicvf_disable_intr(struct nicvf *nic, int int_type, int q_idx);
  292. void nicvf_clear_intr(struct nicvf *nic, int int_type, int q_idx);
  293. int nicvf_is_intr_enabled(struct nicvf *nic, int int_type, int q_idx);
  294. /* Register access APIs */
  295. void nicvf_reg_write(struct nicvf *nic, u64 offset, u64 val);
  296. u64 nicvf_reg_read(struct nicvf *nic, u64 offset);
  297. void nicvf_qset_reg_write(struct nicvf *nic, u64 offset, u64 val);
  298. u64 nicvf_qset_reg_read(struct nicvf *nic, u64 offset);
  299. void nicvf_queue_reg_write(struct nicvf *nic, u64 offset,
  300. u64 qidx, u64 val);
  301. u64 nicvf_queue_reg_read(struct nicvf *nic,
  302. u64 offset, u64 qidx);
  303. /* Stats */
  304. void nicvf_update_rq_stats(struct nicvf *nic, int rq_idx);
  305. void nicvf_update_sq_stats(struct nicvf *nic, int sq_idx);
  306. int nicvf_check_cqe_rx_errs(struct nicvf *nic, struct cqe_rx_t *cqe_rx);
  307. int nicvf_check_cqe_tx_errs(struct nicvf *nic,
  308. struct cmp_queue *cq, struct cqe_send_t *cqe_tx);
  309. #endif /* NICVF_QUEUES_H */