thunder_bgx.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #ifndef THUNDER_BGX_H
  9. #define THUNDER_BGX_H
  10. #define MAX_BGX_THUNDER 8 /* Max 4 nodes, 2 per node */
  11. #define MAX_BGX_PER_CN88XX 2
  12. #define MAX_LMAC_PER_BGX 4
  13. #define MAX_BGX_CHANS_PER_LMAC 16
  14. #define MAX_DMAC_PER_LMAC 8
  15. #define MAX_FRAME_SIZE 9216
  16. #define MAX_DMAC_PER_LMAC_TNS_BYPASS_MODE 2
  17. #define MAX_LMAC (MAX_BGX_PER_CN88XX * MAX_LMAC_PER_BGX)
  18. /* Registers */
  19. #define BGX_CMRX_CFG 0x00
  20. #define CMR_PKT_TX_EN BIT_ULL(13)
  21. #define CMR_PKT_RX_EN BIT_ULL(14)
  22. #define CMR_EN BIT_ULL(15)
  23. #define BGX_CMR_GLOBAL_CFG 0x08
  24. #define CMR_GLOBAL_CFG_FCS_STRIP BIT_ULL(6)
  25. #define BGX_CMRX_RX_ID_MAP 0x60
  26. #define BGX_CMRX_RX_STAT0 0x70
  27. #define BGX_CMRX_RX_STAT1 0x78
  28. #define BGX_CMRX_RX_STAT2 0x80
  29. #define BGX_CMRX_RX_STAT3 0x88
  30. #define BGX_CMRX_RX_STAT4 0x90
  31. #define BGX_CMRX_RX_STAT5 0x98
  32. #define BGX_CMRX_RX_STAT6 0xA0
  33. #define BGX_CMRX_RX_STAT7 0xA8
  34. #define BGX_CMRX_RX_STAT8 0xB0
  35. #define BGX_CMRX_RX_STAT9 0xB8
  36. #define BGX_CMRX_RX_STAT10 0xC0
  37. #define BGX_CMRX_RX_BP_DROP 0xC8
  38. #define BGX_CMRX_RX_DMAC_CTL 0x0E8
  39. #define BGX_CMRX_RX_FIFO_LEN 0x108
  40. #define BGX_CMR_RX_DMACX_CAM 0x200
  41. #define RX_DMACX_CAM_EN BIT_ULL(48)
  42. #define RX_DMACX_CAM_LMACID(x) (x << 49)
  43. #define RX_DMAC_COUNT 32
  44. #define BGX_CMR_RX_STREERING 0x300
  45. #define RX_TRAFFIC_STEER_RULE_COUNT 8
  46. #define BGX_CMR_CHAN_MSK_AND 0x450
  47. #define BGX_CMR_BIST_STATUS 0x460
  48. #define BGX_CMR_RX_LMACS 0x468
  49. #define BGX_CMRX_TX_FIFO_LEN 0x518
  50. #define BGX_CMRX_TX_STAT0 0x600
  51. #define BGX_CMRX_TX_STAT1 0x608
  52. #define BGX_CMRX_TX_STAT2 0x610
  53. #define BGX_CMRX_TX_STAT3 0x618
  54. #define BGX_CMRX_TX_STAT4 0x620
  55. #define BGX_CMRX_TX_STAT5 0x628
  56. #define BGX_CMRX_TX_STAT6 0x630
  57. #define BGX_CMRX_TX_STAT7 0x638
  58. #define BGX_CMRX_TX_STAT8 0x640
  59. #define BGX_CMRX_TX_STAT9 0x648
  60. #define BGX_CMRX_TX_STAT10 0x650
  61. #define BGX_CMRX_TX_STAT11 0x658
  62. #define BGX_CMRX_TX_STAT12 0x660
  63. #define BGX_CMRX_TX_STAT13 0x668
  64. #define BGX_CMRX_TX_STAT14 0x670
  65. #define BGX_CMRX_TX_STAT15 0x678
  66. #define BGX_CMRX_TX_STAT16 0x680
  67. #define BGX_CMRX_TX_STAT17 0x688
  68. #define BGX_CMR_TX_LMACS 0x1000
  69. #define BGX_SPUX_CONTROL1 0x10000
  70. #define SPU_CTL_LOW_POWER BIT_ULL(11)
  71. #define SPU_CTL_LOOPBACK BIT_ULL(14)
  72. #define SPU_CTL_RESET BIT_ULL(15)
  73. #define BGX_SPUX_STATUS1 0x10008
  74. #define SPU_STATUS1_RCV_LNK BIT_ULL(2)
  75. #define BGX_SPUX_STATUS2 0x10020
  76. #define SPU_STATUS2_RCVFLT BIT_ULL(10)
  77. #define BGX_SPUX_BX_STATUS 0x10028
  78. #define SPU_BX_STATUS_RX_ALIGN BIT_ULL(12)
  79. #define BGX_SPUX_BR_STATUS1 0x10030
  80. #define SPU_BR_STATUS_BLK_LOCK BIT_ULL(0)
  81. #define SPU_BR_STATUS_RCV_LNK BIT_ULL(12)
  82. #define BGX_SPUX_BR_PMD_CRTL 0x10068
  83. #define SPU_PMD_CRTL_TRAIN_EN BIT_ULL(1)
  84. #define BGX_SPUX_BR_PMD_LP_CUP 0x10078
  85. #define BGX_SPUX_BR_PMD_LD_CUP 0x10088
  86. #define BGX_SPUX_BR_PMD_LD_REP 0x10090
  87. #define BGX_SPUX_FEC_CONTROL 0x100A0
  88. #define SPU_FEC_CTL_FEC_EN BIT_ULL(0)
  89. #define SPU_FEC_CTL_ERR_EN BIT_ULL(1)
  90. #define BGX_SPUX_AN_CONTROL 0x100C8
  91. #define SPU_AN_CTL_AN_EN BIT_ULL(12)
  92. #define SPU_AN_CTL_XNP_EN BIT_ULL(13)
  93. #define BGX_SPUX_AN_ADV 0x100D8
  94. #define BGX_SPUX_MISC_CONTROL 0x10218
  95. #define SPU_MISC_CTL_INTLV_RDISP BIT_ULL(10)
  96. #define SPU_MISC_CTL_RX_DIS BIT_ULL(12)
  97. #define BGX_SPUX_INT 0x10220 /* +(0..3) << 20 */
  98. #define BGX_SPUX_INT_W1S 0x10228
  99. #define BGX_SPUX_INT_ENA_W1C 0x10230
  100. #define BGX_SPUX_INT_ENA_W1S 0x10238
  101. #define BGX_SPU_DBG_CONTROL 0x10300
  102. #define SPU_DBG_CTL_AN_ARB_LINK_CHK_EN BIT_ULL(18)
  103. #define SPU_DBG_CTL_AN_NONCE_MCT_DIS BIT_ULL(29)
  104. #define BGX_SMUX_RX_INT 0x20000
  105. #define BGX_SMUX_RX_JABBER 0x20030
  106. #define BGX_SMUX_RX_CTL 0x20048
  107. #define SMU_RX_CTL_STATUS (3ull << 0)
  108. #define BGX_SMUX_TX_APPEND 0x20100
  109. #define SMU_TX_APPEND_FCS_D BIT_ULL(2)
  110. #define BGX_SMUX_TX_MIN_PKT 0x20118
  111. #define BGX_SMUX_TX_INT 0x20140
  112. #define BGX_SMUX_TX_CTL 0x20178
  113. #define SMU_TX_CTL_DIC_EN BIT_ULL(0)
  114. #define SMU_TX_CTL_UNI_EN BIT_ULL(1)
  115. #define SMU_TX_CTL_LNK_STATUS (3ull << 4)
  116. #define BGX_SMUX_TX_THRESH 0x20180
  117. #define BGX_SMUX_CTL 0x20200
  118. #define SMU_CTL_RX_IDLE BIT_ULL(0)
  119. #define SMU_CTL_TX_IDLE BIT_ULL(1)
  120. #define BGX_GMP_PCS_MRX_CTL 0x30000
  121. #define PCS_MRX_CTL_RST_AN BIT_ULL(9)
  122. #define PCS_MRX_CTL_PWR_DN BIT_ULL(11)
  123. #define PCS_MRX_CTL_AN_EN BIT_ULL(12)
  124. #define PCS_MRX_CTL_LOOPBACK1 BIT_ULL(14)
  125. #define PCS_MRX_CTL_RESET BIT_ULL(15)
  126. #define BGX_GMP_PCS_MRX_STATUS 0x30008
  127. #define PCS_MRX_STATUS_AN_CPT BIT_ULL(5)
  128. #define BGX_GMP_PCS_ANX_AN_RESULTS 0x30020
  129. #define BGX_GMP_PCS_SGM_AN_ADV 0x30068
  130. #define BGX_GMP_PCS_MISCX_CTL 0x30078
  131. #define PCS_MISC_CTL_GMX_ENO BIT_ULL(11)
  132. #define PCS_MISC_CTL_SAMP_PT_MASK 0x7Full
  133. #define BGX_GMP_GMI_PRTX_CFG 0x38020
  134. #define GMI_PORT_CFG_SPEED BIT_ULL(1)
  135. #define GMI_PORT_CFG_DUPLEX BIT_ULL(2)
  136. #define GMI_PORT_CFG_SLOT_TIME BIT_ULL(3)
  137. #define GMI_PORT_CFG_SPEED_MSB BIT_ULL(8)
  138. #define BGX_GMP_GMI_RXX_JABBER 0x38038
  139. #define BGX_GMP_GMI_TXX_THRESH 0x38210
  140. #define BGX_GMP_GMI_TXX_APPEND 0x38218
  141. #define BGX_GMP_GMI_TXX_SLOT 0x38220
  142. #define BGX_GMP_GMI_TXX_BURST 0x38228
  143. #define BGX_GMP_GMI_TXX_MIN_PKT 0x38240
  144. #define BGX_GMP_GMI_TXX_SGMII_CTL 0x38300
  145. #define BGX_MSIX_VEC_0_29_ADDR 0x400000 /* +(0..29) << 4 */
  146. #define BGX_MSIX_VEC_0_29_CTL 0x400008
  147. #define BGX_MSIX_PBA_0 0x4F0000
  148. /* MSI-X interrupts */
  149. #define BGX_MSIX_VECTORS 30
  150. #define BGX_LMAC_VEC_OFFSET 7
  151. #define BGX_MSIX_VEC_SHIFT 4
  152. #define CMRX_INT 0
  153. #define SPUX_INT 1
  154. #define SMUX_RX_INT 2
  155. #define SMUX_TX_INT 3
  156. #define GMPX_PCS_INT 4
  157. #define GMPX_GMI_RX_INT 5
  158. #define GMPX_GMI_TX_INT 6
  159. #define CMR_MEM_INT 28
  160. #define SPU_MEM_INT 29
  161. #define LMAC_INTR_LINK_UP BIT(0)
  162. #define LMAC_INTR_LINK_DOWN BIT(1)
  163. /* RX_DMAC_CTL configuration*/
  164. enum MCAST_MODE {
  165. MCAST_MODE_REJECT,
  166. MCAST_MODE_ACCEPT,
  167. MCAST_MODE_CAM_FILTER,
  168. RSVD
  169. };
  170. #define BCAST_ACCEPT 1
  171. #define CAM_ACCEPT 1
  172. void octeon_mdiobus_force_mod_depencency(void);
  173. void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable);
  174. void bgx_add_dmac_addr(u64 dmac, int node, int bgx_idx, int lmac);
  175. unsigned bgx_get_map(int node);
  176. int bgx_get_lmac_count(int node, int bgx);
  177. const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid);
  178. void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac);
  179. void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status);
  180. void bgx_lmac_internal_loopback(int node, int bgx_idx,
  181. int lmac_idx, bool enable);
  182. u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx);
  183. u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx);
  184. #define BGX_RX_STATS_COUNT 11
  185. #define BGX_TX_STATS_COUNT 18
  186. struct bgx_stats {
  187. u64 rx_stats[BGX_RX_STATS_COUNT];
  188. u64 tx_stats[BGX_TX_STATS_COUNT];
  189. };
  190. enum LMAC_TYPE {
  191. BGX_MODE_SGMII = 0, /* 1 lane, 1.250 Gbaud */
  192. BGX_MODE_XAUI = 1, /* 4 lanes, 3.125 Gbaud */
  193. BGX_MODE_DXAUI = 1, /* 4 lanes, 6.250 Gbaud */
  194. BGX_MODE_RXAUI = 2, /* 2 lanes, 6.250 Gbaud */
  195. BGX_MODE_XFI = 3, /* 1 lane, 10.3125 Gbaud */
  196. BGX_MODE_XLAUI = 4, /* 4 lanes, 10.3125 Gbaud */
  197. BGX_MODE_10G_KR = 3,/* 1 lane, 10.3125 Gbaud */
  198. BGX_MODE_40G_KR = 4,/* 4 lanes, 10.3125 Gbaud */
  199. };
  200. enum qlm_mode {
  201. QLM_MODE_SGMII, /* SGMII, each lane independent */
  202. QLM_MODE_XAUI_1X4, /* 1 XAUI or DXAUI, 4 lanes */
  203. QLM_MODE_RXAUI_2X2, /* 2 RXAUI, 2 lanes each */
  204. QLM_MODE_XFI_4X1, /* 4 XFI, 1 lane each */
  205. QLM_MODE_XLAUI_1X4, /* 1 XLAUI, 4 lanes each */
  206. QLM_MODE_10G_KR_4X1, /* 4 10GBASE-KR, 1 lane each */
  207. QLM_MODE_40G_KR4_1X4, /* 1 40GBASE-KR4, 4 lanes each */
  208. };
  209. #endif /* THUNDER_BGX_H */