fs_enet.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. #ifndef FS_ENET_H
  2. #define FS_ENET_H
  3. #include <linux/mii.h>
  4. #include <linux/netdevice.h>
  5. #include <linux/types.h>
  6. #include <linux/list.h>
  7. #include <linux/phy.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/fs_enet_pd.h>
  10. #include <asm/fs_pd.h>
  11. #ifdef CONFIG_CPM1
  12. #include <asm/cpm1.h>
  13. #endif
  14. #if defined(CONFIG_FS_ENET_HAS_FEC)
  15. #include <asm/cpm.h>
  16. #if defined(CONFIG_FS_ENET_MPC5121_FEC)
  17. /* MPC5121 FEC has different register layout */
  18. struct fec {
  19. u32 fec_reserved0;
  20. u32 fec_ievent; /* Interrupt event reg */
  21. u32 fec_imask; /* Interrupt mask reg */
  22. u32 fec_reserved1;
  23. u32 fec_r_des_active; /* Receive descriptor reg */
  24. u32 fec_x_des_active; /* Transmit descriptor reg */
  25. u32 fec_reserved2[3];
  26. u32 fec_ecntrl; /* Ethernet control reg */
  27. u32 fec_reserved3[6];
  28. u32 fec_mii_data; /* MII manage frame reg */
  29. u32 fec_mii_speed; /* MII speed control reg */
  30. u32 fec_reserved4[7];
  31. u32 fec_mib_ctrlstat; /* MIB control/status reg */
  32. u32 fec_reserved5[7];
  33. u32 fec_r_cntrl; /* Receive control reg */
  34. u32 fec_reserved6[15];
  35. u32 fec_x_cntrl; /* Transmit Control reg */
  36. u32 fec_reserved7[7];
  37. u32 fec_addr_low; /* Low 32bits MAC address */
  38. u32 fec_addr_high; /* High 16bits MAC address */
  39. u32 fec_opd; /* Opcode + Pause duration */
  40. u32 fec_reserved8[10];
  41. u32 fec_hash_table_high; /* High 32bits hash table */
  42. u32 fec_hash_table_low; /* Low 32bits hash table */
  43. u32 fec_grp_hash_table_high; /* High 32bits hash table */
  44. u32 fec_grp_hash_table_low; /* Low 32bits hash table */
  45. u32 fec_reserved9[7];
  46. u32 fec_x_wmrk; /* FIFO transmit water mark */
  47. u32 fec_reserved10;
  48. u32 fec_r_bound; /* FIFO receive bound reg */
  49. u32 fec_r_fstart; /* FIFO receive start reg */
  50. u32 fec_reserved11[11];
  51. u32 fec_r_des_start; /* Receive descriptor ring */
  52. u32 fec_x_des_start; /* Transmit descriptor ring */
  53. u32 fec_r_buff_size; /* Maximum receive buff size */
  54. u32 fec_reserved12[26];
  55. u32 fec_dma_control; /* DMA Endian and other ctrl */
  56. };
  57. #endif
  58. struct fec_info {
  59. struct fec __iomem *fecp;
  60. u32 mii_speed;
  61. };
  62. #endif
  63. #ifdef CONFIG_CPM2
  64. #include <asm/cpm2.h>
  65. #endif
  66. /* hw driver ops */
  67. struct fs_ops {
  68. int (*setup_data)(struct net_device *dev);
  69. int (*allocate_bd)(struct net_device *dev);
  70. void (*free_bd)(struct net_device *dev);
  71. void (*cleanup_data)(struct net_device *dev);
  72. void (*set_multicast_list)(struct net_device *dev);
  73. void (*adjust_link)(struct net_device *dev);
  74. void (*restart)(struct net_device *dev);
  75. void (*stop)(struct net_device *dev);
  76. void (*napi_clear_rx_event)(struct net_device *dev);
  77. void (*napi_enable_rx)(struct net_device *dev);
  78. void (*napi_disable_rx)(struct net_device *dev);
  79. void (*napi_clear_tx_event)(struct net_device *dev);
  80. void (*napi_enable_tx)(struct net_device *dev);
  81. void (*napi_disable_tx)(struct net_device *dev);
  82. void (*rx_bd_done)(struct net_device *dev);
  83. void (*tx_kickstart)(struct net_device *dev);
  84. u32 (*get_int_events)(struct net_device *dev);
  85. void (*clear_int_events)(struct net_device *dev, u32 int_events);
  86. void (*ev_error)(struct net_device *dev, u32 int_events);
  87. int (*get_regs)(struct net_device *dev, void *p, int *sizep);
  88. int (*get_regs_len)(struct net_device *dev);
  89. void (*tx_restart)(struct net_device *dev);
  90. };
  91. struct phy_info {
  92. unsigned int id;
  93. const char *name;
  94. void (*startup) (struct net_device * dev);
  95. void (*shutdown) (struct net_device * dev);
  96. void (*ack_int) (struct net_device * dev);
  97. };
  98. /* The FEC stores dest/src/type, data, and checksum for receive packets.
  99. */
  100. #define MAX_MTU 1508 /* Allow fullsized pppoe packets over VLAN */
  101. #define MIN_MTU 46 /* this is data size */
  102. #define CRC_LEN 4
  103. #define PKT_MAXBUF_SIZE (MAX_MTU+ETH_HLEN+CRC_LEN)
  104. #define PKT_MINBUF_SIZE (MIN_MTU+ETH_HLEN+CRC_LEN)
  105. /* Must be a multiple of 32 (to cover both FEC & FCC) */
  106. #define PKT_MAXBLR_SIZE ((PKT_MAXBUF_SIZE + 31) & ~31)
  107. /* This is needed so that invalidate_xxx wont invalidate too much */
  108. #define ENET_RX_ALIGN 16
  109. #define ENET_RX_FRSIZE L1_CACHE_ALIGN(PKT_MAXBUF_SIZE + ENET_RX_ALIGN - 1)
  110. struct fs_enet_private {
  111. struct napi_struct napi;
  112. struct napi_struct napi_tx;
  113. struct device *dev; /* pointer back to the device (must be initialized first) */
  114. struct net_device *ndev;
  115. spinlock_t lock; /* during all ops except TX pckt processing */
  116. spinlock_t tx_lock; /* during fs_start_xmit and fs_tx */
  117. struct fs_platform_info *fpi;
  118. const struct fs_ops *ops;
  119. int rx_ring, tx_ring;
  120. dma_addr_t ring_mem_addr;
  121. void __iomem *ring_base;
  122. struct sk_buff **rx_skbuff;
  123. struct sk_buff **tx_skbuff;
  124. char *mapped_as_page;
  125. cbd_t __iomem *rx_bd_base; /* Address of Rx and Tx buffers. */
  126. cbd_t __iomem *tx_bd_base;
  127. cbd_t __iomem *dirty_tx; /* ring entries to be free()ed. */
  128. cbd_t __iomem *cur_rx;
  129. cbd_t __iomem *cur_tx;
  130. int tx_free;
  131. struct net_device_stats stats;
  132. struct timer_list phy_timer_list;
  133. const struct phy_info *phy;
  134. u32 msg_enable;
  135. struct mii_if_info mii_if;
  136. unsigned int last_mii_status;
  137. int interrupt;
  138. struct phy_device *phydev;
  139. int oldduplex, oldspeed, oldlink; /* current settings */
  140. /* event masks */
  141. u32 ev_napi_rx; /* mask of NAPI rx events */
  142. u32 ev_napi_tx; /* mask of NAPI rx events */
  143. u32 ev_rx; /* rx event mask */
  144. u32 ev_tx; /* tx event mask */
  145. u32 ev_err; /* error event mask */
  146. u16 bd_rx_empty; /* mask of BD rx empty */
  147. u16 bd_rx_err; /* mask of BD rx errors */
  148. union {
  149. struct {
  150. int idx; /* FEC1 = 0, FEC2 = 1 */
  151. void __iomem *fecp; /* hw registers */
  152. u32 hthi, htlo; /* state for multicast */
  153. } fec;
  154. struct {
  155. int idx; /* FCC1-3 = 0-2 */
  156. void __iomem *fccp; /* hw registers */
  157. void __iomem *ep; /* parameter ram */
  158. void __iomem *fcccp; /* hw registers cont. */
  159. void __iomem *mem; /* FCC DPRAM */
  160. u32 gaddrh, gaddrl; /* group address */
  161. } fcc;
  162. struct {
  163. int idx; /* FEC1 = 0, FEC2 = 1 */
  164. void __iomem *sccp; /* hw registers */
  165. void __iomem *ep; /* parameter ram */
  166. u32 hthi, htlo; /* state for multicast */
  167. } scc;
  168. };
  169. };
  170. /***************************************************************************/
  171. void fs_init_bds(struct net_device *dev);
  172. void fs_cleanup_bds(struct net_device *dev);
  173. /***************************************************************************/
  174. #define DRV_MODULE_NAME "fs_enet"
  175. #define PFX DRV_MODULE_NAME ": "
  176. #define DRV_MODULE_VERSION "1.1"
  177. #define DRV_MODULE_RELDATE "Sep 22, 2014"
  178. /***************************************************************************/
  179. int fs_enet_platform_init(void);
  180. void fs_enet_platform_cleanup(void);
  181. /***************************************************************************/
  182. /* buffer descriptor access macros */
  183. /* access macros */
  184. #if defined(CONFIG_CPM1)
  185. /* for a a CPM1 __raw_xxx's are sufficient */
  186. #define __cbd_out32(addr, x) __raw_writel(x, addr)
  187. #define __cbd_out16(addr, x) __raw_writew(x, addr)
  188. #define __cbd_in32(addr) __raw_readl(addr)
  189. #define __cbd_in16(addr) __raw_readw(addr)
  190. #else
  191. /* for others play it safe */
  192. #define __cbd_out32(addr, x) out_be32(addr, x)
  193. #define __cbd_out16(addr, x) out_be16(addr, x)
  194. #define __cbd_in32(addr) in_be32(addr)
  195. #define __cbd_in16(addr) in_be16(addr)
  196. #endif
  197. /* write */
  198. #define CBDW_SC(_cbd, _sc) __cbd_out16(&(_cbd)->cbd_sc, (_sc))
  199. #define CBDW_DATLEN(_cbd, _datlen) __cbd_out16(&(_cbd)->cbd_datlen, (_datlen))
  200. #define CBDW_BUFADDR(_cbd, _bufaddr) __cbd_out32(&(_cbd)->cbd_bufaddr, (_bufaddr))
  201. /* read */
  202. #define CBDR_SC(_cbd) __cbd_in16(&(_cbd)->cbd_sc)
  203. #define CBDR_DATLEN(_cbd) __cbd_in16(&(_cbd)->cbd_datlen)
  204. #define CBDR_BUFADDR(_cbd) __cbd_in32(&(_cbd)->cbd_bufaddr)
  205. /* set bits */
  206. #define CBDS_SC(_cbd, _sc) CBDW_SC(_cbd, CBDR_SC(_cbd) | (_sc))
  207. /* clear bits */
  208. #define CBDC_SC(_cbd, _sc) CBDW_SC(_cbd, CBDR_SC(_cbd) & ~(_sc))
  209. /*******************************************************************/
  210. extern const struct fs_ops fs_fec_ops;
  211. extern const struct fs_ops fs_fcc_ops;
  212. extern const struct fs_ops fs_scc_ops;
  213. /*******************************************************************/
  214. #endif