i40e_dcb.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_DCB_H_
  27. #define _I40E_DCB_H_
  28. #include "i40e_type.h"
  29. #define I40E_DCBX_STATUS_NOT_STARTED 0
  30. #define I40E_DCBX_STATUS_IN_PROGRESS 1
  31. #define I40E_DCBX_STATUS_DONE 2
  32. #define I40E_DCBX_STATUS_MULTIPLE_PEERS 3
  33. #define I40E_DCBX_STATUS_DISABLED 7
  34. #define I40E_TLV_TYPE_END 0
  35. #define I40E_TLV_TYPE_ORG 127
  36. #define I40E_IEEE_8021QAZ_OUI 0x0080C2
  37. #define I40E_IEEE_SUBTYPE_ETS_CFG 9
  38. #define I40E_IEEE_SUBTYPE_ETS_REC 10
  39. #define I40E_IEEE_SUBTYPE_PFC_CFG 11
  40. #define I40E_IEEE_SUBTYPE_APP_PRI 12
  41. #define I40E_CEE_DCBX_OUI 0x001b21
  42. #define I40E_CEE_DCBX_TYPE 2
  43. #define I40E_CEE_SUBTYPE_CTRL 1
  44. #define I40E_CEE_SUBTYPE_PG_CFG 2
  45. #define I40E_CEE_SUBTYPE_PFC_CFG 3
  46. #define I40E_CEE_SUBTYPE_APP_PRI 4
  47. #define I40E_CEE_MAX_FEAT_TYPE 3
  48. /* Defines for LLDP TLV header */
  49. #define I40E_LLDP_TLV_LEN_SHIFT 0
  50. #define I40E_LLDP_TLV_LEN_MASK (0x01FF << I40E_LLDP_TLV_LEN_SHIFT)
  51. #define I40E_LLDP_TLV_TYPE_SHIFT 9
  52. #define I40E_LLDP_TLV_TYPE_MASK (0x7F << I40E_LLDP_TLV_TYPE_SHIFT)
  53. #define I40E_LLDP_TLV_SUBTYPE_SHIFT 0
  54. #define I40E_LLDP_TLV_SUBTYPE_MASK (0xFF << I40E_LLDP_TLV_SUBTYPE_SHIFT)
  55. #define I40E_LLDP_TLV_OUI_SHIFT 8
  56. #define I40E_LLDP_TLV_OUI_MASK (0xFFFFFF << I40E_LLDP_TLV_OUI_SHIFT)
  57. /* Defines for IEEE ETS TLV */
  58. #define I40E_IEEE_ETS_MAXTC_SHIFT 0
  59. #define I40E_IEEE_ETS_MAXTC_MASK (0x7 << I40E_IEEE_ETS_MAXTC_SHIFT)
  60. #define I40E_IEEE_ETS_CBS_SHIFT 6
  61. #define I40E_IEEE_ETS_CBS_MASK BIT(I40E_IEEE_ETS_CBS_SHIFT)
  62. #define I40E_IEEE_ETS_WILLING_SHIFT 7
  63. #define I40E_IEEE_ETS_WILLING_MASK BIT(I40E_IEEE_ETS_WILLING_SHIFT)
  64. #define I40E_IEEE_ETS_PRIO_0_SHIFT 0
  65. #define I40E_IEEE_ETS_PRIO_0_MASK (0x7 << I40E_IEEE_ETS_PRIO_0_SHIFT)
  66. #define I40E_IEEE_ETS_PRIO_1_SHIFT 4
  67. #define I40E_IEEE_ETS_PRIO_1_MASK (0x7 << I40E_IEEE_ETS_PRIO_1_SHIFT)
  68. #define I40E_CEE_PGID_PRIO_0_SHIFT 0
  69. #define I40E_CEE_PGID_PRIO_0_MASK (0xF << I40E_CEE_PGID_PRIO_0_SHIFT)
  70. #define I40E_CEE_PGID_PRIO_1_SHIFT 4
  71. #define I40E_CEE_PGID_PRIO_1_MASK (0xF << I40E_CEE_PGID_PRIO_1_SHIFT)
  72. #define I40E_CEE_PGID_STRICT 15
  73. /* Defines for IEEE TSA types */
  74. #define I40E_IEEE_TSA_STRICT 0
  75. #define I40E_IEEE_TSA_ETS 2
  76. /* Defines for IEEE PFC TLV */
  77. #define I40E_IEEE_PFC_CAP_SHIFT 0
  78. #define I40E_IEEE_PFC_CAP_MASK (0xF << I40E_IEEE_PFC_CAP_SHIFT)
  79. #define I40E_IEEE_PFC_MBC_SHIFT 6
  80. #define I40E_IEEE_PFC_MBC_MASK BIT(I40E_IEEE_PFC_MBC_SHIFT)
  81. #define I40E_IEEE_PFC_WILLING_SHIFT 7
  82. #define I40E_IEEE_PFC_WILLING_MASK BIT(I40E_IEEE_PFC_WILLING_SHIFT)
  83. /* Defines for IEEE APP TLV */
  84. #define I40E_IEEE_APP_SEL_SHIFT 0
  85. #define I40E_IEEE_APP_SEL_MASK (0x7 << I40E_IEEE_APP_SEL_SHIFT)
  86. #define I40E_IEEE_APP_PRIO_SHIFT 5
  87. #define I40E_IEEE_APP_PRIO_MASK (0x7 << I40E_IEEE_APP_PRIO_SHIFT)
  88. #pragma pack(1)
  89. /* IEEE 802.1AB LLDP Organization specific TLV */
  90. struct i40e_lldp_org_tlv {
  91. __be16 typelength;
  92. __be32 ouisubtype;
  93. u8 tlvinfo[1];
  94. };
  95. struct i40e_cee_tlv_hdr {
  96. __be16 typelen;
  97. u8 operver;
  98. u8 maxver;
  99. };
  100. struct i40e_cee_ctrl_tlv {
  101. struct i40e_cee_tlv_hdr hdr;
  102. __be32 seqno;
  103. __be32 ackno;
  104. };
  105. struct i40e_cee_feat_tlv {
  106. struct i40e_cee_tlv_hdr hdr;
  107. u8 en_will_err; /* Bits: |En|Will|Err|Reserved(5)| */
  108. #define I40E_CEE_FEAT_TLV_ENABLE_MASK 0x80
  109. #define I40E_CEE_FEAT_TLV_WILLING_MASK 0x40
  110. #define I40E_CEE_FEAT_TLV_ERR_MASK 0x20
  111. u8 subtype;
  112. u8 tlvinfo[1];
  113. };
  114. struct i40e_cee_app_prio {
  115. __be16 protocol;
  116. u8 upper_oui_sel; /* Bits: |Upper OUI(6)|Selector(2)| */
  117. #define I40E_CEE_APP_SELECTOR_MASK 0x03
  118. __be16 lower_oui;
  119. u8 prio_map;
  120. };
  121. #pragma pack()
  122. i40e_status i40e_get_dcbx_status(struct i40e_hw *hw,
  123. u16 *status);
  124. i40e_status i40e_lldp_to_dcb_config(u8 *lldpmib,
  125. struct i40e_dcbx_config *dcbcfg);
  126. i40e_status i40e_aq_get_dcb_config(struct i40e_hw *hw, u8 mib_type,
  127. u8 bridgetype,
  128. struct i40e_dcbx_config *dcbcfg);
  129. i40e_status i40e_get_dcb_config(struct i40e_hw *hw);
  130. i40e_status i40e_init_dcb(struct i40e_hw *hw);
  131. #endif /* _I40E_DCB_H_ */