ixgbe_phy.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /*******************************************************************************
  2. Intel 10 Gigabit PCI Express Linux driver
  3. Copyright(c) 1999 - 2014 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. *******************************************************************************/
  21. #ifndef _IXGBE_PHY_H_
  22. #define _IXGBE_PHY_H_
  23. #include "ixgbe_type.h"
  24. #define IXGBE_I2C_EEPROM_DEV_ADDR 0xA0
  25. #define IXGBE_I2C_EEPROM_DEV_ADDR2 0xA2
  26. /* EEPROM byte offsets */
  27. #define IXGBE_SFF_IDENTIFIER 0x0
  28. #define IXGBE_SFF_IDENTIFIER_SFP 0x3
  29. #define IXGBE_SFF_VENDOR_OUI_BYTE0 0x25
  30. #define IXGBE_SFF_VENDOR_OUI_BYTE1 0x26
  31. #define IXGBE_SFF_VENDOR_OUI_BYTE2 0x27
  32. #define IXGBE_SFF_1GBE_COMP_CODES 0x6
  33. #define IXGBE_SFF_10GBE_COMP_CODES 0x3
  34. #define IXGBE_SFF_CABLE_TECHNOLOGY 0x8
  35. #define IXGBE_SFF_CABLE_SPEC_COMP 0x3C
  36. #define IXGBE_SFF_SFF_8472_SWAP 0x5C
  37. #define IXGBE_SFF_SFF_8472_COMP 0x5E
  38. #define IXGBE_SFF_SFF_8472_OSCB 0x6E
  39. #define IXGBE_SFF_SFF_8472_ESCB 0x76
  40. #define IXGBE_SFF_IDENTIFIER_QSFP_PLUS 0xD
  41. #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE0 0xA5
  42. #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE1 0xA6
  43. #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE2 0xA7
  44. #define IXGBE_SFF_QSFP_CONNECTOR 0x82
  45. #define IXGBE_SFF_QSFP_10GBE_COMP 0x83
  46. #define IXGBE_SFF_QSFP_1GBE_COMP 0x86
  47. #define IXGBE_SFF_QSFP_CABLE_LENGTH 0x92
  48. #define IXGBE_SFF_QSFP_DEVICE_TECH 0x93
  49. /* Bitmasks */
  50. #define IXGBE_SFF_DA_PASSIVE_CABLE 0x4
  51. #define IXGBE_SFF_DA_ACTIVE_CABLE 0x8
  52. #define IXGBE_SFF_DA_SPEC_ACTIVE_LIMITING 0x4
  53. #define IXGBE_SFF_1GBASESX_CAPABLE 0x1
  54. #define IXGBE_SFF_1GBASELX_CAPABLE 0x2
  55. #define IXGBE_SFF_1GBASET_CAPABLE 0x8
  56. #define IXGBE_SFF_10GBASESR_CAPABLE 0x10
  57. #define IXGBE_SFF_10GBASELR_CAPABLE 0x20
  58. #define IXGBE_SFF_SOFT_RS_SELECT_MASK 0x8
  59. #define IXGBE_SFF_SOFT_RS_SELECT_10G 0x8
  60. #define IXGBE_SFF_SOFT_RS_SELECT_1G 0x0
  61. #define IXGBE_SFF_ADDRESSING_MODE 0x4
  62. #define IXGBE_SFF_QSFP_DA_ACTIVE_CABLE 0x1
  63. #define IXGBE_SFF_QSFP_DA_PASSIVE_CABLE 0x8
  64. #define IXGBE_SFF_QSFP_CONNECTOR_NOT_SEPARABLE 0x23
  65. #define IXGBE_SFF_QSFP_TRANSMITER_850NM_VCSEL 0x0
  66. #define IXGBE_I2C_EEPROM_READ_MASK 0x100
  67. #define IXGBE_I2C_EEPROM_STATUS_MASK 0x3
  68. #define IXGBE_I2C_EEPROM_STATUS_NO_OPERATION 0x0
  69. #define IXGBE_I2C_EEPROM_STATUS_PASS 0x1
  70. #define IXGBE_I2C_EEPROM_STATUS_FAIL 0x2
  71. #define IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS 0x3
  72. #define IXGBE_CS4227 0xBE /* CS4227 address */
  73. #define IXGBE_CS4227_SCRATCH 2
  74. #define IXGBE_CS4227_RESET_PENDING 0x1357
  75. #define IXGBE_CS4227_RESET_COMPLETE 0x5AA5
  76. #define IXGBE_CS4227_RETRIES 15
  77. #define IXGBE_CS4227_EFUSE_STATUS 0x0181
  78. #define IXGBE_CS4227_LINE_SPARE22_MSB 0x12AD /* Reg to set speed */
  79. #define IXGBE_CS4227_LINE_SPARE24_LSB 0x12B0 /* Reg to set EDC */
  80. #define IXGBE_CS4227_HOST_SPARE22_MSB 0x1AAD /* Reg to set speed */
  81. #define IXGBE_CS4227_HOST_SPARE24_LSB 0x1AB0 /* Reg to program EDC */
  82. #define IXGBE_CS4227_EEPROM_STATUS 0x5001
  83. #define IXGBE_CS4227_EEPROM_LOAD_OK 0x0001
  84. #define IXGBE_CS4227_SPEED_1G 0x8000
  85. #define IXGBE_CS4227_SPEED_10G 0
  86. #define IXGBE_CS4227_EDC_MODE_CX1 0x0002
  87. #define IXGBE_CS4227_EDC_MODE_SR 0x0004
  88. #define IXGBE_CS4227_EDC_MODE_DIAG 0x0008
  89. #define IXGBE_CS4227_RESET_HOLD 500 /* microseconds */
  90. #define IXGBE_CS4227_RESET_DELAY 500 /* milliseconds */
  91. #define IXGBE_CS4227_CHECK_DELAY 30 /* milliseconds */
  92. #define IXGBE_PE 0xE0 /* Port expander addr */
  93. #define IXGBE_PE_OUTPUT 1 /* Output reg offset */
  94. #define IXGBE_PE_CONFIG 3 /* Config reg offset */
  95. #define IXGBE_PE_BIT1 (1 << 1)
  96. /* Flow control defines */
  97. #define IXGBE_TAF_SYM_PAUSE 0x400
  98. #define IXGBE_TAF_ASM_PAUSE 0x800
  99. /* Bit-shift macros */
  100. #define IXGBE_SFF_VENDOR_OUI_BYTE0_SHIFT 24
  101. #define IXGBE_SFF_VENDOR_OUI_BYTE1_SHIFT 16
  102. #define IXGBE_SFF_VENDOR_OUI_BYTE2_SHIFT 8
  103. /* Vendor OUIs: format of OUI is 0x[byte0][byte1][byte2][00] */
  104. #define IXGBE_SFF_VENDOR_OUI_TYCO 0x00407600
  105. #define IXGBE_SFF_VENDOR_OUI_FTL 0x00906500
  106. #define IXGBE_SFF_VENDOR_OUI_AVAGO 0x00176A00
  107. #define IXGBE_SFF_VENDOR_OUI_INTEL 0x001B2100
  108. /* I2C SDA and SCL timing parameters for standard mode */
  109. #define IXGBE_I2C_T_HD_STA 4
  110. #define IXGBE_I2C_T_LOW 5
  111. #define IXGBE_I2C_T_HIGH 4
  112. #define IXGBE_I2C_T_SU_STA 5
  113. #define IXGBE_I2C_T_HD_DATA 5
  114. #define IXGBE_I2C_T_SU_DATA 1
  115. #define IXGBE_I2C_T_RISE 1
  116. #define IXGBE_I2C_T_FALL 1
  117. #define IXGBE_I2C_T_SU_STO 4
  118. #define IXGBE_I2C_T_BUF 5
  119. #define IXGBE_SFP_DETECT_RETRIES 2
  120. #define IXGBE_TN_LASI_STATUS_REG 0x9005
  121. #define IXGBE_TN_LASI_STATUS_TEMP_ALARM 0x0008
  122. /* SFP+ SFF-8472 Compliance code */
  123. #define IXGBE_SFF_SFF_8472_UNSUP 0x00
  124. s32 ixgbe_identify_phy_generic(struct ixgbe_hw *hw);
  125. s32 ixgbe_reset_phy_generic(struct ixgbe_hw *hw);
  126. s32 ixgbe_read_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
  127. u32 device_type, u16 *phy_data);
  128. s32 ixgbe_write_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
  129. u32 device_type, u16 phy_data);
  130. s32 ixgbe_read_phy_reg_mdi(struct ixgbe_hw *hw, u32 reg_addr,
  131. u32 device_type, u16 *phy_data);
  132. s32 ixgbe_write_phy_reg_mdi(struct ixgbe_hw *hw, u32 reg_addr,
  133. u32 device_type, u16 phy_data);
  134. s32 ixgbe_setup_phy_link_generic(struct ixgbe_hw *hw);
  135. s32 ixgbe_setup_phy_link_speed_generic(struct ixgbe_hw *hw,
  136. ixgbe_link_speed speed,
  137. bool autoneg_wait_to_complete);
  138. s32 ixgbe_get_copper_link_capabilities_generic(struct ixgbe_hw *hw,
  139. ixgbe_link_speed *speed,
  140. bool *autoneg);
  141. bool ixgbe_check_reset_blocked(struct ixgbe_hw *hw);
  142. /* PHY specific */
  143. s32 ixgbe_check_phy_link_tnx(struct ixgbe_hw *hw,
  144. ixgbe_link_speed *speed,
  145. bool *link_up);
  146. s32 ixgbe_setup_phy_link_tnx(struct ixgbe_hw *hw);
  147. s32 ixgbe_get_phy_firmware_version_tnx(struct ixgbe_hw *hw,
  148. u16 *firmware_version);
  149. s32 ixgbe_get_phy_firmware_version_generic(struct ixgbe_hw *hw,
  150. u16 *firmware_version);
  151. s32 ixgbe_reset_phy_nl(struct ixgbe_hw *hw);
  152. s32 ixgbe_set_copper_phy_power(struct ixgbe_hw *hw, bool on);
  153. s32 ixgbe_identify_module_generic(struct ixgbe_hw *hw);
  154. s32 ixgbe_identify_sfp_module_generic(struct ixgbe_hw *hw);
  155. s32 ixgbe_get_sfp_init_sequence_offsets(struct ixgbe_hw *hw,
  156. u16 *list_offset,
  157. u16 *data_offset);
  158. s32 ixgbe_tn_check_overtemp(struct ixgbe_hw *hw);
  159. s32 ixgbe_read_i2c_byte_generic(struct ixgbe_hw *hw, u8 byte_offset,
  160. u8 dev_addr, u8 *data);
  161. s32 ixgbe_read_i2c_byte_generic_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
  162. u8 dev_addr, u8 *data);
  163. s32 ixgbe_write_i2c_byte_generic(struct ixgbe_hw *hw, u8 byte_offset,
  164. u8 dev_addr, u8 data);
  165. s32 ixgbe_write_i2c_byte_generic_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
  166. u8 dev_addr, u8 data);
  167. s32 ixgbe_read_i2c_eeprom_generic(struct ixgbe_hw *hw, u8 byte_offset,
  168. u8 *eeprom_data);
  169. s32 ixgbe_read_i2c_sff8472_generic(struct ixgbe_hw *hw, u8 byte_offset,
  170. u8 *sff8472_data);
  171. s32 ixgbe_write_i2c_eeprom_generic(struct ixgbe_hw *hw, u8 byte_offset,
  172. u8 eeprom_data);
  173. s32 ixgbe_read_i2c_combined_generic(struct ixgbe_hw *hw, u8 addr,
  174. u16 reg, u16 *val);
  175. s32 ixgbe_read_i2c_combined_generic_unlocked(struct ixgbe_hw *hw, u8 addr,
  176. u16 reg, u16 *val);
  177. s32 ixgbe_write_i2c_combined_generic(struct ixgbe_hw *hw, u8 addr,
  178. u16 reg, u16 val);
  179. s32 ixgbe_write_i2c_combined_generic_unlocked(struct ixgbe_hw *hw, u8 addr,
  180. u16 reg, u16 val);
  181. #endif /* _IXGBE_PHY_H_ */