sky2.h 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432
  1. /*
  2. * Definitions for the new Marvell Yukon 2 driver.
  3. */
  4. #ifndef _SKY2_H
  5. #define _SKY2_H
  6. #define ETH_JUMBO_MTU 9000 /* Maximum MTU supported */
  7. /* PCI config registers */
  8. enum {
  9. PCI_DEV_REG1 = 0x40,
  10. PCI_DEV_REG2 = 0x44,
  11. PCI_DEV_STATUS = 0x7c,
  12. PCI_DEV_REG3 = 0x80,
  13. PCI_DEV_REG4 = 0x84,
  14. PCI_DEV_REG5 = 0x88,
  15. PCI_CFG_REG_0 = 0x90,
  16. PCI_CFG_REG_1 = 0x94,
  17. PSM_CONFIG_REG0 = 0x98,
  18. PSM_CONFIG_REG1 = 0x9C,
  19. PSM_CONFIG_REG2 = 0x160,
  20. PSM_CONFIG_REG3 = 0x164,
  21. PSM_CONFIG_REG4 = 0x168,
  22. PCI_LDO_CTRL = 0xbc,
  23. };
  24. /* Yukon-2 */
  25. enum pci_dev_reg_1 {
  26. PCI_Y2_PIG_ENA = 1<<31, /* Enable Plug-in-Go (YUKON-2) */
  27. PCI_Y2_DLL_DIS = 1<<30, /* Disable PCI DLL (YUKON-2) */
  28. PCI_SW_PWR_ON_RST= 1<<30, /* SW Power on Reset (Yukon-EX) */
  29. PCI_Y2_PHY2_COMA = 1<<29, /* Set PHY 2 to Coma Mode (YUKON-2) */
  30. PCI_Y2_PHY1_COMA = 1<<28, /* Set PHY 1 to Coma Mode (YUKON-2) */
  31. PCI_Y2_PHY2_POWD = 1<<27, /* Set PHY 2 to Power Down (YUKON-2) */
  32. PCI_Y2_PHY1_POWD = 1<<26, /* Set PHY 1 to Power Down (YUKON-2) */
  33. PCI_Y2_PME_LEGACY= 1<<15, /* PCI Express legacy power management mode */
  34. PCI_PHY_LNK_TIM_MSK= 3L<<8,/* Bit 9.. 8: GPHY Link Trigger Timer */
  35. PCI_ENA_L1_EVENT = 1<<7, /* Enable PEX L1 Event */
  36. PCI_ENA_GPHY_LNK = 1<<6, /* Enable PEX L1 on GPHY Link down */
  37. PCI_FORCE_PEX_L1 = 1<<5, /* Force to PEX L1 */
  38. };
  39. enum pci_dev_reg_2 {
  40. PCI_VPD_WR_THR = 0xffL<<24, /* Bit 31..24: VPD Write Threshold */
  41. PCI_DEV_SEL = 0x7fL<<17, /* Bit 23..17: EEPROM Device Select */
  42. PCI_VPD_ROM_SZ = 7L<<14, /* Bit 16..14: VPD ROM Size */
  43. PCI_PATCH_DIR = 0xfL<<8, /* Bit 11.. 8: Ext Patches dir 3..0 */
  44. PCI_EXT_PATCHS = 0xfL<<4, /* Bit 7.. 4: Extended Patches 3..0 */
  45. PCI_EN_DUMMY_RD = 1<<3, /* Enable Dummy Read */
  46. PCI_REV_DESC = 1<<2, /* Reverse Desc. Bytes */
  47. PCI_USEDATA64 = 1<<0, /* Use 64Bit Data bus ext */
  48. };
  49. /* PCI_OUR_REG_3 32 bit Our Register 3 (Yukon-ECU only) */
  50. enum pci_dev_reg_3 {
  51. P_CLK_ASF_REGS_DIS = 1<<18,/* Disable Clock ASF (Yukon-Ext.) */
  52. P_CLK_COR_REGS_D0_DIS = 1<<17,/* Disable Clock Core Regs D0 */
  53. P_CLK_MACSEC_DIS = 1<<17,/* Disable Clock MACSec (Yukon-Ext.) */
  54. P_CLK_PCI_REGS_D0_DIS = 1<<16,/* Disable Clock PCI Regs D0 */
  55. P_CLK_COR_YTB_ARB_DIS = 1<<15,/* Disable Clock YTB Arbiter */
  56. P_CLK_MAC_LNK1_D3_DIS = 1<<14,/* Disable Clock MAC Link1 D3 */
  57. P_CLK_COR_LNK1_D0_DIS = 1<<13,/* Disable Clock Core Link1 D0 */
  58. P_CLK_MAC_LNK1_D0_DIS = 1<<12,/* Disable Clock MAC Link1 D0 */
  59. P_CLK_COR_LNK1_D3_DIS = 1<<11,/* Disable Clock Core Link1 D3 */
  60. P_CLK_PCI_MST_ARB_DIS = 1<<10,/* Disable Clock PCI Master Arb. */
  61. P_CLK_COR_REGS_D3_DIS = 1<<9, /* Disable Clock Core Regs D3 */
  62. P_CLK_PCI_REGS_D3_DIS = 1<<8, /* Disable Clock PCI Regs D3 */
  63. P_CLK_REF_LNK1_GM_DIS = 1<<7, /* Disable Clock Ref. Link1 GMAC */
  64. P_CLK_COR_LNK1_GM_DIS = 1<<6, /* Disable Clock Core Link1 GMAC */
  65. P_CLK_PCI_COMMON_DIS = 1<<5, /* Disable Clock PCI Common */
  66. P_CLK_COR_COMMON_DIS = 1<<4, /* Disable Clock Core Common */
  67. P_CLK_PCI_LNK1_BMU_DIS = 1<<3, /* Disable Clock PCI Link1 BMU */
  68. P_CLK_COR_LNK1_BMU_DIS = 1<<2, /* Disable Clock Core Link1 BMU */
  69. P_CLK_PCI_LNK1_BIU_DIS = 1<<1, /* Disable Clock PCI Link1 BIU */
  70. P_CLK_COR_LNK1_BIU_DIS = 1<<0, /* Disable Clock Core Link1 BIU */
  71. PCIE_OUR3_WOL_D3_COLD_SET = P_CLK_ASF_REGS_DIS |
  72. P_CLK_COR_REGS_D0_DIS |
  73. P_CLK_COR_LNK1_D0_DIS |
  74. P_CLK_MAC_LNK1_D0_DIS |
  75. P_CLK_PCI_MST_ARB_DIS |
  76. P_CLK_COR_COMMON_DIS |
  77. P_CLK_COR_LNK1_BMU_DIS,
  78. };
  79. /* PCI_OUR_REG_4 32 bit Our Register 4 (Yukon-ECU only) */
  80. enum pci_dev_reg_4 {
  81. /* (Link Training & Status State Machine) */
  82. P_PEX_LTSSM_STAT_MSK = 0x7fL<<25, /* Bit 31..25: PEX LTSSM Mask */
  83. #define P_PEX_LTSSM_STAT(x) ((x << 25) & P_PEX_LTSSM_STAT_MSK)
  84. P_PEX_LTSSM_L1_STAT = 0x34,
  85. P_PEX_LTSSM_DET_STAT = 0x01,
  86. P_TIMER_VALUE_MSK = 0xffL<<16, /* Bit 23..16: Timer Value Mask */
  87. /* (Active State Power Management) */
  88. P_FORCE_ASPM_REQUEST = 1<<15, /* Force ASPM Request (A1 only) */
  89. P_ASPM_GPHY_LINK_DOWN = 1<<14, /* GPHY Link Down (A1 only) */
  90. P_ASPM_INT_FIFO_EMPTY = 1<<13, /* Internal FIFO Empty (A1 only) */
  91. P_ASPM_CLKRUN_REQUEST = 1<<12, /* CLKRUN Request (A1 only) */
  92. P_ASPM_FORCE_CLKREQ_ENA = 1<<4, /* Force CLKREQ Enable (A1b only) */
  93. P_ASPM_CLKREQ_PAD_CTL = 1<<3, /* CLKREQ PAD Control (A1 only) */
  94. P_ASPM_A1_MODE_SELECT = 1<<2, /* A1 Mode Select (A1 only) */
  95. P_CLK_GATE_PEX_UNIT_ENA = 1<<1, /* Enable Gate PEX Unit Clock */
  96. P_CLK_GATE_ROOT_COR_ENA = 1<<0, /* Enable Gate Root Core Clock */
  97. P_ASPM_CONTROL_MSK = P_FORCE_ASPM_REQUEST | P_ASPM_GPHY_LINK_DOWN
  98. | P_ASPM_CLKRUN_REQUEST | P_ASPM_INT_FIFO_EMPTY,
  99. };
  100. /* PCI_OUR_REG_5 32 bit Our Register 5 (Yukon-ECU only) */
  101. enum pci_dev_reg_5 {
  102. /* Bit 31..27: for A3 & later */
  103. P_CTL_DIV_CORE_CLK_ENA = 1<<31, /* Divide Core Clock Enable */
  104. P_CTL_SRESET_VMAIN_AV = 1<<30, /* Soft Reset for Vmain_av De-Glitch */
  105. P_CTL_BYPASS_VMAIN_AV = 1<<29, /* Bypass En. for Vmain_av De-Glitch */
  106. P_CTL_TIM_VMAIN_AV_MSK = 3<<27, /* Bit 28..27: Timer Vmain_av Mask */
  107. /* Bit 26..16: Release Clock on Event */
  108. P_REL_PCIE_RST_DE_ASS = 1<<26, /* PCIe Reset De-Asserted */
  109. P_REL_GPHY_REC_PACKET = 1<<25, /* GPHY Received Packet */
  110. P_REL_INT_FIFO_N_EMPTY = 1<<24, /* Internal FIFO Not Empty */
  111. P_REL_MAIN_PWR_AVAIL = 1<<23, /* Main Power Available */
  112. P_REL_CLKRUN_REQ_REL = 1<<22, /* CLKRUN Request Release */
  113. P_REL_PCIE_RESET_ASS = 1<<21, /* PCIe Reset Asserted */
  114. P_REL_PME_ASSERTED = 1<<20, /* PME Asserted */
  115. P_REL_PCIE_EXIT_L1_ST = 1<<19, /* PCIe Exit L1 State */
  116. P_REL_LOADER_NOT_FIN = 1<<18, /* EPROM Loader Not Finished */
  117. P_REL_PCIE_RX_EX_IDLE = 1<<17, /* PCIe Rx Exit Electrical Idle State */
  118. P_REL_GPHY_LINK_UP = 1<<16, /* GPHY Link Up */
  119. /* Bit 10.. 0: Mask for Gate Clock */
  120. P_GAT_PCIE_RST_ASSERTED = 1<<10,/* PCIe Reset Asserted */
  121. P_GAT_GPHY_N_REC_PACKET = 1<<9, /* GPHY Not Received Packet */
  122. P_GAT_INT_FIFO_EMPTY = 1<<8, /* Internal FIFO Empty */
  123. P_GAT_MAIN_PWR_N_AVAIL = 1<<7, /* Main Power Not Available */
  124. P_GAT_CLKRUN_REQ_REL = 1<<6, /* CLKRUN Not Requested */
  125. P_GAT_PCIE_RESET_ASS = 1<<5, /* PCIe Reset Asserted */
  126. P_GAT_PME_DE_ASSERTED = 1<<4, /* PME De-Asserted */
  127. P_GAT_PCIE_ENTER_L1_ST = 1<<3, /* PCIe Enter L1 State */
  128. P_GAT_LOADER_FINISHED = 1<<2, /* EPROM Loader Finished */
  129. P_GAT_PCIE_RX_EL_IDLE = 1<<1, /* PCIe Rx Electrical Idle State */
  130. P_GAT_GPHY_LINK_DOWN = 1<<0, /* GPHY Link Down */
  131. PCIE_OUR5_EVENT_CLK_D3_SET = P_REL_GPHY_REC_PACKET |
  132. P_REL_INT_FIFO_N_EMPTY |
  133. P_REL_PCIE_EXIT_L1_ST |
  134. P_REL_PCIE_RX_EX_IDLE |
  135. P_GAT_GPHY_N_REC_PACKET |
  136. P_GAT_INT_FIFO_EMPTY |
  137. P_GAT_PCIE_ENTER_L1_ST |
  138. P_GAT_PCIE_RX_EL_IDLE,
  139. };
  140. /* PCI_CFG_REG_1 32 bit Config Register 1 (Yukon-Ext only) */
  141. enum pci_cfg_reg1 {
  142. P_CF1_DIS_REL_EVT_RST = 1<<24, /* Dis. Rel. Event during PCIE reset */
  143. /* Bit 23..21: Release Clock on Event */
  144. P_CF1_REL_LDR_NOT_FIN = 1<<23, /* EEPROM Loader Not Finished */
  145. P_CF1_REL_VMAIN_AVLBL = 1<<22, /* Vmain available */
  146. P_CF1_REL_PCIE_RESET = 1<<21, /* PCI-E reset */
  147. /* Bit 20..18: Gate Clock on Event */
  148. P_CF1_GAT_LDR_NOT_FIN = 1<<20, /* EEPROM Loader Finished */
  149. P_CF1_GAT_PCIE_RX_IDLE = 1<<19, /* PCI-E Rx Electrical idle */
  150. P_CF1_GAT_PCIE_RESET = 1<<18, /* PCI-E Reset */
  151. P_CF1_PRST_PHY_CLKREQ = 1<<17, /* Enable PCI-E rst & PM2PHY gen. CLKREQ */
  152. P_CF1_PCIE_RST_CLKREQ = 1<<16, /* Enable PCI-E rst generate CLKREQ */
  153. P_CF1_ENA_CFG_LDR_DONE = 1<<8, /* Enable core level Config loader done */
  154. P_CF1_ENA_TXBMU_RD_IDLE = 1<<1, /* Enable TX BMU Read IDLE for ASPM */
  155. P_CF1_ENA_TXBMU_WR_IDLE = 1<<0, /* Enable TX BMU Write IDLE for ASPM */
  156. PCIE_CFG1_EVENT_CLK_D3_SET = P_CF1_DIS_REL_EVT_RST |
  157. P_CF1_REL_LDR_NOT_FIN |
  158. P_CF1_REL_VMAIN_AVLBL |
  159. P_CF1_REL_PCIE_RESET |
  160. P_CF1_GAT_LDR_NOT_FIN |
  161. P_CF1_GAT_PCIE_RESET |
  162. P_CF1_PRST_PHY_CLKREQ |
  163. P_CF1_ENA_CFG_LDR_DONE |
  164. P_CF1_ENA_TXBMU_RD_IDLE |
  165. P_CF1_ENA_TXBMU_WR_IDLE,
  166. };
  167. /* Yukon-Optima */
  168. enum {
  169. PSM_CONFIG_REG1_AC_PRESENT_STATUS = 1<<31, /* AC Present Status */
  170. PSM_CONFIG_REG1_PTP_CLK_SEL = 1<<29, /* PTP Clock Select */
  171. PSM_CONFIG_REG1_PTP_MODE = 1<<28, /* PTP Mode */
  172. PSM_CONFIG_REG1_MUX_PHY_LINK = 1<<27, /* PHY Energy Detect Event */
  173. PSM_CONFIG_REG1_EN_PIN63_AC_PRESENT = 1<<26, /* Enable LED_DUPLEX for ac_present */
  174. PSM_CONFIG_REG1_EN_PCIE_TIMER = 1<<25, /* Enable PCIe Timer */
  175. PSM_CONFIG_REG1_EN_SPU_TIMER = 1<<24, /* Enable SPU Timer */
  176. PSM_CONFIG_REG1_POLARITY_AC_PRESENT = 1<<23, /* AC Present Polarity */
  177. PSM_CONFIG_REG1_EN_AC_PRESENT = 1<<21, /* Enable AC Present */
  178. PSM_CONFIG_REG1_EN_GPHY_INT_PSM = 1<<20, /* Enable GPHY INT for PSM */
  179. PSM_CONFIG_REG1_DIS_PSM_TIMER = 1<<19, /* Disable PSM Timer */
  180. };
  181. /* Yukon-Supreme */
  182. enum {
  183. PSM_CONFIG_REG1_GPHY_ENERGY_STS = 1<<31, /* GPHY Energy Detect Status */
  184. PSM_CONFIG_REG1_UART_MODE_MSK = 3<<29, /* UART_Mode */
  185. PSM_CONFIG_REG1_CLK_RUN_ASF = 1<<28, /* Enable Clock Free Running for ASF Subsystem */
  186. PSM_CONFIG_REG1_UART_CLK_DISABLE= 1<<27, /* Disable UART clock */
  187. PSM_CONFIG_REG1_VAUX_ONE = 1<<26, /* Tie internal Vaux to 1'b1 */
  188. PSM_CONFIG_REG1_UART_FC_RI_VAL = 1<<25, /* Default value for UART_RI_n */
  189. PSM_CONFIG_REG1_UART_FC_DCD_VAL = 1<<24, /* Default value for UART_DCD_n */
  190. PSM_CONFIG_REG1_UART_FC_DSR_VAL = 1<<23, /* Default value for UART_DSR_n */
  191. PSM_CONFIG_REG1_UART_FC_CTS_VAL = 1<<22, /* Default value for UART_CTS_n */
  192. PSM_CONFIG_REG1_LATCH_VAUX = 1<<21, /* Enable Latch current Vaux_avlbl */
  193. PSM_CONFIG_REG1_FORCE_TESTMODE_INPUT= 1<<20, /* Force Testmode pin as input PAD */
  194. PSM_CONFIG_REG1_UART_RST = 1<<19, /* UART_RST */
  195. PSM_CONFIG_REG1_PSM_PCIE_L1_POL = 1<<18, /* PCIE L1 Event Polarity for PSM */
  196. PSM_CONFIG_REG1_TIMER_STAT = 1<<17, /* PSM Timer Status */
  197. PSM_CONFIG_REG1_GPHY_INT = 1<<16, /* GPHY INT Status */
  198. PSM_CONFIG_REG1_FORCE_TESTMODE_ZERO= 1<<15, /* Force internal Testmode as 1'b0 */
  199. PSM_CONFIG_REG1_EN_INT_ASPM_CLKREQ = 1<<14, /* ENABLE INT for CLKRUN on ASPM and CLKREQ */
  200. PSM_CONFIG_REG1_EN_SND_TASK_ASPM_CLKREQ = 1<<13, /* ENABLE Snd_task for CLKRUN on ASPM and CLKREQ */
  201. PSM_CONFIG_REG1_DIS_CLK_GATE_SND_TASK = 1<<12, /* Disable CLK_GATE control snd_task */
  202. PSM_CONFIG_REG1_DIS_FF_CHIAN_SND_INTA = 1<<11, /* Disable flip-flop chain for sndmsg_inta */
  203. PSM_CONFIG_REG1_DIS_LOADER = 1<<9, /* Disable Loader SM after PSM Goes back to IDLE */
  204. PSM_CONFIG_REG1_DO_PWDN = 1<<8, /* Do Power Down, Start PSM Scheme */
  205. PSM_CONFIG_REG1_DIS_PIG = 1<<7, /* Disable Plug-in-Go SM after PSM Goes back to IDLE */
  206. PSM_CONFIG_REG1_DIS_PERST = 1<<6, /* Disable Internal PCIe Reset after PSM Goes back to IDLE */
  207. PSM_CONFIG_REG1_EN_REG18_PD = 1<<5, /* Enable REG18 Power Down for PSM */
  208. PSM_CONFIG_REG1_EN_PSM_LOAD = 1<<4, /* Disable EEPROM Loader after PSM Goes back to IDLE */
  209. PSM_CONFIG_REG1_EN_PSM_HOT_RST = 1<<3, /* Enable PCIe Hot Reset for PSM */
  210. PSM_CONFIG_REG1_EN_PSM_PERST = 1<<2, /* Enable PCIe Reset Event for PSM */
  211. PSM_CONFIG_REG1_EN_PSM_PCIE_L1 = 1<<1, /* Enable PCIe L1 Event for PSM */
  212. PSM_CONFIG_REG1_EN_PSM = 1<<0, /* Enable PSM Scheme */
  213. };
  214. /* PSM_CONFIG_REG4 0x0168 PSM Config Register 4 */
  215. enum {
  216. /* PHY Link Detect Timer */
  217. PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_MSK = 0xf<<4,
  218. PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE = 4,
  219. PSM_CONFIG_REG4_DEBUG_TIMER = 1<<1, /* Debug Timer */
  220. PSM_CONFIG_REG4_RST_PHY_LINK_DETECT = 1<<0, /* Reset GPHY Link Detect */
  221. };
  222. #define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
  223. PCI_STATUS_SIG_SYSTEM_ERROR | \
  224. PCI_STATUS_REC_MASTER_ABORT | \
  225. PCI_STATUS_REC_TARGET_ABORT | \
  226. PCI_STATUS_PARITY)
  227. enum csr_regs {
  228. B0_RAP = 0x0000,
  229. B0_CTST = 0x0004,
  230. B0_POWER_CTRL = 0x0007,
  231. B0_ISRC = 0x0008,
  232. B0_IMSK = 0x000c,
  233. B0_HWE_ISRC = 0x0010,
  234. B0_HWE_IMSK = 0x0014,
  235. /* Special ISR registers (Yukon-2 only) */
  236. B0_Y2_SP_ISRC2 = 0x001c,
  237. B0_Y2_SP_ISRC3 = 0x0020,
  238. B0_Y2_SP_EISR = 0x0024,
  239. B0_Y2_SP_LISR = 0x0028,
  240. B0_Y2_SP_ICR = 0x002c,
  241. B2_MAC_1 = 0x0100,
  242. B2_MAC_2 = 0x0108,
  243. B2_MAC_3 = 0x0110,
  244. B2_CONN_TYP = 0x0118,
  245. B2_PMD_TYP = 0x0119,
  246. B2_MAC_CFG = 0x011a,
  247. B2_CHIP_ID = 0x011b,
  248. B2_E_0 = 0x011c,
  249. B2_Y2_CLK_GATE = 0x011d,
  250. B2_Y2_HW_RES = 0x011e,
  251. B2_E_3 = 0x011f,
  252. B2_Y2_CLK_CTRL = 0x0120,
  253. B2_TI_INI = 0x0130,
  254. B2_TI_VAL = 0x0134,
  255. B2_TI_CTRL = 0x0138,
  256. B2_TI_TEST = 0x0139,
  257. B2_TST_CTRL1 = 0x0158,
  258. B2_TST_CTRL2 = 0x0159,
  259. B2_GP_IO = 0x015c,
  260. B2_I2C_CTRL = 0x0160,
  261. B2_I2C_DATA = 0x0164,
  262. B2_I2C_IRQ = 0x0168,
  263. B2_I2C_SW = 0x016c,
  264. Y2_PEX_PHY_DATA = 0x0170,
  265. Y2_PEX_PHY_ADDR = 0x0172,
  266. B3_RAM_ADDR = 0x0180,
  267. B3_RAM_DATA_LO = 0x0184,
  268. B3_RAM_DATA_HI = 0x0188,
  269. /* RAM Interface Registers */
  270. /* Yukon-2: use RAM_BUFFER() to access the RAM buffer */
  271. /*
  272. * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
  273. * not usable in SW. Please notice these are NOT real timeouts, these are
  274. * the number of qWords transferred continuously.
  275. */
  276. #define RAM_BUFFER(port, reg) (reg | (port <<6))
  277. B3_RI_WTO_R1 = 0x0190,
  278. B3_RI_WTO_XA1 = 0x0191,
  279. B3_RI_WTO_XS1 = 0x0192,
  280. B3_RI_RTO_R1 = 0x0193,
  281. B3_RI_RTO_XA1 = 0x0194,
  282. B3_RI_RTO_XS1 = 0x0195,
  283. B3_RI_WTO_R2 = 0x0196,
  284. B3_RI_WTO_XA2 = 0x0197,
  285. B3_RI_WTO_XS2 = 0x0198,
  286. B3_RI_RTO_R2 = 0x0199,
  287. B3_RI_RTO_XA2 = 0x019a,
  288. B3_RI_RTO_XS2 = 0x019b,
  289. B3_RI_TO_VAL = 0x019c,
  290. B3_RI_CTRL = 0x01a0,
  291. B3_RI_TEST = 0x01a2,
  292. B3_MA_TOINI_RX1 = 0x01b0,
  293. B3_MA_TOINI_RX2 = 0x01b1,
  294. B3_MA_TOINI_TX1 = 0x01b2,
  295. B3_MA_TOINI_TX2 = 0x01b3,
  296. B3_MA_TOVAL_RX1 = 0x01b4,
  297. B3_MA_TOVAL_RX2 = 0x01b5,
  298. B3_MA_TOVAL_TX1 = 0x01b6,
  299. B3_MA_TOVAL_TX2 = 0x01b7,
  300. B3_MA_TO_CTRL = 0x01b8,
  301. B3_MA_TO_TEST = 0x01ba,
  302. B3_MA_RCINI_RX1 = 0x01c0,
  303. B3_MA_RCINI_RX2 = 0x01c1,
  304. B3_MA_RCINI_TX1 = 0x01c2,
  305. B3_MA_RCINI_TX2 = 0x01c3,
  306. B3_MA_RCVAL_RX1 = 0x01c4,
  307. B3_MA_RCVAL_RX2 = 0x01c5,
  308. B3_MA_RCVAL_TX1 = 0x01c6,
  309. B3_MA_RCVAL_TX2 = 0x01c7,
  310. B3_MA_RC_CTRL = 0x01c8,
  311. B3_MA_RC_TEST = 0x01ca,
  312. B3_PA_TOINI_RX1 = 0x01d0,
  313. B3_PA_TOINI_RX2 = 0x01d4,
  314. B3_PA_TOINI_TX1 = 0x01d8,
  315. B3_PA_TOINI_TX2 = 0x01dc,
  316. B3_PA_TOVAL_RX1 = 0x01e0,
  317. B3_PA_TOVAL_RX2 = 0x01e4,
  318. B3_PA_TOVAL_TX1 = 0x01e8,
  319. B3_PA_TOVAL_TX2 = 0x01ec,
  320. B3_PA_CTRL = 0x01f0,
  321. B3_PA_TEST = 0x01f2,
  322. Y2_CFG_SPC = 0x1c00, /* PCI config space region */
  323. Y2_CFG_AER = 0x1d00, /* PCI Advanced Error Report region */
  324. };
  325. /* B0_CTST 24 bit Control/Status register */
  326. enum {
  327. Y2_VMAIN_AVAIL = 1<<17,/* VMAIN available (YUKON-2 only) */
  328. Y2_VAUX_AVAIL = 1<<16,/* VAUX available (YUKON-2 only) */
  329. Y2_HW_WOL_ON = 1<<15,/* HW WOL On (Yukon-EC Ultra A1 only) */
  330. Y2_HW_WOL_OFF = 1<<14,/* HW WOL On (Yukon-EC Ultra A1 only) */
  331. Y2_ASF_ENABLE = 1<<13,/* ASF Unit Enable (YUKON-2 only) */
  332. Y2_ASF_DISABLE = 1<<12,/* ASF Unit Disable (YUKON-2 only) */
  333. Y2_CLK_RUN_ENA = 1<<11,/* CLK_RUN Enable (YUKON-2 only) */
  334. Y2_CLK_RUN_DIS = 1<<10,/* CLK_RUN Disable (YUKON-2 only) */
  335. Y2_LED_STAT_ON = 1<<9, /* Status LED On (YUKON-2 only) */
  336. Y2_LED_STAT_OFF = 1<<8, /* Status LED Off (YUKON-2 only) */
  337. CS_ST_SW_IRQ = 1<<7, /* Set IRQ SW Request */
  338. CS_CL_SW_IRQ = 1<<6, /* Clear IRQ SW Request */
  339. CS_STOP_DONE = 1<<5, /* Stop Master is finished */
  340. CS_STOP_MAST = 1<<4, /* Command Bit to stop the master */
  341. CS_MRST_CLR = 1<<3, /* Clear Master reset */
  342. CS_MRST_SET = 1<<2, /* Set Master reset */
  343. CS_RST_CLR = 1<<1, /* Clear Software reset */
  344. CS_RST_SET = 1, /* Set Software reset */
  345. };
  346. /* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
  347. enum {
  348. PC_VAUX_ENA = 1<<7, /* Switch VAUX Enable */
  349. PC_VAUX_DIS = 1<<6, /* Switch VAUX Disable */
  350. PC_VCC_ENA = 1<<5, /* Switch VCC Enable */
  351. PC_VCC_DIS = 1<<4, /* Switch VCC Disable */
  352. PC_VAUX_ON = 1<<3, /* Switch VAUX On */
  353. PC_VAUX_OFF = 1<<2, /* Switch VAUX Off */
  354. PC_VCC_ON = 1<<1, /* Switch VCC On */
  355. PC_VCC_OFF = 1<<0, /* Switch VCC Off */
  356. };
  357. /* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
  358. /* B0_Y2_SP_ISRC2 32 bit Special Interrupt Source Reg 2 */
  359. /* B0_Y2_SP_ISRC3 32 bit Special Interrupt Source Reg 3 */
  360. /* B0_Y2_SP_EISR 32 bit Enter ISR Reg */
  361. /* B0_Y2_SP_LISR 32 bit Leave ISR Reg */
  362. enum {
  363. Y2_IS_HW_ERR = 1<<31, /* Interrupt HW Error */
  364. Y2_IS_STAT_BMU = 1<<30, /* Status BMU Interrupt */
  365. Y2_IS_ASF = 1<<29, /* ASF subsystem Interrupt */
  366. Y2_IS_CPU_TO = 1<<28, /* CPU Timeout */
  367. Y2_IS_POLL_CHK = 1<<27, /* Check IRQ from polling unit */
  368. Y2_IS_TWSI_RDY = 1<<26, /* IRQ on end of TWSI Tx */
  369. Y2_IS_IRQ_SW = 1<<25, /* SW forced IRQ */
  370. Y2_IS_TIMINT = 1<<24, /* IRQ from Timer */
  371. Y2_IS_IRQ_PHY2 = 1<<12, /* Interrupt from PHY 2 */
  372. Y2_IS_IRQ_MAC2 = 1<<11, /* Interrupt from MAC 2 */
  373. Y2_IS_CHK_RX2 = 1<<10, /* Descriptor error Rx 2 */
  374. Y2_IS_CHK_TXS2 = 1<<9, /* Descriptor error TXS 2 */
  375. Y2_IS_CHK_TXA2 = 1<<8, /* Descriptor error TXA 2 */
  376. Y2_IS_PSM_ACK = 1<<7, /* PSM Acknowledge (Yukon-Optima only) */
  377. Y2_IS_PTP_TIST = 1<<6, /* PTP Time Stamp (Yukon-Optima only) */
  378. Y2_IS_PHY_QLNK = 1<<5, /* PHY Quick Link (Yukon-Optima only) */
  379. Y2_IS_IRQ_PHY1 = 1<<4, /* Interrupt from PHY 1 */
  380. Y2_IS_IRQ_MAC1 = 1<<3, /* Interrupt from MAC 1 */
  381. Y2_IS_CHK_RX1 = 1<<2, /* Descriptor error Rx 1 */
  382. Y2_IS_CHK_TXS1 = 1<<1, /* Descriptor error TXS 1 */
  383. Y2_IS_CHK_TXA1 = 1<<0, /* Descriptor error TXA 1 */
  384. Y2_IS_BASE = Y2_IS_HW_ERR | Y2_IS_STAT_BMU,
  385. Y2_IS_PORT_1 = Y2_IS_IRQ_PHY1 | Y2_IS_IRQ_MAC1
  386. | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1,
  387. Y2_IS_PORT_2 = Y2_IS_IRQ_PHY2 | Y2_IS_IRQ_MAC2
  388. | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2,
  389. Y2_IS_ERROR = Y2_IS_HW_ERR |
  390. Y2_IS_IRQ_MAC1 | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1 |
  391. Y2_IS_IRQ_MAC2 | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2,
  392. };
  393. /* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
  394. enum {
  395. IS_ERR_MSK = 0x00003fff,/* All Error bits */
  396. IS_IRQ_TIST_OV = 1<<13, /* Time Stamp Timer Overflow (YUKON only) */
  397. IS_IRQ_SENSOR = 1<<12, /* IRQ from Sensor (YUKON only) */
  398. IS_IRQ_MST_ERR = 1<<11, /* IRQ master error detected */
  399. IS_IRQ_STAT = 1<<10, /* IRQ status exception */
  400. IS_NO_STAT_M1 = 1<<9, /* No Rx Status from MAC 1 */
  401. IS_NO_STAT_M2 = 1<<8, /* No Rx Status from MAC 2 */
  402. IS_NO_TIST_M1 = 1<<7, /* No Time Stamp from MAC 1 */
  403. IS_NO_TIST_M2 = 1<<6, /* No Time Stamp from MAC 2 */
  404. IS_RAM_RD_PAR = 1<<5, /* RAM Read Parity Error */
  405. IS_RAM_WR_PAR = 1<<4, /* RAM Write Parity Error */
  406. IS_M1_PAR_ERR = 1<<3, /* MAC 1 Parity Error */
  407. IS_M2_PAR_ERR = 1<<2, /* MAC 2 Parity Error */
  408. IS_R1_PAR_ERR = 1<<1, /* Queue R1 Parity Error */
  409. IS_R2_PAR_ERR = 1<<0, /* Queue R2 Parity Error */
  410. };
  411. /* Hardware error interrupt mask for Yukon 2 */
  412. enum {
  413. Y2_IS_TIST_OV = 1<<29,/* Time Stamp Timer overflow interrupt */
  414. Y2_IS_SENSOR = 1<<28, /* Sensor interrupt */
  415. Y2_IS_MST_ERR = 1<<27, /* Master error interrupt */
  416. Y2_IS_IRQ_STAT = 1<<26, /* Status exception interrupt */
  417. Y2_IS_PCI_EXP = 1<<25, /* PCI-Express interrupt */
  418. Y2_IS_PCI_NEXP = 1<<24, /* PCI-Express error similar to PCI error */
  419. /* Link 2 */
  420. Y2_IS_PAR_RD2 = 1<<13, /* Read RAM parity error interrupt */
  421. Y2_IS_PAR_WR2 = 1<<12, /* Write RAM parity error interrupt */
  422. Y2_IS_PAR_MAC2 = 1<<11, /* MAC hardware fault interrupt */
  423. Y2_IS_PAR_RX2 = 1<<10, /* Parity Error Rx Queue 2 */
  424. Y2_IS_TCP_TXS2 = 1<<9, /* TCP length mismatch sync Tx queue IRQ */
  425. Y2_IS_TCP_TXA2 = 1<<8, /* TCP length mismatch async Tx queue IRQ */
  426. /* Link 1 */
  427. Y2_IS_PAR_RD1 = 1<<5, /* Read RAM parity error interrupt */
  428. Y2_IS_PAR_WR1 = 1<<4, /* Write RAM parity error interrupt */
  429. Y2_IS_PAR_MAC1 = 1<<3, /* MAC hardware fault interrupt */
  430. Y2_IS_PAR_RX1 = 1<<2, /* Parity Error Rx Queue 1 */
  431. Y2_IS_TCP_TXS1 = 1<<1, /* TCP length mismatch sync Tx queue IRQ */
  432. Y2_IS_TCP_TXA1 = 1<<0, /* TCP length mismatch async Tx queue IRQ */
  433. Y2_HWE_L1_MASK = Y2_IS_PAR_RD1 | Y2_IS_PAR_WR1 | Y2_IS_PAR_MAC1 |
  434. Y2_IS_PAR_RX1 | Y2_IS_TCP_TXS1| Y2_IS_TCP_TXA1,
  435. Y2_HWE_L2_MASK = Y2_IS_PAR_RD2 | Y2_IS_PAR_WR2 | Y2_IS_PAR_MAC2 |
  436. Y2_IS_PAR_RX2 | Y2_IS_TCP_TXS2| Y2_IS_TCP_TXA2,
  437. Y2_HWE_ALL_MASK = Y2_IS_TIST_OV | Y2_IS_MST_ERR | Y2_IS_IRQ_STAT |
  438. Y2_HWE_L1_MASK | Y2_HWE_L2_MASK,
  439. };
  440. /* B28_DPT_CTRL 8 bit Descriptor Poll Timer Ctrl Reg */
  441. enum {
  442. DPT_START = 1<<1,
  443. DPT_STOP = 1<<0,
  444. };
  445. /* B2_TST_CTRL1 8 bit Test Control Register 1 */
  446. enum {
  447. TST_FRC_DPERR_MR = 1<<7, /* force DATAPERR on MST RD */
  448. TST_FRC_DPERR_MW = 1<<6, /* force DATAPERR on MST WR */
  449. TST_FRC_DPERR_TR = 1<<5, /* force DATAPERR on TRG RD */
  450. TST_FRC_DPERR_TW = 1<<4, /* force DATAPERR on TRG WR */
  451. TST_FRC_APERR_M = 1<<3, /* force ADDRPERR on MST */
  452. TST_FRC_APERR_T = 1<<2, /* force ADDRPERR on TRG */
  453. TST_CFG_WRITE_ON = 1<<1, /* Enable Config Reg WR */
  454. TST_CFG_WRITE_OFF= 1<<0, /* Disable Config Reg WR */
  455. };
  456. /* B2_GPIO */
  457. enum {
  458. GLB_GPIO_CLK_DEB_ENA = 1<<31, /* Clock Debug Enable */
  459. GLB_GPIO_CLK_DBG_MSK = 0xf<<26, /* Clock Debug */
  460. GLB_GPIO_INT_RST_D3_DIS = 1<<15, /* Disable Internal Reset After D3 to D0 */
  461. GLB_GPIO_LED_PAD_SPEED_UP = 1<<14, /* LED PAD Speed Up */
  462. GLB_GPIO_STAT_RACE_DIS = 1<<13, /* Status Race Disable */
  463. GLB_GPIO_TEST_SEL_MSK = 3<<11, /* Testmode Select */
  464. GLB_GPIO_TEST_SEL_BASE = 1<<11,
  465. GLB_GPIO_RAND_ENA = 1<<10, /* Random Enable */
  466. GLB_GPIO_RAND_BIT_1 = 1<<9, /* Random Bit 1 */
  467. };
  468. /* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
  469. enum {
  470. CFG_CHIP_R_MSK = 0xf<<4, /* Bit 7.. 4: Chip Revision */
  471. /* Bit 3.. 2: reserved */
  472. CFG_DIS_M2_CLK = 1<<1, /* Disable Clock for 2nd MAC */
  473. CFG_SNG_MAC = 1<<0, /* MAC Config: 0=2 MACs / 1=1 MAC*/
  474. };
  475. /* B2_CHIP_ID 8 bit Chip Identification Number */
  476. enum {
  477. CHIP_ID_YUKON_XL = 0xb3, /* YUKON-2 XL */
  478. CHIP_ID_YUKON_EC_U = 0xb4, /* YUKON-2 EC Ultra */
  479. CHIP_ID_YUKON_EX = 0xb5, /* YUKON-2 Extreme */
  480. CHIP_ID_YUKON_EC = 0xb6, /* YUKON-2 EC */
  481. CHIP_ID_YUKON_FE = 0xb7, /* YUKON-2 FE */
  482. CHIP_ID_YUKON_FE_P = 0xb8, /* YUKON-2 FE+ */
  483. CHIP_ID_YUKON_SUPR = 0xb9, /* YUKON-2 Supreme */
  484. CHIP_ID_YUKON_UL_2 = 0xba, /* YUKON-2 Ultra 2 */
  485. CHIP_ID_YUKON_OPT = 0xbc, /* YUKON-2 Optima */
  486. CHIP_ID_YUKON_PRM = 0xbd, /* YUKON-2 Optima Prime */
  487. CHIP_ID_YUKON_OP_2 = 0xbe, /* YUKON-2 Optima 2 */
  488. };
  489. enum yukon_xl_rev {
  490. CHIP_REV_YU_XL_A0 = 0,
  491. CHIP_REV_YU_XL_A1 = 1,
  492. CHIP_REV_YU_XL_A2 = 2,
  493. CHIP_REV_YU_XL_A3 = 3,
  494. };
  495. enum yukon_ec_rev {
  496. CHIP_REV_YU_EC_A1 = 0, /* Chip Rev. for Yukon-EC A1/A0 */
  497. CHIP_REV_YU_EC_A2 = 1, /* Chip Rev. for Yukon-EC A2 */
  498. CHIP_REV_YU_EC_A3 = 2, /* Chip Rev. for Yukon-EC A3 */
  499. };
  500. enum yukon_ec_u_rev {
  501. CHIP_REV_YU_EC_U_A0 = 1,
  502. CHIP_REV_YU_EC_U_A1 = 2,
  503. CHIP_REV_YU_EC_U_B0 = 3,
  504. CHIP_REV_YU_EC_U_B1 = 5,
  505. };
  506. enum yukon_fe_rev {
  507. CHIP_REV_YU_FE_A1 = 1,
  508. CHIP_REV_YU_FE_A2 = 2,
  509. };
  510. enum yukon_fe_p_rev {
  511. CHIP_REV_YU_FE2_A0 = 0,
  512. };
  513. enum yukon_ex_rev {
  514. CHIP_REV_YU_EX_A0 = 1,
  515. CHIP_REV_YU_EX_B0 = 2,
  516. };
  517. enum yukon_supr_rev {
  518. CHIP_REV_YU_SU_A0 = 0,
  519. CHIP_REV_YU_SU_B0 = 1,
  520. CHIP_REV_YU_SU_B1 = 3,
  521. };
  522. enum yukon_prm_rev {
  523. CHIP_REV_YU_PRM_Z1 = 1,
  524. CHIP_REV_YU_PRM_A0 = 2,
  525. };
  526. /* B2_Y2_CLK_GATE 8 bit Clock Gating (Yukon-2 only) */
  527. enum {
  528. Y2_STATUS_LNK2_INAC = 1<<7, /* Status Link 2 inactive (0 = active) */
  529. Y2_CLK_GAT_LNK2_DIS = 1<<6, /* Disable clock gating Link 2 */
  530. Y2_COR_CLK_LNK2_DIS = 1<<5, /* Disable Core clock Link 2 */
  531. Y2_PCI_CLK_LNK2_DIS = 1<<4, /* Disable PCI clock Link 2 */
  532. Y2_STATUS_LNK1_INAC = 1<<3, /* Status Link 1 inactive (0 = active) */
  533. Y2_CLK_GAT_LNK1_DIS = 1<<2, /* Disable clock gating Link 1 */
  534. Y2_COR_CLK_LNK1_DIS = 1<<1, /* Disable Core clock Link 1 */
  535. Y2_PCI_CLK_LNK1_DIS = 1<<0, /* Disable PCI clock Link 1 */
  536. };
  537. /* B2_Y2_HW_RES 8 bit HW Resources (Yukon-2 only) */
  538. enum {
  539. CFG_LED_MODE_MSK = 7<<2, /* Bit 4.. 2: LED Mode Mask */
  540. CFG_LINK_2_AVAIL = 1<<1, /* Link 2 available */
  541. CFG_LINK_1_AVAIL = 1<<0, /* Link 1 available */
  542. };
  543. #define CFG_LED_MODE(x) (((x) & CFG_LED_MODE_MSK) >> 2)
  544. #define CFG_DUAL_MAC_MSK (CFG_LINK_2_AVAIL | CFG_LINK_1_AVAIL)
  545. /* B2_Y2_CLK_CTRL 32 bit Clock Frequency Control Register (Yukon-2/EC) */
  546. enum {
  547. Y2_CLK_DIV_VAL_MSK = 0xff<<16,/* Bit 23..16: Clock Divisor Value */
  548. #define Y2_CLK_DIV_VAL(x) (((x)<<16) & Y2_CLK_DIV_VAL_MSK)
  549. Y2_CLK_DIV_VAL2_MSK = 7<<21, /* Bit 23..21: Clock Divisor Value */
  550. Y2_CLK_SELECT2_MSK = 0x1f<<16,/* Bit 20..16: Clock Select */
  551. #define Y2_CLK_DIV_VAL_2(x) (((x)<<21) & Y2_CLK_DIV_VAL2_MSK)
  552. #define Y2_CLK_SEL_VAL_2(x) (((x)<<16) & Y2_CLK_SELECT2_MSK)
  553. Y2_CLK_DIV_ENA = 1<<1, /* Enable Core Clock Division */
  554. Y2_CLK_DIV_DIS = 1<<0, /* Disable Core Clock Division */
  555. };
  556. /* B2_TI_CTRL 8 bit Timer control */
  557. /* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
  558. enum {
  559. TIM_START = 1<<2, /* Start Timer */
  560. TIM_STOP = 1<<1, /* Stop Timer */
  561. TIM_CLR_IRQ = 1<<0, /* Clear Timer IRQ (!IRQM) */
  562. };
  563. /* B2_TI_TEST 8 Bit Timer Test */
  564. /* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
  565. /* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
  566. enum {
  567. TIM_T_ON = 1<<2, /* Test mode on */
  568. TIM_T_OFF = 1<<1, /* Test mode off */
  569. TIM_T_STEP = 1<<0, /* Test step */
  570. };
  571. /* Y2_PEX_PHY_ADDR/DATA PEX PHY address and data reg (Yukon-2 only) */
  572. enum {
  573. PEX_RD_ACCESS = 1<<31, /* Access Mode Read = 1, Write = 0 */
  574. PEX_DB_ACCESS = 1<<30, /* Access to debug register */
  575. };
  576. /* B3_RAM_ADDR 32 bit RAM Address, to read or write */
  577. /* Bit 31..19: reserved */
  578. #define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
  579. /* RAM Interface Registers */
  580. /* B3_RI_CTRL 16 bit RAM Interface Control Register */
  581. enum {
  582. RI_CLR_RD_PERR = 1<<9, /* Clear IRQ RAM Read Parity Err */
  583. RI_CLR_WR_PERR = 1<<8, /* Clear IRQ RAM Write Parity Err*/
  584. RI_RST_CLR = 1<<1, /* Clear RAM Interface Reset */
  585. RI_RST_SET = 1<<0, /* Set RAM Interface Reset */
  586. };
  587. #define SK_RI_TO_53 36 /* RAM interface timeout */
  588. /* Port related registers FIFO, and Arbiter */
  589. #define SK_REG(port,reg) (((port)<<7)+(reg))
  590. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  591. /* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
  592. /* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
  593. /* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
  594. /* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
  595. #define TXA_MAX_VAL 0x00ffffffUL /* Bit 23.. 0: Max TXA Timer/Cnt Val */
  596. /* TXA_CTRL 8 bit Tx Arbiter Control Register */
  597. enum {
  598. TXA_ENA_FSYNC = 1<<7, /* Enable force of sync Tx queue */
  599. TXA_DIS_FSYNC = 1<<6, /* Disable force of sync Tx queue */
  600. TXA_ENA_ALLOC = 1<<5, /* Enable alloc of free bandwidth */
  601. TXA_DIS_ALLOC = 1<<4, /* Disable alloc of free bandwidth */
  602. TXA_START_RC = 1<<3, /* Start sync Rate Control */
  603. TXA_STOP_RC = 1<<2, /* Stop sync Rate Control */
  604. TXA_ENA_ARB = 1<<1, /* Enable Tx Arbiter */
  605. TXA_DIS_ARB = 1<<0, /* Disable Tx Arbiter */
  606. };
  607. /*
  608. * Bank 4 - 5
  609. */
  610. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  611. enum {
  612. TXA_ITI_INI = 0x0200,/* 32 bit Tx Arb Interval Timer Init Val*/
  613. TXA_ITI_VAL = 0x0204,/* 32 bit Tx Arb Interval Timer Value */
  614. TXA_LIM_INI = 0x0208,/* 32 bit Tx Arb Limit Counter Init Val */
  615. TXA_LIM_VAL = 0x020c,/* 32 bit Tx Arb Limit Counter Value */
  616. TXA_CTRL = 0x0210,/* 8 bit Tx Arbiter Control Register */
  617. TXA_TEST = 0x0211,/* 8 bit Tx Arbiter Test Register */
  618. TXA_STAT = 0x0212,/* 8 bit Tx Arbiter Status Register */
  619. RSS_KEY = 0x0220, /* RSS Key setup */
  620. RSS_CFG = 0x0248, /* RSS Configuration */
  621. };
  622. enum {
  623. HASH_TCP_IPV6_EX_CTRL = 1<<5,
  624. HASH_IPV6_EX_CTRL = 1<<4,
  625. HASH_TCP_IPV6_CTRL = 1<<3,
  626. HASH_IPV6_CTRL = 1<<2,
  627. HASH_TCP_IPV4_CTRL = 1<<1,
  628. HASH_IPV4_CTRL = 1<<0,
  629. HASH_ALL = 0x3f,
  630. };
  631. enum {
  632. B6_EXT_REG = 0x0300,/* External registers (GENESIS only) */
  633. B7_CFG_SPC = 0x0380,/* copy of the Configuration register */
  634. B8_RQ1_REGS = 0x0400,/* Receive Queue 1 */
  635. B8_RQ2_REGS = 0x0480,/* Receive Queue 2 */
  636. B8_TS1_REGS = 0x0600,/* Transmit sync queue 1 */
  637. B8_TA1_REGS = 0x0680,/* Transmit async queue 1 */
  638. B8_TS2_REGS = 0x0700,/* Transmit sync queue 2 */
  639. B8_TA2_REGS = 0x0780,/* Transmit sync queue 2 */
  640. B16_RAM_REGS = 0x0800,/* RAM Buffer Registers */
  641. };
  642. /* Queue Register Offsets, use Q_ADDR() to access */
  643. enum {
  644. B8_Q_REGS = 0x0400, /* base of Queue registers */
  645. Q_D = 0x00, /* 8*32 bit Current Descriptor */
  646. Q_VLAN = 0x20, /* 16 bit Current VLAN Tag */
  647. Q_DONE = 0x24, /* 16 bit Done Index */
  648. Q_AC_L = 0x28, /* 32 bit Current Address Counter Low dWord */
  649. Q_AC_H = 0x2c, /* 32 bit Current Address Counter High dWord */
  650. Q_BC = 0x30, /* 32 bit Current Byte Counter */
  651. Q_CSR = 0x34, /* 32 bit BMU Control/Status Register */
  652. Q_TEST = 0x38, /* 32 bit Test/Control Register */
  653. /* Yukon-2 */
  654. Q_WM = 0x40, /* 16 bit FIFO Watermark */
  655. Q_AL = 0x42, /* 8 bit FIFO Alignment */
  656. Q_RSP = 0x44, /* 16 bit FIFO Read Shadow Pointer */
  657. Q_RSL = 0x46, /* 8 bit FIFO Read Shadow Level */
  658. Q_RP = 0x48, /* 8 bit FIFO Read Pointer */
  659. Q_RL = 0x4a, /* 8 bit FIFO Read Level */
  660. Q_WP = 0x4c, /* 8 bit FIFO Write Pointer */
  661. Q_WSP = 0x4d, /* 8 bit FIFO Write Shadow Pointer */
  662. Q_WL = 0x4e, /* 8 bit FIFO Write Level */
  663. Q_WSL = 0x4f, /* 8 bit FIFO Write Shadow Level */
  664. };
  665. #define Q_ADDR(reg, offs) (B8_Q_REGS + (reg) + (offs))
  666. /* Q_TEST 32 bit Test Register */
  667. enum {
  668. /* Transmit */
  669. F_TX_CHK_AUTO_OFF = 1<<31, /* Tx checksum auto calc off (Yukon EX) */
  670. F_TX_CHK_AUTO_ON = 1<<30, /* Tx checksum auto calc off (Yukon EX) */
  671. /* Receive */
  672. F_M_RX_RAM_DIS = 1<<24, /* MAC Rx RAM Read Port disable */
  673. /* Hardware testbits not used */
  674. };
  675. /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
  676. enum {
  677. Y2_B8_PREF_REGS = 0x0450,
  678. PREF_UNIT_CTRL = 0x00, /* 32 bit Control register */
  679. PREF_UNIT_LAST_IDX = 0x04, /* 16 bit Last Index */
  680. PREF_UNIT_ADDR_LO = 0x08, /* 32 bit List start addr, low part */
  681. PREF_UNIT_ADDR_HI = 0x0c, /* 32 bit List start addr, high part*/
  682. PREF_UNIT_GET_IDX = 0x10, /* 16 bit Get Index */
  683. PREF_UNIT_PUT_IDX = 0x14, /* 16 bit Put Index */
  684. PREF_UNIT_FIFO_WP = 0x20, /* 8 bit FIFO write pointer */
  685. PREF_UNIT_FIFO_RP = 0x24, /* 8 bit FIFO read pointer */
  686. PREF_UNIT_FIFO_WM = 0x28, /* 8 bit FIFO watermark */
  687. PREF_UNIT_FIFO_LEV = 0x2c, /* 8 bit FIFO level */
  688. PREF_UNIT_MASK_IDX = 0x0fff,
  689. };
  690. #define Y2_QADDR(q,reg) (Y2_B8_PREF_REGS + (q) + (reg))
  691. /* RAM Buffer Register Offsets */
  692. enum {
  693. RB_START = 0x00,/* 32 bit RAM Buffer Start Address */
  694. RB_END = 0x04,/* 32 bit RAM Buffer End Address */
  695. RB_WP = 0x08,/* 32 bit RAM Buffer Write Pointer */
  696. RB_RP = 0x0c,/* 32 bit RAM Buffer Read Pointer */
  697. RB_RX_UTPP = 0x10,/* 32 bit Rx Upper Threshold, Pause Packet */
  698. RB_RX_LTPP = 0x14,/* 32 bit Rx Lower Threshold, Pause Packet */
  699. RB_RX_UTHP = 0x18,/* 32 bit Rx Upper Threshold, High Prio */
  700. RB_RX_LTHP = 0x1c,/* 32 bit Rx Lower Threshold, High Prio */
  701. /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
  702. RB_PC = 0x20,/* 32 bit RAM Buffer Packet Counter */
  703. RB_LEV = 0x24,/* 32 bit RAM Buffer Level Register */
  704. RB_CTRL = 0x28,/* 32 bit RAM Buffer Control Register */
  705. RB_TST1 = 0x29,/* 8 bit RAM Buffer Test Register 1 */
  706. RB_TST2 = 0x2a,/* 8 bit RAM Buffer Test Register 2 */
  707. };
  708. /* Receive and Transmit Queues */
  709. enum {
  710. Q_R1 = 0x0000, /* Receive Queue 1 */
  711. Q_R2 = 0x0080, /* Receive Queue 2 */
  712. Q_XS1 = 0x0200, /* Synchronous Transmit Queue 1 */
  713. Q_XA1 = 0x0280, /* Asynchronous Transmit Queue 1 */
  714. Q_XS2 = 0x0300, /* Synchronous Transmit Queue 2 */
  715. Q_XA2 = 0x0380, /* Asynchronous Transmit Queue 2 */
  716. };
  717. /* Different PHY Types */
  718. enum {
  719. PHY_ADDR_MARV = 0,
  720. };
  721. #define RB_ADDR(offs, queue) ((u16) B16_RAM_REGS + (queue) + (offs))
  722. enum {
  723. LNK_SYNC_INI = 0x0c30,/* 32 bit Link Sync Cnt Init Value */
  724. LNK_SYNC_VAL = 0x0c34,/* 32 bit Link Sync Cnt Current Value */
  725. LNK_SYNC_CTRL = 0x0c38,/* 8 bit Link Sync Cnt Control Register */
  726. LNK_SYNC_TST = 0x0c39,/* 8 bit Link Sync Cnt Test Register */
  727. LNK_LED_REG = 0x0c3c,/* 8 bit Link LED Register */
  728. /* Receive GMAC FIFO (YUKON and Yukon-2) */
  729. RX_GMF_EA = 0x0c40,/* 32 bit Rx GMAC FIFO End Address */
  730. RX_GMF_AF_THR = 0x0c44,/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
  731. RX_GMF_CTRL_T = 0x0c48,/* 32 bit Rx GMAC FIFO Control/Test */
  732. RX_GMF_FL_MSK = 0x0c4c,/* 32 bit Rx GMAC FIFO Flush Mask */
  733. RX_GMF_FL_THR = 0x0c50,/* 16 bit Rx GMAC FIFO Flush Threshold */
  734. RX_GMF_FL_CTRL = 0x0c52,/* 16 bit Rx GMAC FIFO Flush Control */
  735. RX_GMF_TR_THR = 0x0c54,/* 32 bit Rx Truncation Threshold (Yukon-2) */
  736. RX_GMF_UP_THR = 0x0c58,/* 16 bit Rx Upper Pause Thr (Yukon-EC_U) */
  737. RX_GMF_LP_THR = 0x0c5a,/* 16 bit Rx Lower Pause Thr (Yukon-EC_U) */
  738. RX_GMF_VLAN = 0x0c5c,/* 32 bit Rx VLAN Type Register (Yukon-2) */
  739. RX_GMF_WP = 0x0c60,/* 32 bit Rx GMAC FIFO Write Pointer */
  740. RX_GMF_WLEV = 0x0c68,/* 32 bit Rx GMAC FIFO Write Level */
  741. RX_GMF_RP = 0x0c70,/* 32 bit Rx GMAC FIFO Read Pointer */
  742. RX_GMF_RLEV = 0x0c78,/* 32 bit Rx GMAC FIFO Read Level */
  743. };
  744. /* Q_BC 32 bit Current Byte Counter */
  745. /* BMU Control Status Registers */
  746. /* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
  747. /* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
  748. /* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  749. /* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
  750. /* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  751. /* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
  752. /* Q_CSR 32 bit BMU Control/Status Register */
  753. /* Rx BMU Control / Status Registers (Yukon-2) */
  754. enum {
  755. BMU_IDLE = 1<<31, /* BMU Idle State */
  756. BMU_RX_TCP_PKT = 1<<30, /* Rx TCP Packet (when RSS Hash enabled) */
  757. BMU_RX_IP_PKT = 1<<29, /* Rx IP Packet (when RSS Hash enabled) */
  758. BMU_ENA_RX_RSS_HASH = 1<<15, /* Enable Rx RSS Hash */
  759. BMU_DIS_RX_RSS_HASH = 1<<14, /* Disable Rx RSS Hash */
  760. BMU_ENA_RX_CHKSUM = 1<<13, /* Enable Rx TCP/IP Checksum Check */
  761. BMU_DIS_RX_CHKSUM = 1<<12, /* Disable Rx TCP/IP Checksum Check */
  762. BMU_CLR_IRQ_PAR = 1<<11, /* Clear IRQ on Parity errors (Rx) */
  763. BMU_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment. error (Tx) */
  764. BMU_CLR_IRQ_CHK = 1<<10, /* Clear IRQ Check */
  765. BMU_STOP = 1<<9, /* Stop Rx/Tx Queue */
  766. BMU_START = 1<<8, /* Start Rx/Tx Queue */
  767. BMU_FIFO_OP_ON = 1<<7, /* FIFO Operational On */
  768. BMU_FIFO_OP_OFF = 1<<6, /* FIFO Operational Off */
  769. BMU_FIFO_ENA = 1<<5, /* Enable FIFO */
  770. BMU_FIFO_RST = 1<<4, /* Reset FIFO */
  771. BMU_OP_ON = 1<<3, /* BMU Operational On */
  772. BMU_OP_OFF = 1<<2, /* BMU Operational Off */
  773. BMU_RST_CLR = 1<<1, /* Clear BMU Reset (Enable) */
  774. BMU_RST_SET = 1<<0, /* Set BMU Reset */
  775. BMU_CLR_RESET = BMU_FIFO_RST | BMU_OP_OFF | BMU_RST_CLR,
  776. BMU_OPER_INIT = BMU_CLR_IRQ_PAR | BMU_CLR_IRQ_CHK | BMU_START |
  777. BMU_FIFO_ENA | BMU_OP_ON,
  778. BMU_WM_DEFAULT = 0x600,
  779. BMU_WM_PEX = 0x80,
  780. };
  781. /* Tx BMU Control / Status Registers (Yukon-2) */
  782. /* Bit 31: same as for Rx */
  783. enum {
  784. BMU_TX_IPIDINCR_ON = 1<<13, /* Enable IP ID Increment */
  785. BMU_TX_IPIDINCR_OFF = 1<<12, /* Disable IP ID Increment */
  786. BMU_TX_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment length mismatch */
  787. };
  788. /* TBMU_TEST 0x06B8 Transmit BMU Test Register */
  789. enum {
  790. TBMU_TEST_BMU_TX_CHK_AUTO_OFF = 1<<31, /* BMU Tx Checksum Auto Calculation Disable */
  791. TBMU_TEST_BMU_TX_CHK_AUTO_ON = 1<<30, /* BMU Tx Checksum Auto Calculation Enable */
  792. TBMU_TEST_HOME_ADD_PAD_FIX1_EN = 1<<29, /* Home Address Paddiing FIX1 Enable */
  793. TBMU_TEST_HOME_ADD_PAD_FIX1_DIS = 1<<28, /* Home Address Paddiing FIX1 Disable */
  794. TBMU_TEST_ROUTING_ADD_FIX_EN = 1<<27, /* Routing Address Fix Enable */
  795. TBMU_TEST_ROUTING_ADD_FIX_DIS = 1<<26, /* Routing Address Fix Disable */
  796. TBMU_TEST_HOME_ADD_FIX_EN = 1<<25, /* Home address checksum fix enable */
  797. TBMU_TEST_HOME_ADD_FIX_DIS = 1<<24, /* Home address checksum fix disable */
  798. TBMU_TEST_TEST_RSPTR_ON = 1<<22, /* Testmode Shadow Read Ptr On */
  799. TBMU_TEST_TEST_RSPTR_OFF = 1<<21, /* Testmode Shadow Read Ptr Off */
  800. TBMU_TEST_TESTSTEP_RSPTR = 1<<20, /* Teststep Shadow Read Ptr */
  801. TBMU_TEST_TEST_RPTR_ON = 1<<18, /* Testmode Read Ptr On */
  802. TBMU_TEST_TEST_RPTR_OFF = 1<<17, /* Testmode Read Ptr Off */
  803. TBMU_TEST_TESTSTEP_RPTR = 1<<16, /* Teststep Read Ptr */
  804. TBMU_TEST_TEST_WSPTR_ON = 1<<14, /* Testmode Shadow Write Ptr On */
  805. TBMU_TEST_TEST_WSPTR_OFF = 1<<13, /* Testmode Shadow Write Ptr Off */
  806. TBMU_TEST_TESTSTEP_WSPTR = 1<<12, /* Teststep Shadow Write Ptr */
  807. TBMU_TEST_TEST_WPTR_ON = 1<<10, /* Testmode Write Ptr On */
  808. TBMU_TEST_TEST_WPTR_OFF = 1<<9, /* Testmode Write Ptr Off */
  809. TBMU_TEST_TESTSTEP_WPTR = 1<<8, /* Teststep Write Ptr */
  810. TBMU_TEST_TEST_REQ_NB_ON = 1<<6, /* Testmode Req Nbytes/Addr On */
  811. TBMU_TEST_TEST_REQ_NB_OFF = 1<<5, /* Testmode Req Nbytes/Addr Off */
  812. TBMU_TEST_TESTSTEP_REQ_NB = 1<<4, /* Teststep Req Nbytes/Addr */
  813. TBMU_TEST_TEST_DONE_IDX_ON = 1<<2, /* Testmode Done Index On */
  814. TBMU_TEST_TEST_DONE_IDX_OFF = 1<<1, /* Testmode Done Index Off */
  815. TBMU_TEST_TESTSTEP_DONE_IDX = 1<<0, /* Teststep Done Index */
  816. };
  817. /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
  818. /* PREF_UNIT_CTRL 32 bit Prefetch Control register */
  819. enum {
  820. PREF_UNIT_OP_ON = 1<<3, /* prefetch unit operational */
  821. PREF_UNIT_OP_OFF = 1<<2, /* prefetch unit not operational */
  822. PREF_UNIT_RST_CLR = 1<<1, /* Clear Prefetch Unit Reset */
  823. PREF_UNIT_RST_SET = 1<<0, /* Set Prefetch Unit Reset */
  824. };
  825. /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
  826. /* RB_START 32 bit RAM Buffer Start Address */
  827. /* RB_END 32 bit RAM Buffer End Address */
  828. /* RB_WP 32 bit RAM Buffer Write Pointer */
  829. /* RB_RP 32 bit RAM Buffer Read Pointer */
  830. /* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
  831. /* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
  832. /* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
  833. /* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
  834. /* RB_PC 32 bit RAM Buffer Packet Counter */
  835. /* RB_LEV 32 bit RAM Buffer Level Register */
  836. #define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
  837. /* RB_TST2 8 bit RAM Buffer Test Register 2 */
  838. /* RB_TST1 8 bit RAM Buffer Test Register 1 */
  839. /* RB_CTRL 8 bit RAM Buffer Control Register */
  840. enum {
  841. RB_ENA_STFWD = 1<<5, /* Enable Store & Forward */
  842. RB_DIS_STFWD = 1<<4, /* Disable Store & Forward */
  843. RB_ENA_OP_MD = 1<<3, /* Enable Operation Mode */
  844. RB_DIS_OP_MD = 1<<2, /* Disable Operation Mode */
  845. RB_RST_CLR = 1<<1, /* Clear RAM Buf STM Reset */
  846. RB_RST_SET = 1<<0, /* Set RAM Buf STM Reset */
  847. };
  848. /* Transmit GMAC FIFO (YUKON only) */
  849. enum {
  850. TX_GMF_EA = 0x0d40,/* 32 bit Tx GMAC FIFO End Address */
  851. TX_GMF_AE_THR = 0x0d44,/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  852. TX_GMF_CTRL_T = 0x0d48,/* 32 bit Tx GMAC FIFO Control/Test */
  853. TX_GMF_WP = 0x0d60,/* 32 bit Tx GMAC FIFO Write Pointer */
  854. TX_GMF_WSP = 0x0d64,/* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  855. TX_GMF_WLEV = 0x0d68,/* 32 bit Tx GMAC FIFO Write Level */
  856. TX_GMF_RP = 0x0d70,/* 32 bit Tx GMAC FIFO Read Pointer */
  857. TX_GMF_RSTP = 0x0d74,/* 32 bit Tx GMAC FIFO Restart Pointer */
  858. TX_GMF_RLEV = 0x0d78,/* 32 bit Tx GMAC FIFO Read Level */
  859. /* Threshold values for Yukon-EC Ultra and Extreme */
  860. ECU_AE_THR = 0x0070, /* Almost Empty Threshold */
  861. ECU_TXFF_LEV = 0x01a0, /* Tx BMU FIFO Level */
  862. ECU_JUMBO_WM = 0x0080, /* Jumbo Mode Watermark */
  863. };
  864. /* Descriptor Poll Timer Registers */
  865. enum {
  866. B28_DPT_INI = 0x0e00,/* 24 bit Descriptor Poll Timer Init Val */
  867. B28_DPT_VAL = 0x0e04,/* 24 bit Descriptor Poll Timer Curr Val */
  868. B28_DPT_CTRL = 0x0e08,/* 8 bit Descriptor Poll Timer Ctrl Reg */
  869. B28_DPT_TST = 0x0e0a,/* 8 bit Descriptor Poll Timer Test Reg */
  870. };
  871. /* Time Stamp Timer Registers (YUKON only) */
  872. enum {
  873. GMAC_TI_ST_VAL = 0x0e14,/* 32 bit Time Stamp Timer Curr Val */
  874. GMAC_TI_ST_CTRL = 0x0e18,/* 8 bit Time Stamp Timer Ctrl Reg */
  875. GMAC_TI_ST_TST = 0x0e1a,/* 8 bit Time Stamp Timer Test Reg */
  876. };
  877. /* Polling Unit Registers (Yukon-2 only) */
  878. enum {
  879. POLL_CTRL = 0x0e20, /* 32 bit Polling Unit Control Reg */
  880. POLL_LAST_IDX = 0x0e24,/* 16 bit Polling Unit List Last Index */
  881. POLL_LIST_ADDR_LO= 0x0e28,/* 32 bit Poll. List Start Addr (low) */
  882. POLL_LIST_ADDR_HI= 0x0e2c,/* 32 bit Poll. List Start Addr (high) */
  883. };
  884. enum {
  885. SMB_CFG = 0x0e40, /* 32 bit SMBus Config Register */
  886. SMB_CSR = 0x0e44, /* 32 bit SMBus Control/Status Register */
  887. };
  888. enum {
  889. CPU_WDOG = 0x0e48, /* 32 bit Watchdog Register */
  890. CPU_CNTR = 0x0e4C, /* 32 bit Counter Register */
  891. CPU_TIM = 0x0e50,/* 32 bit Timer Compare Register */
  892. CPU_AHB_ADDR = 0x0e54, /* 32 bit CPU AHB Debug Register */
  893. CPU_AHB_WDATA = 0x0e58, /* 32 bit CPU AHB Debug Register */
  894. CPU_AHB_RDATA = 0x0e5C, /* 32 bit CPU AHB Debug Register */
  895. HCU_MAP_BASE = 0x0e60, /* 32 bit Reset Mapping Base */
  896. CPU_AHB_CTRL = 0x0e64, /* 32 bit CPU AHB Debug Register */
  897. HCU_CCSR = 0x0e68, /* 32 bit CPU Control and Status Register */
  898. HCU_HCSR = 0x0e6C, /* 32 bit Host Control and Status Register */
  899. };
  900. /* ASF Subsystem Registers (Yukon-2 only) */
  901. enum {
  902. B28_Y2_SMB_CONFIG = 0x0e40,/* 32 bit ASF SMBus Config Register */
  903. B28_Y2_SMB_CSD_REG = 0x0e44,/* 32 bit ASF SMB Control/Status/Data */
  904. B28_Y2_ASF_IRQ_V_BASE=0x0e60,/* 32 bit ASF IRQ Vector Base */
  905. B28_Y2_ASF_STAT_CMD= 0x0e68,/* 32 bit ASF Status and Command Reg */
  906. B28_Y2_ASF_HOST_COM= 0x0e6c,/* 32 bit ASF Host Communication Reg */
  907. B28_Y2_DATA_REG_1 = 0x0e70,/* 32 bit ASF/Host Data Register 1 */
  908. B28_Y2_DATA_REG_2 = 0x0e74,/* 32 bit ASF/Host Data Register 2 */
  909. B28_Y2_DATA_REG_3 = 0x0e78,/* 32 bit ASF/Host Data Register 3 */
  910. B28_Y2_DATA_REG_4 = 0x0e7c,/* 32 bit ASF/Host Data Register 4 */
  911. };
  912. /* Status BMU Registers (Yukon-2 only)*/
  913. enum {
  914. STAT_CTRL = 0x0e80,/* 32 bit Status BMU Control Reg */
  915. STAT_LAST_IDX = 0x0e84,/* 16 bit Status BMU Last Index */
  916. STAT_LIST_ADDR_LO= 0x0e88,/* 32 bit Status List Start Addr (low) */
  917. STAT_LIST_ADDR_HI= 0x0e8c,/* 32 bit Status List Start Addr (high) */
  918. STAT_TXA1_RIDX = 0x0e90,/* 16 bit Status TxA1 Report Index Reg */
  919. STAT_TXS1_RIDX = 0x0e92,/* 16 bit Status TxS1 Report Index Reg */
  920. STAT_TXA2_RIDX = 0x0e94,/* 16 bit Status TxA2 Report Index Reg */
  921. STAT_TXS2_RIDX = 0x0e96,/* 16 bit Status TxS2 Report Index Reg */
  922. STAT_TX_IDX_TH = 0x0e98,/* 16 bit Status Tx Index Threshold Reg */
  923. STAT_PUT_IDX = 0x0e9c,/* 16 bit Status Put Index Reg */
  924. /* FIFO Control/Status Registers (Yukon-2 only)*/
  925. STAT_FIFO_WP = 0x0ea0,/* 8 bit Status FIFO Write Pointer Reg */
  926. STAT_FIFO_RP = 0x0ea4,/* 8 bit Status FIFO Read Pointer Reg */
  927. STAT_FIFO_RSP = 0x0ea6,/* 8 bit Status FIFO Read Shadow Ptr */
  928. STAT_FIFO_LEVEL = 0x0ea8,/* 8 bit Status FIFO Level Reg */
  929. STAT_FIFO_SHLVL = 0x0eaa,/* 8 bit Status FIFO Shadow Level Reg */
  930. STAT_FIFO_WM = 0x0eac,/* 8 bit Status FIFO Watermark Reg */
  931. STAT_FIFO_ISR_WM= 0x0ead,/* 8 bit Status FIFO ISR Watermark Reg */
  932. /* Level and ISR Timer Registers (Yukon-2 only)*/
  933. STAT_LEV_TIMER_INI= 0x0eb0,/* 32 bit Level Timer Init. Value Reg */
  934. STAT_LEV_TIMER_CNT= 0x0eb4,/* 32 bit Level Timer Counter Reg */
  935. STAT_LEV_TIMER_CTRL= 0x0eb8,/* 8 bit Level Timer Control Reg */
  936. STAT_LEV_TIMER_TEST= 0x0eb9,/* 8 bit Level Timer Test Reg */
  937. STAT_TX_TIMER_INI = 0x0ec0,/* 32 bit Tx Timer Init. Value Reg */
  938. STAT_TX_TIMER_CNT = 0x0ec4,/* 32 bit Tx Timer Counter Reg */
  939. STAT_TX_TIMER_CTRL = 0x0ec8,/* 8 bit Tx Timer Control Reg */
  940. STAT_TX_TIMER_TEST = 0x0ec9,/* 8 bit Tx Timer Test Reg */
  941. STAT_ISR_TIMER_INI = 0x0ed0,/* 32 bit ISR Timer Init. Value Reg */
  942. STAT_ISR_TIMER_CNT = 0x0ed4,/* 32 bit ISR Timer Counter Reg */
  943. STAT_ISR_TIMER_CTRL= 0x0ed8,/* 8 bit ISR Timer Control Reg */
  944. STAT_ISR_TIMER_TEST= 0x0ed9,/* 8 bit ISR Timer Test Reg */
  945. };
  946. enum {
  947. LINKLED_OFF = 0x01,
  948. LINKLED_ON = 0x02,
  949. LINKLED_LINKSYNC_OFF = 0x04,
  950. LINKLED_LINKSYNC_ON = 0x08,
  951. LINKLED_BLINK_OFF = 0x10,
  952. LINKLED_BLINK_ON = 0x20,
  953. };
  954. /* GMAC and GPHY Control Registers (YUKON only) */
  955. enum {
  956. GMAC_CTRL = 0x0f00,/* 32 bit GMAC Control Reg */
  957. GPHY_CTRL = 0x0f04,/* 32 bit GPHY Control Reg */
  958. GMAC_IRQ_SRC = 0x0f08,/* 8 bit GMAC Interrupt Source Reg */
  959. GMAC_IRQ_MSK = 0x0f0c,/* 8 bit GMAC Interrupt Mask Reg */
  960. GMAC_LINK_CTRL = 0x0f10,/* 16 bit Link Control Reg */
  961. /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
  962. WOL_CTRL_STAT = 0x0f20,/* 16 bit WOL Control/Status Reg */
  963. WOL_MATCH_CTL = 0x0f22,/* 8 bit WOL Match Control Reg */
  964. WOL_MATCH_RES = 0x0f23,/* 8 bit WOL Match Result Reg */
  965. WOL_MAC_ADDR = 0x0f24,/* 32 bit WOL MAC Address */
  966. WOL_PATT_RPTR = 0x0f2c,/* 8 bit WOL Pattern Read Pointer */
  967. /* WOL Pattern Length Registers (YUKON only) */
  968. WOL_PATT_LEN_LO = 0x0f30,/* 32 bit WOL Pattern Length 3..0 */
  969. WOL_PATT_LEN_HI = 0x0f34,/* 24 bit WOL Pattern Length 6..4 */
  970. /* WOL Pattern Counter Registers (YUKON only) */
  971. WOL_PATT_CNT_0 = 0x0f38,/* 32 bit WOL Pattern Counter 3..0 */
  972. WOL_PATT_CNT_4 = 0x0f3c,/* 24 bit WOL Pattern Counter 6..4 */
  973. };
  974. #define WOL_REGS(port, x) (x + (port)*0x80)
  975. enum {
  976. WOL_PATT_RAM_1 = 0x1000,/* WOL Pattern RAM Link 1 */
  977. WOL_PATT_RAM_2 = 0x1400,/* WOL Pattern RAM Link 2 */
  978. };
  979. #define WOL_PATT_RAM_BASE(port) (WOL_PATT_RAM_1 + (port)*0x400)
  980. enum {
  981. BASE_GMAC_1 = 0x2800,/* GMAC 1 registers */
  982. BASE_GMAC_2 = 0x3800,/* GMAC 2 registers */
  983. };
  984. /*
  985. * Marvel-PHY Registers, indirect addressed over GMAC
  986. */
  987. enum {
  988. PHY_MARV_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
  989. PHY_MARV_STAT = 0x01,/* 16 bit r/o PHY Status Register */
  990. PHY_MARV_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
  991. PHY_MARV_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
  992. PHY_MARV_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
  993. PHY_MARV_AUNE_LP = 0x05,/* 16 bit r/o Link Part Ability Reg */
  994. PHY_MARV_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
  995. PHY_MARV_NEPG = 0x07,/* 16 bit r/w Next Page Register */
  996. PHY_MARV_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
  997. /* Marvel-specific registers */
  998. PHY_MARV_1000T_CTRL = 0x09,/* 16 bit r/w 1000Base-T Control Reg */
  999. PHY_MARV_1000T_STAT = 0x0a,/* 16 bit r/o 1000Base-T Status Reg */
  1000. PHY_MARV_EXT_STAT = 0x0f,/* 16 bit r/o Extended Status Reg */
  1001. PHY_MARV_PHY_CTRL = 0x10,/* 16 bit r/w PHY Specific Ctrl Reg */
  1002. PHY_MARV_PHY_STAT = 0x11,/* 16 bit r/o PHY Specific Stat Reg */
  1003. PHY_MARV_INT_MASK = 0x12,/* 16 bit r/w Interrupt Mask Reg */
  1004. PHY_MARV_INT_STAT = 0x13,/* 16 bit r/o Interrupt Status Reg */
  1005. PHY_MARV_EXT_CTRL = 0x14,/* 16 bit r/w Ext. PHY Specific Ctrl */
  1006. PHY_MARV_RXE_CNT = 0x15,/* 16 bit r/w Receive Error Counter */
  1007. PHY_MARV_EXT_ADR = 0x16,/* 16 bit r/w Ext. Ad. for Cable Diag. */
  1008. PHY_MARV_PORT_IRQ = 0x17,/* 16 bit r/o Port 0 IRQ (88E1111 only) */
  1009. PHY_MARV_LED_CTRL = 0x18,/* 16 bit r/w LED Control Reg */
  1010. PHY_MARV_LED_OVER = 0x19,/* 16 bit r/w Manual LED Override Reg */
  1011. PHY_MARV_EXT_CTRL_2 = 0x1a,/* 16 bit r/w Ext. PHY Specific Ctrl 2 */
  1012. PHY_MARV_EXT_P_STAT = 0x1b,/* 16 bit r/w Ext. PHY Spec. Stat Reg */
  1013. PHY_MARV_CABLE_DIAG = 0x1c,/* 16 bit r/o Cable Diagnostic Reg */
  1014. PHY_MARV_PAGE_ADDR = 0x1d,/* 16 bit r/w Extended Page Address Reg */
  1015. PHY_MARV_PAGE_DATA = 0x1e,/* 16 bit r/w Extended Page Data Reg */
  1016. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1017. PHY_MARV_FE_LED_PAR = 0x16,/* 16 bit r/w LED Parallel Select Reg. */
  1018. PHY_MARV_FE_LED_SER = 0x17,/* 16 bit r/w LED Stream Select S. LED */
  1019. PHY_MARV_FE_VCT_TX = 0x1a,/* 16 bit r/w VCT Reg. for TXP/N Pins */
  1020. PHY_MARV_FE_VCT_RX = 0x1b,/* 16 bit r/o VCT Reg. for RXP/N Pins */
  1021. PHY_MARV_FE_SPEC_2 = 0x1c,/* 16 bit r/w Specific Control Reg. 2 */
  1022. };
  1023. enum {
  1024. PHY_CT_RESET = 1<<15, /* Bit 15: (sc) clear all PHY related regs */
  1025. PHY_CT_LOOP = 1<<14, /* Bit 14: enable Loopback over PHY */
  1026. PHY_CT_SPS_LSB = 1<<13, /* Bit 13: Speed select, lower bit */
  1027. PHY_CT_ANE = 1<<12, /* Bit 12: Auto-Negotiation Enabled */
  1028. PHY_CT_PDOWN = 1<<11, /* Bit 11: Power Down Mode */
  1029. PHY_CT_ISOL = 1<<10, /* Bit 10: Isolate Mode */
  1030. PHY_CT_RE_CFG = 1<<9, /* Bit 9: (sc) Restart Auto-Negotiation */
  1031. PHY_CT_DUP_MD = 1<<8, /* Bit 8: Duplex Mode */
  1032. PHY_CT_COL_TST = 1<<7, /* Bit 7: Collision Test enabled */
  1033. PHY_CT_SPS_MSB = 1<<6, /* Bit 6: Speed select, upper bit */
  1034. };
  1035. enum {
  1036. PHY_CT_SP1000 = PHY_CT_SPS_MSB, /* enable speed of 1000 Mbps */
  1037. PHY_CT_SP100 = PHY_CT_SPS_LSB, /* enable speed of 100 Mbps */
  1038. PHY_CT_SP10 = 0, /* enable speed of 10 Mbps */
  1039. };
  1040. enum {
  1041. PHY_ST_EXT_ST = 1<<8, /* Bit 8: Extended Status Present */
  1042. PHY_ST_PRE_SUP = 1<<6, /* Bit 6: Preamble Suppression */
  1043. PHY_ST_AN_OVER = 1<<5, /* Bit 5: Auto-Negotiation Over */
  1044. PHY_ST_REM_FLT = 1<<4, /* Bit 4: Remote Fault Condition Occurred */
  1045. PHY_ST_AN_CAP = 1<<3, /* Bit 3: Auto-Negotiation Capability */
  1046. PHY_ST_LSYNC = 1<<2, /* Bit 2: Link Synchronized */
  1047. PHY_ST_JAB_DET = 1<<1, /* Bit 1: Jabber Detected */
  1048. PHY_ST_EXT_REG = 1<<0, /* Bit 0: Extended Register available */
  1049. };
  1050. enum {
  1051. PHY_I1_OUI_MSK = 0x3f<<10, /* Bit 15..10: Organization Unique ID */
  1052. PHY_I1_MOD_NUM = 0x3f<<4, /* Bit 9.. 4: Model Number */
  1053. PHY_I1_REV_MSK = 0xf, /* Bit 3.. 0: Revision Number */
  1054. };
  1055. /* different Marvell PHY Ids */
  1056. enum {
  1057. PHY_MARV_ID0_VAL= 0x0141, /* Marvell Unique Identifier */
  1058. PHY_BCOM_ID1_A1 = 0x6041,
  1059. PHY_BCOM_ID1_B2 = 0x6043,
  1060. PHY_BCOM_ID1_C0 = 0x6044,
  1061. PHY_BCOM_ID1_C5 = 0x6047,
  1062. PHY_MARV_ID1_B0 = 0x0C23, /* Yukon (PHY 88E1011) */
  1063. PHY_MARV_ID1_B2 = 0x0C25, /* Yukon-Plus (PHY 88E1011) */
  1064. PHY_MARV_ID1_C2 = 0x0CC2, /* Yukon-EC (PHY 88E1111) */
  1065. PHY_MARV_ID1_Y2 = 0x0C91, /* Yukon-2 (PHY 88E1112) */
  1066. PHY_MARV_ID1_FE = 0x0C83, /* Yukon-FE (PHY 88E3082 Rev.A1) */
  1067. PHY_MARV_ID1_ECU= 0x0CB0, /* Yukon-ECU (PHY 88E1149 Rev.B2?) */
  1068. };
  1069. /* Advertisement register bits */
  1070. enum {
  1071. PHY_AN_NXT_PG = 1<<15, /* Bit 15: Request Next Page */
  1072. PHY_AN_ACK = 1<<14, /* Bit 14: (ro) Acknowledge Received */
  1073. PHY_AN_RF = 1<<13, /* Bit 13: Remote Fault Bits */
  1074. PHY_AN_PAUSE_ASYM = 1<<11,/* Bit 11: Try for asymmetric */
  1075. PHY_AN_PAUSE_CAP = 1<<10, /* Bit 10: Try for pause */
  1076. PHY_AN_100BASE4 = 1<<9, /* Bit 9: Try for 100mbps 4k packets */
  1077. PHY_AN_100FULL = 1<<8, /* Bit 8: Try for 100mbps full-duplex */
  1078. PHY_AN_100HALF = 1<<7, /* Bit 7: Try for 100mbps half-duplex */
  1079. PHY_AN_10FULL = 1<<6, /* Bit 6: Try for 10mbps full-duplex */
  1080. PHY_AN_10HALF = 1<<5, /* Bit 5: Try for 10mbps half-duplex */
  1081. PHY_AN_CSMA = 1<<0, /* Bit 0: Only selector supported */
  1082. PHY_AN_SEL = 0x1f, /* Bit 4..0: Selector Field, 00001=Ethernet*/
  1083. PHY_AN_FULL = PHY_AN_100FULL | PHY_AN_10FULL | PHY_AN_CSMA,
  1084. PHY_AN_ALL = PHY_AN_10HALF | PHY_AN_10FULL |
  1085. PHY_AN_100HALF | PHY_AN_100FULL,
  1086. };
  1087. /***** PHY_BCOM_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  1088. /***** PHY_MARV_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  1089. enum {
  1090. PHY_B_1000S_MSF = 1<<15, /* Bit 15: Master/Slave Fault */
  1091. PHY_B_1000S_MSR = 1<<14, /* Bit 14: Master/Slave Result */
  1092. PHY_B_1000S_LRS = 1<<13, /* Bit 13: Local Receiver Status */
  1093. PHY_B_1000S_RRS = 1<<12, /* Bit 12: Remote Receiver Status */
  1094. PHY_B_1000S_LP_FD = 1<<11, /* Bit 11: Link Partner can FD */
  1095. PHY_B_1000S_LP_HD = 1<<10, /* Bit 10: Link Partner can HD */
  1096. /* Bit 9..8: reserved */
  1097. PHY_B_1000S_IEC = 0xff, /* Bit 7..0: Idle Error Count */
  1098. };
  1099. /** Marvell-Specific */
  1100. enum {
  1101. PHY_M_AN_NXT_PG = 1<<15, /* Request Next Page */
  1102. PHY_M_AN_ACK = 1<<14, /* (ro) Acknowledge Received */
  1103. PHY_M_AN_RF = 1<<13, /* Remote Fault */
  1104. PHY_M_AN_ASP = 1<<11, /* Asymmetric Pause */
  1105. PHY_M_AN_PC = 1<<10, /* MAC Pause implemented */
  1106. PHY_M_AN_100_T4 = 1<<9, /* Not cap. 100Base-T4 (always 0) */
  1107. PHY_M_AN_100_FD = 1<<8, /* Advertise 100Base-TX Full Duplex */
  1108. PHY_M_AN_100_HD = 1<<7, /* Advertise 100Base-TX Half Duplex */
  1109. PHY_M_AN_10_FD = 1<<6, /* Advertise 10Base-TX Full Duplex */
  1110. PHY_M_AN_10_HD = 1<<5, /* Advertise 10Base-TX Half Duplex */
  1111. PHY_M_AN_SEL_MSK =0x1f<<4, /* Bit 4.. 0: Selector Field Mask */
  1112. };
  1113. /* special defines for FIBER (88E1011S only) */
  1114. enum {
  1115. PHY_M_AN_ASP_X = 1<<8, /* Asymmetric Pause */
  1116. PHY_M_AN_PC_X = 1<<7, /* MAC Pause implemented */
  1117. PHY_M_AN_1000X_AHD = 1<<6, /* Advertise 10000Base-X Half Duplex */
  1118. PHY_M_AN_1000X_AFD = 1<<5, /* Advertise 10000Base-X Full Duplex */
  1119. };
  1120. /* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
  1121. enum {
  1122. PHY_M_P_NO_PAUSE_X = 0<<7,/* Bit 8.. 7: no Pause Mode */
  1123. PHY_M_P_SYM_MD_X = 1<<7, /* Bit 8.. 7: symmetric Pause Mode */
  1124. PHY_M_P_ASYM_MD_X = 2<<7,/* Bit 8.. 7: asymmetric Pause Mode */
  1125. PHY_M_P_BOTH_MD_X = 3<<7,/* Bit 8.. 7: both Pause Mode */
  1126. };
  1127. /***** PHY_MARV_1000T_CTRL 16 bit r/w 1000Base-T Control Reg *****/
  1128. enum {
  1129. PHY_M_1000C_TEST = 7<<13,/* Bit 15..13: Test Modes */
  1130. PHY_M_1000C_MSE = 1<<12, /* Manual Master/Slave Enable */
  1131. PHY_M_1000C_MSC = 1<<11, /* M/S Configuration (1=Master) */
  1132. PHY_M_1000C_MPD = 1<<10, /* Multi-Port Device */
  1133. PHY_M_1000C_AFD = 1<<9, /* Advertise Full Duplex */
  1134. PHY_M_1000C_AHD = 1<<8, /* Advertise Half Duplex */
  1135. };
  1136. /***** PHY_MARV_PHY_CTRL 16 bit r/w PHY Specific Ctrl Reg *****/
  1137. enum {
  1138. PHY_M_PC_TX_FFD_MSK = 3<<14,/* Bit 15..14: Tx FIFO Depth Mask */
  1139. PHY_M_PC_RX_FFD_MSK = 3<<12,/* Bit 13..12: Rx FIFO Depth Mask */
  1140. PHY_M_PC_ASS_CRS_TX = 1<<11, /* Assert CRS on Transmit */
  1141. PHY_M_PC_FL_GOOD = 1<<10, /* Force Link Good */
  1142. PHY_M_PC_EN_DET_MSK = 3<<8,/* Bit 9.. 8: Energy Detect Mask */
  1143. PHY_M_PC_ENA_EXT_D = 1<<7, /* Enable Ext. Distance (10BT) */
  1144. PHY_M_PC_MDIX_MSK = 3<<5,/* Bit 6.. 5: MDI/MDIX Config. Mask */
  1145. PHY_M_PC_DIS_125CLK = 1<<4, /* Disable 125 CLK */
  1146. PHY_M_PC_MAC_POW_UP = 1<<3, /* MAC Power up */
  1147. PHY_M_PC_SQE_T_ENA = 1<<2, /* SQE Test Enabled */
  1148. PHY_M_PC_POL_R_DIS = 1<<1, /* Polarity Reversal Disabled */
  1149. PHY_M_PC_DIS_JABBER = 1<<0, /* Disable Jabber */
  1150. };
  1151. enum {
  1152. PHY_M_PC_EN_DET = 2<<8, /* Energy Detect (Mode 1) */
  1153. PHY_M_PC_EN_DET_PLUS = 3<<8, /* Energy Detect Plus (Mode 2) */
  1154. };
  1155. #define PHY_M_PC_MDI_XMODE(x) (((u16)(x)<<5) & PHY_M_PC_MDIX_MSK)
  1156. enum {
  1157. PHY_M_PC_MAN_MDI = 0, /* 00 = Manual MDI configuration */
  1158. PHY_M_PC_MAN_MDIX = 1, /* 01 = Manual MDIX configuration */
  1159. PHY_M_PC_ENA_AUTO = 3, /* 11 = Enable Automatic Crossover */
  1160. };
  1161. /* for Yukon-EC Ultra Gigabit Ethernet PHY (88E1149 only) */
  1162. enum {
  1163. PHY_M_PC_COP_TX_DIS = 1<<3, /* Copper Transmitter Disable */
  1164. PHY_M_PC_POW_D_ENA = 1<<2, /* Power Down Enable */
  1165. };
  1166. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1167. enum {
  1168. PHY_M_PC_ENA_DTE_DT = 1<<15, /* Enable Data Terminal Equ. (DTE) Detect */
  1169. PHY_M_PC_ENA_ENE_DT = 1<<14, /* Enable Energy Detect (sense & pulse) */
  1170. PHY_M_PC_DIS_NLP_CK = 1<<13, /* Disable Normal Link Puls (NLP) Check */
  1171. PHY_M_PC_ENA_LIP_NP = 1<<12, /* Enable Link Partner Next Page Reg. */
  1172. PHY_M_PC_DIS_NLP_GN = 1<<11, /* Disable Normal Link Puls Generation */
  1173. PHY_M_PC_DIS_SCRAMB = 1<<9, /* Disable Scrambler */
  1174. PHY_M_PC_DIS_FEFI = 1<<8, /* Disable Far End Fault Indic. (FEFI) */
  1175. PHY_M_PC_SH_TP_SEL = 1<<6, /* Shielded Twisted Pair Select */
  1176. PHY_M_PC_RX_FD_MSK = 3<<2,/* Bit 3.. 2: Rx FIFO Depth Mask */
  1177. };
  1178. /***** PHY_MARV_PHY_STAT 16 bit r/o PHY Specific Status Reg *****/
  1179. enum {
  1180. PHY_M_PS_SPEED_MSK = 3<<14, /* Bit 15..14: Speed Mask */
  1181. PHY_M_PS_SPEED_1000 = 1<<15, /* 10 = 1000 Mbps */
  1182. PHY_M_PS_SPEED_100 = 1<<14, /* 01 = 100 Mbps */
  1183. PHY_M_PS_SPEED_10 = 0, /* 00 = 10 Mbps */
  1184. PHY_M_PS_FULL_DUP = 1<<13, /* Full Duplex */
  1185. PHY_M_PS_PAGE_REC = 1<<12, /* Page Received */
  1186. PHY_M_PS_SPDUP_RES = 1<<11, /* Speed & Duplex Resolved */
  1187. PHY_M_PS_LINK_UP = 1<<10, /* Link Up */
  1188. PHY_M_PS_CABLE_MSK = 7<<7, /* Bit 9.. 7: Cable Length Mask */
  1189. PHY_M_PS_MDI_X_STAT = 1<<6, /* MDI Crossover Stat (1=MDIX) */
  1190. PHY_M_PS_DOWNS_STAT = 1<<5, /* Downshift Status (1=downsh.) */
  1191. PHY_M_PS_ENDET_STAT = 1<<4, /* Energy Detect Status (1=act) */
  1192. PHY_M_PS_TX_P_EN = 1<<3, /* Tx Pause Enabled */
  1193. PHY_M_PS_RX_P_EN = 1<<2, /* Rx Pause Enabled */
  1194. PHY_M_PS_POL_REV = 1<<1, /* Polarity Reversed */
  1195. PHY_M_PS_JABBER = 1<<0, /* Jabber */
  1196. };
  1197. #define PHY_M_PS_PAUSE_MSK (PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
  1198. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1199. enum {
  1200. PHY_M_PS_DTE_DETECT = 1<<15, /* Data Terminal Equipment (DTE) Detected */
  1201. PHY_M_PS_RES_SPEED = 1<<14, /* Resolved Speed (1=100 Mbps, 0=10 Mbps */
  1202. };
  1203. enum {
  1204. PHY_M_IS_AN_ERROR = 1<<15, /* Auto-Negotiation Error */
  1205. PHY_M_IS_LSP_CHANGE = 1<<14, /* Link Speed Changed */
  1206. PHY_M_IS_DUP_CHANGE = 1<<13, /* Duplex Mode Changed */
  1207. PHY_M_IS_AN_PR = 1<<12, /* Page Received */
  1208. PHY_M_IS_AN_COMPL = 1<<11, /* Auto-Negotiation Completed */
  1209. PHY_M_IS_LST_CHANGE = 1<<10, /* Link Status Changed */
  1210. PHY_M_IS_SYMB_ERROR = 1<<9, /* Symbol Error */
  1211. PHY_M_IS_FALSE_CARR = 1<<8, /* False Carrier */
  1212. PHY_M_IS_FIFO_ERROR = 1<<7, /* FIFO Overflow/Underrun Error */
  1213. PHY_M_IS_MDI_CHANGE = 1<<6, /* MDI Crossover Changed */
  1214. PHY_M_IS_DOWNSH_DET = 1<<5, /* Downshift Detected */
  1215. PHY_M_IS_END_CHANGE = 1<<4, /* Energy Detect Changed */
  1216. PHY_M_IS_DTE_CHANGE = 1<<2, /* DTE Power Det. Status Changed */
  1217. PHY_M_IS_POL_CHANGE = 1<<1, /* Polarity Changed */
  1218. PHY_M_IS_JABBER = 1<<0, /* Jabber */
  1219. PHY_M_DEF_MSK = PHY_M_IS_LSP_CHANGE | PHY_M_IS_LST_CHANGE
  1220. | PHY_M_IS_DUP_CHANGE,
  1221. PHY_M_AN_MSK = PHY_M_IS_AN_ERROR | PHY_M_IS_AN_COMPL,
  1222. };
  1223. /***** PHY_MARV_EXT_CTRL 16 bit r/w Ext. PHY Specific Ctrl *****/
  1224. enum {
  1225. PHY_M_EC_ENA_BC_EXT = 1<<15, /* Enable Block Carr. Ext. (88E1111 only) */
  1226. PHY_M_EC_ENA_LIN_LB = 1<<14, /* Enable Line Loopback (88E1111 only) */
  1227. PHY_M_EC_DIS_LINK_P = 1<<12, /* Disable Link Pulses (88E1111 only) */
  1228. PHY_M_EC_M_DSC_MSK = 3<<10, /* Bit 11..10: Master Downshift Counter */
  1229. /* (88E1011 only) */
  1230. PHY_M_EC_S_DSC_MSK = 3<<8,/* Bit 9.. 8: Slave Downshift Counter */
  1231. /* (88E1011 only) */
  1232. PHY_M_EC_M_DSC_MSK2 = 7<<9,/* Bit 11.. 9: Master Downshift Counter */
  1233. /* (88E1111 only) */
  1234. PHY_M_EC_DOWN_S_ENA = 1<<8, /* Downshift Enable (88E1111 only) */
  1235. /* !!! Errata in spec. (1 = disable) */
  1236. PHY_M_EC_RX_TIM_CT = 1<<7, /* RGMII Rx Timing Control*/
  1237. PHY_M_EC_MAC_S_MSK = 7<<4,/* Bit 6.. 4: Def. MAC interface speed */
  1238. PHY_M_EC_FIB_AN_ENA = 1<<3, /* Fiber Auto-Neg. Enable (88E1011S only) */
  1239. PHY_M_EC_DTE_D_ENA = 1<<2, /* DTE Detect Enable (88E1111 only) */
  1240. PHY_M_EC_TX_TIM_CT = 1<<1, /* RGMII Tx Timing Control */
  1241. PHY_M_EC_TRANS_DIS = 1<<0, /* Transmitter Disable (88E1111 only) */
  1242. PHY_M_10B_TE_ENABLE = 1<<7, /* 10Base-Te Enable (88E8079 and above) */
  1243. };
  1244. #define PHY_M_EC_M_DSC(x) ((u16)(x)<<10 & PHY_M_EC_M_DSC_MSK)
  1245. /* 00=1x; 01=2x; 10=3x; 11=4x */
  1246. #define PHY_M_EC_S_DSC(x) ((u16)(x)<<8 & PHY_M_EC_S_DSC_MSK)
  1247. /* 00=dis; 01=1x; 10=2x; 11=3x */
  1248. #define PHY_M_EC_DSC_2(x) ((u16)(x)<<9 & PHY_M_EC_M_DSC_MSK2)
  1249. /* 000=1x; 001=2x; 010=3x; 011=4x */
  1250. #define PHY_M_EC_MAC_S(x) ((u16)(x)<<4 & PHY_M_EC_MAC_S_MSK)
  1251. /* 01X=0; 110=2.5; 111=25 (MHz) */
  1252. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1253. enum {
  1254. PHY_M_PC_DIS_LINK_Pa = 1<<15,/* Disable Link Pulses */
  1255. PHY_M_PC_DSC_MSK = 7<<12,/* Bit 14..12: Downshift Counter */
  1256. PHY_M_PC_DOWN_S_ENA = 1<<11,/* Downshift Enable */
  1257. };
  1258. /* !!! Errata in spec. (1 = disable) */
  1259. #define PHY_M_PC_DSC(x) (((u16)(x)<<12) & PHY_M_PC_DSC_MSK)
  1260. /* 100=5x; 101=6x; 110=7x; 111=8x */
  1261. enum {
  1262. MAC_TX_CLK_0_MHZ = 2,
  1263. MAC_TX_CLK_2_5_MHZ = 6,
  1264. MAC_TX_CLK_25_MHZ = 7,
  1265. };
  1266. /***** PHY_MARV_LED_CTRL 16 bit r/w LED Control Reg *****/
  1267. enum {
  1268. PHY_M_LEDC_DIS_LED = 1<<15, /* Disable LED */
  1269. PHY_M_LEDC_PULS_MSK = 7<<12,/* Bit 14..12: Pulse Stretch Mask */
  1270. PHY_M_LEDC_F_INT = 1<<11, /* Force Interrupt */
  1271. PHY_M_LEDC_BL_R_MSK = 7<<8,/* Bit 10.. 8: Blink Rate Mask */
  1272. PHY_M_LEDC_DP_C_LSB = 1<<7, /* Duplex Control (LSB, 88E1111 only) */
  1273. PHY_M_LEDC_TX_C_LSB = 1<<6, /* Tx Control (LSB, 88E1111 only) */
  1274. PHY_M_LEDC_LK_C_MSK = 7<<3,/* Bit 5.. 3: Link Control Mask */
  1275. /* (88E1111 only) */
  1276. };
  1277. enum {
  1278. PHY_M_LEDC_LINK_MSK = 3<<3,/* Bit 4.. 3: Link Control Mask */
  1279. /* (88E1011 only) */
  1280. PHY_M_LEDC_DP_CTRL = 1<<2, /* Duplex Control */
  1281. PHY_M_LEDC_DP_C_MSB = 1<<2, /* Duplex Control (MSB, 88E1111 only) */
  1282. PHY_M_LEDC_RX_CTRL = 1<<1, /* Rx Activity / Link */
  1283. PHY_M_LEDC_TX_CTRL = 1<<0, /* Tx Activity / Link */
  1284. PHY_M_LEDC_TX_C_MSB = 1<<0, /* Tx Control (MSB, 88E1111 only) */
  1285. };
  1286. #define PHY_M_LED_PULS_DUR(x) (((u16)(x)<<12) & PHY_M_LEDC_PULS_MSK)
  1287. /***** PHY_MARV_PHY_STAT (page 3)16 bit r/w Polarity Control Reg. *****/
  1288. enum {
  1289. PHY_M_POLC_LS1M_MSK = 0xf<<12, /* Bit 15..12: LOS,STAT1 Mix % Mask */
  1290. PHY_M_POLC_IS0M_MSK = 0xf<<8, /* Bit 11.. 8: INIT,STAT0 Mix % Mask */
  1291. PHY_M_POLC_LOS_MSK = 0x3<<6, /* Bit 7.. 6: LOS Pol. Ctrl. Mask */
  1292. PHY_M_POLC_INIT_MSK = 0x3<<4, /* Bit 5.. 4: INIT Pol. Ctrl. Mask */
  1293. PHY_M_POLC_STA1_MSK = 0x3<<2, /* Bit 3.. 2: STAT1 Pol. Ctrl. Mask */
  1294. PHY_M_POLC_STA0_MSK = 0x3, /* Bit 1.. 0: STAT0 Pol. Ctrl. Mask */
  1295. };
  1296. #define PHY_M_POLC_LS1_P_MIX(x) (((x)<<12) & PHY_M_POLC_LS1M_MSK)
  1297. #define PHY_M_POLC_IS0_P_MIX(x) (((x)<<8) & PHY_M_POLC_IS0M_MSK)
  1298. #define PHY_M_POLC_LOS_CTRL(x) (((x)<<6) & PHY_M_POLC_LOS_MSK)
  1299. #define PHY_M_POLC_INIT_CTRL(x) (((x)<<4) & PHY_M_POLC_INIT_MSK)
  1300. #define PHY_M_POLC_STA1_CTRL(x) (((x)<<2) & PHY_M_POLC_STA1_MSK)
  1301. #define PHY_M_POLC_STA0_CTRL(x) (((x)<<0) & PHY_M_POLC_STA0_MSK)
  1302. enum {
  1303. PULS_NO_STR = 0,/* no pulse stretching */
  1304. PULS_21MS = 1,/* 21 ms to 42 ms */
  1305. PULS_42MS = 2,/* 42 ms to 84 ms */
  1306. PULS_84MS = 3,/* 84 ms to 170 ms */
  1307. PULS_170MS = 4,/* 170 ms to 340 ms */
  1308. PULS_340MS = 5,/* 340 ms to 670 ms */
  1309. PULS_670MS = 6,/* 670 ms to 1.3 s */
  1310. PULS_1300MS = 7,/* 1.3 s to 2.7 s */
  1311. };
  1312. #define PHY_M_LED_BLINK_RT(x) (((u16)(x)<<8) & PHY_M_LEDC_BL_R_MSK)
  1313. enum {
  1314. BLINK_42MS = 0,/* 42 ms */
  1315. BLINK_84MS = 1,/* 84 ms */
  1316. BLINK_170MS = 2,/* 170 ms */
  1317. BLINK_340MS = 3,/* 340 ms */
  1318. BLINK_670MS = 4,/* 670 ms */
  1319. };
  1320. /***** PHY_MARV_LED_OVER 16 bit r/w Manual LED Override Reg *****/
  1321. #define PHY_M_LED_MO_SGMII(x) ((x)<<14) /* Bit 15..14: SGMII AN Timer */
  1322. #define PHY_M_LED_MO_DUP(x) ((x)<<10) /* Bit 11..10: Duplex */
  1323. #define PHY_M_LED_MO_10(x) ((x)<<8) /* Bit 9.. 8: Link 10 */
  1324. #define PHY_M_LED_MO_100(x) ((x)<<6) /* Bit 7.. 6: Link 100 */
  1325. #define PHY_M_LED_MO_1000(x) ((x)<<4) /* Bit 5.. 4: Link 1000 */
  1326. #define PHY_M_LED_MO_RX(x) ((x)<<2) /* Bit 3.. 2: Rx */
  1327. #define PHY_M_LED_MO_TX(x) ((x)<<0) /* Bit 1.. 0: Tx */
  1328. enum led_mode {
  1329. MO_LED_NORM = 0,
  1330. MO_LED_BLINK = 1,
  1331. MO_LED_OFF = 2,
  1332. MO_LED_ON = 3,
  1333. };
  1334. /***** PHY_MARV_EXT_CTRL_2 16 bit r/w Ext. PHY Specific Ctrl 2 *****/
  1335. enum {
  1336. PHY_M_EC2_FI_IMPED = 1<<6, /* Fiber Input Impedance */
  1337. PHY_M_EC2_FO_IMPED = 1<<5, /* Fiber Output Impedance */
  1338. PHY_M_EC2_FO_M_CLK = 1<<4, /* Fiber Mode Clock Enable */
  1339. PHY_M_EC2_FO_BOOST = 1<<3, /* Fiber Output Boost */
  1340. PHY_M_EC2_FO_AM_MSK = 7,/* Bit 2.. 0: Fiber Output Amplitude */
  1341. };
  1342. /***** PHY_MARV_EXT_P_STAT 16 bit r/w Ext. PHY Specific Status *****/
  1343. enum {
  1344. PHY_M_FC_AUTO_SEL = 1<<15, /* Fiber/Copper Auto Sel. Dis. */
  1345. PHY_M_FC_AN_REG_ACC = 1<<14, /* Fiber/Copper AN Reg. Access */
  1346. PHY_M_FC_RESOLUTION = 1<<13, /* Fiber/Copper Resolution */
  1347. PHY_M_SER_IF_AN_BP = 1<<12, /* Ser. IF AN Bypass Enable */
  1348. PHY_M_SER_IF_BP_ST = 1<<11, /* Ser. IF AN Bypass Status */
  1349. PHY_M_IRQ_POLARITY = 1<<10, /* IRQ polarity */
  1350. PHY_M_DIS_AUT_MED = 1<<9, /* Disable Aut. Medium Reg. Selection */
  1351. /* (88E1111 only) */
  1352. PHY_M_UNDOC1 = 1<<7, /* undocumented bit !! */
  1353. PHY_M_DTE_POW_STAT = 1<<4, /* DTE Power Status (88E1111 only) */
  1354. PHY_M_MODE_MASK = 0xf, /* Bit 3.. 0: copy of HWCFG MODE[3:0] */
  1355. };
  1356. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1357. /***** PHY_MARV_FE_LED_PAR 16 bit r/w LED Parallel Select Reg. *****/
  1358. /* Bit 15..12: reserved (used internally) */
  1359. enum {
  1360. PHY_M_FELP_LED2_MSK = 0xf<<8, /* Bit 11.. 8: LED2 Mask (LINK) */
  1361. PHY_M_FELP_LED1_MSK = 0xf<<4, /* Bit 7.. 4: LED1 Mask (ACT) */
  1362. PHY_M_FELP_LED0_MSK = 0xf, /* Bit 3.. 0: LED0 Mask (SPEED) */
  1363. };
  1364. #define PHY_M_FELP_LED2_CTRL(x) (((u16)(x)<<8) & PHY_M_FELP_LED2_MSK)
  1365. #define PHY_M_FELP_LED1_CTRL(x) (((u16)(x)<<4) & PHY_M_FELP_LED1_MSK)
  1366. #define PHY_M_FELP_LED0_CTRL(x) (((u16)(x)<<0) & PHY_M_FELP_LED0_MSK)
  1367. enum {
  1368. LED_PAR_CTRL_COLX = 0x00,
  1369. LED_PAR_CTRL_ERROR = 0x01,
  1370. LED_PAR_CTRL_DUPLEX = 0x02,
  1371. LED_PAR_CTRL_DP_COL = 0x03,
  1372. LED_PAR_CTRL_SPEED = 0x04,
  1373. LED_PAR_CTRL_LINK = 0x05,
  1374. LED_PAR_CTRL_TX = 0x06,
  1375. LED_PAR_CTRL_RX = 0x07,
  1376. LED_PAR_CTRL_ACT = 0x08,
  1377. LED_PAR_CTRL_LNK_RX = 0x09,
  1378. LED_PAR_CTRL_LNK_AC = 0x0a,
  1379. LED_PAR_CTRL_ACT_BL = 0x0b,
  1380. LED_PAR_CTRL_TX_BL = 0x0c,
  1381. LED_PAR_CTRL_RX_BL = 0x0d,
  1382. LED_PAR_CTRL_COL_BL = 0x0e,
  1383. LED_PAR_CTRL_INACT = 0x0f
  1384. };
  1385. /*****,PHY_MARV_FE_SPEC_2 16 bit r/w Specific Control Reg. 2 *****/
  1386. enum {
  1387. PHY_M_FESC_DIS_WAIT = 1<<2, /* Disable TDR Waiting Period */
  1388. PHY_M_FESC_ENA_MCLK = 1<<1, /* Enable MAC Rx Clock in sleep mode */
  1389. PHY_M_FESC_SEL_CL_A = 1<<0, /* Select Class A driver (100B-TX) */
  1390. };
  1391. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1392. /***** PHY_MARV_PHY_CTRL (page 1) 16 bit r/w Fiber Specific Ctrl *****/
  1393. enum {
  1394. PHY_M_FIB_FORCE_LNK = 1<<10,/* Force Link Good */
  1395. PHY_M_FIB_SIGD_POL = 1<<9, /* SIGDET Polarity */
  1396. PHY_M_FIB_TX_DIS = 1<<3, /* Transmitter Disable */
  1397. };
  1398. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1399. /***** PHY_MARV_PHY_CTRL (page 2) 16 bit r/w MAC Specific Ctrl *****/
  1400. enum {
  1401. PHY_M_MAC_MD_MSK = 7<<7, /* Bit 9.. 7: Mode Select Mask */
  1402. PHY_M_MAC_GMIF_PUP = 1<<3, /* GMII Power Up (88E1149 only) */
  1403. PHY_M_MAC_MD_AUTO = 3,/* Auto Copper/1000Base-X */
  1404. PHY_M_MAC_MD_COPPER = 5,/* Copper only */
  1405. PHY_M_MAC_MD_1000BX = 7,/* 1000Base-X only */
  1406. };
  1407. #define PHY_M_MAC_MODE_SEL(x) (((x)<<7) & PHY_M_MAC_MD_MSK)
  1408. /***** PHY_MARV_PHY_CTRL (page 3) 16 bit r/w LED Control Reg. *****/
  1409. enum {
  1410. PHY_M_LEDC_LOS_MSK = 0xf<<12,/* Bit 15..12: LOS LED Ctrl. Mask */
  1411. PHY_M_LEDC_INIT_MSK = 0xf<<8, /* Bit 11.. 8: INIT LED Ctrl. Mask */
  1412. PHY_M_LEDC_STA1_MSK = 0xf<<4,/* Bit 7.. 4: STAT1 LED Ctrl. Mask */
  1413. PHY_M_LEDC_STA0_MSK = 0xf, /* Bit 3.. 0: STAT0 LED Ctrl. Mask */
  1414. };
  1415. #define PHY_M_LEDC_LOS_CTRL(x) (((x)<<12) & PHY_M_LEDC_LOS_MSK)
  1416. #define PHY_M_LEDC_INIT_CTRL(x) (((x)<<8) & PHY_M_LEDC_INIT_MSK)
  1417. #define PHY_M_LEDC_STA1_CTRL(x) (((x)<<4) & PHY_M_LEDC_STA1_MSK)
  1418. #define PHY_M_LEDC_STA0_CTRL(x) (((x)<<0) & PHY_M_LEDC_STA0_MSK)
  1419. /* GMAC registers */
  1420. /* Port Registers */
  1421. enum {
  1422. GM_GP_STAT = 0x0000, /* 16 bit r/o General Purpose Status */
  1423. GM_GP_CTRL = 0x0004, /* 16 bit r/w General Purpose Control */
  1424. GM_TX_CTRL = 0x0008, /* 16 bit r/w Transmit Control Reg. */
  1425. GM_RX_CTRL = 0x000c, /* 16 bit r/w Receive Control Reg. */
  1426. GM_TX_FLOW_CTRL = 0x0010, /* 16 bit r/w Transmit Flow-Control */
  1427. GM_TX_PARAM = 0x0014, /* 16 bit r/w Transmit Parameter Reg. */
  1428. GM_SERIAL_MODE = 0x0018, /* 16 bit r/w Serial Mode Register */
  1429. /* Source Address Registers */
  1430. GM_SRC_ADDR_1L = 0x001c, /* 16 bit r/w Source Address 1 (low) */
  1431. GM_SRC_ADDR_1M = 0x0020, /* 16 bit r/w Source Address 1 (middle) */
  1432. GM_SRC_ADDR_1H = 0x0024, /* 16 bit r/w Source Address 1 (high) */
  1433. GM_SRC_ADDR_2L = 0x0028, /* 16 bit r/w Source Address 2 (low) */
  1434. GM_SRC_ADDR_2M = 0x002c, /* 16 bit r/w Source Address 2 (middle) */
  1435. GM_SRC_ADDR_2H = 0x0030, /* 16 bit r/w Source Address 2 (high) */
  1436. /* Multicast Address Hash Registers */
  1437. GM_MC_ADDR_H1 = 0x0034, /* 16 bit r/w Multicast Address Hash 1 */
  1438. GM_MC_ADDR_H2 = 0x0038, /* 16 bit r/w Multicast Address Hash 2 */
  1439. GM_MC_ADDR_H3 = 0x003c, /* 16 bit r/w Multicast Address Hash 3 */
  1440. GM_MC_ADDR_H4 = 0x0040, /* 16 bit r/w Multicast Address Hash 4 */
  1441. /* Interrupt Source Registers */
  1442. GM_TX_IRQ_SRC = 0x0044, /* 16 bit r/o Tx Overflow IRQ Source */
  1443. GM_RX_IRQ_SRC = 0x0048, /* 16 bit r/o Rx Overflow IRQ Source */
  1444. GM_TR_IRQ_SRC = 0x004c, /* 16 bit r/o Tx/Rx Over. IRQ Source */
  1445. /* Interrupt Mask Registers */
  1446. GM_TX_IRQ_MSK = 0x0050, /* 16 bit r/w Tx Overflow IRQ Mask */
  1447. GM_RX_IRQ_MSK = 0x0054, /* 16 bit r/w Rx Overflow IRQ Mask */
  1448. GM_TR_IRQ_MSK = 0x0058, /* 16 bit r/w Tx/Rx Over. IRQ Mask */
  1449. /* Serial Management Interface (SMI) Registers */
  1450. GM_SMI_CTRL = 0x0080, /* 16 bit r/w SMI Control Register */
  1451. GM_SMI_DATA = 0x0084, /* 16 bit r/w SMI Data Register */
  1452. GM_PHY_ADDR = 0x0088, /* 16 bit r/w GPHY Address Register */
  1453. /* MIB Counters */
  1454. GM_MIB_CNT_BASE = 0x0100, /* Base Address of MIB Counters */
  1455. GM_MIB_CNT_END = 0x025C, /* Last MIB counter */
  1456. };
  1457. /*
  1458. * MIB Counters base address definitions (low word) -
  1459. * use offset 4 for access to high word (32 bit r/o)
  1460. */
  1461. enum {
  1462. GM_RXF_UC_OK = GM_MIB_CNT_BASE + 0, /* Unicast Frames Received OK */
  1463. GM_RXF_BC_OK = GM_MIB_CNT_BASE + 8, /* Broadcast Frames Received OK */
  1464. GM_RXF_MPAUSE = GM_MIB_CNT_BASE + 16, /* Pause MAC Ctrl Frames Received */
  1465. GM_RXF_MC_OK = GM_MIB_CNT_BASE + 24, /* Multicast Frames Received OK */
  1466. GM_RXF_FCS_ERR = GM_MIB_CNT_BASE + 32, /* Rx Frame Check Seq. Error */
  1467. GM_RXO_OK_LO = GM_MIB_CNT_BASE + 48, /* Octets Received OK Low */
  1468. GM_RXO_OK_HI = GM_MIB_CNT_BASE + 56, /* Octets Received OK High */
  1469. GM_RXO_ERR_LO = GM_MIB_CNT_BASE + 64, /* Octets Received Invalid Low */
  1470. GM_RXO_ERR_HI = GM_MIB_CNT_BASE + 72, /* Octets Received Invalid High */
  1471. GM_RXF_SHT = GM_MIB_CNT_BASE + 80, /* Frames <64 Byte Received OK */
  1472. GM_RXE_FRAG = GM_MIB_CNT_BASE + 88, /* Frames <64 Byte Received with FCS Err */
  1473. GM_RXF_64B = GM_MIB_CNT_BASE + 96, /* 64 Byte Rx Frame */
  1474. GM_RXF_127B = GM_MIB_CNT_BASE + 104,/* 65-127 Byte Rx Frame */
  1475. GM_RXF_255B = GM_MIB_CNT_BASE + 112,/* 128-255 Byte Rx Frame */
  1476. GM_RXF_511B = GM_MIB_CNT_BASE + 120,/* 256-511 Byte Rx Frame */
  1477. GM_RXF_1023B = GM_MIB_CNT_BASE + 128,/* 512-1023 Byte Rx Frame */
  1478. GM_RXF_1518B = GM_MIB_CNT_BASE + 136,/* 1024-1518 Byte Rx Frame */
  1479. GM_RXF_MAX_SZ = GM_MIB_CNT_BASE + 144,/* 1519-MaxSize Byte Rx Frame */
  1480. GM_RXF_LNG_ERR = GM_MIB_CNT_BASE + 152,/* Rx Frame too Long Error */
  1481. GM_RXF_JAB_PKT = GM_MIB_CNT_BASE + 160,/* Rx Jabber Packet Frame */
  1482. GM_RXE_FIFO_OV = GM_MIB_CNT_BASE + 176,/* Rx FIFO overflow Event */
  1483. GM_TXF_UC_OK = GM_MIB_CNT_BASE + 192,/* Unicast Frames Xmitted OK */
  1484. GM_TXF_BC_OK = GM_MIB_CNT_BASE + 200,/* Broadcast Frames Xmitted OK */
  1485. GM_TXF_MPAUSE = GM_MIB_CNT_BASE + 208,/* Pause MAC Ctrl Frames Xmitted */
  1486. GM_TXF_MC_OK = GM_MIB_CNT_BASE + 216,/* Multicast Frames Xmitted OK */
  1487. GM_TXO_OK_LO = GM_MIB_CNT_BASE + 224,/* Octets Transmitted OK Low */
  1488. GM_TXO_OK_HI = GM_MIB_CNT_BASE + 232,/* Octets Transmitted OK High */
  1489. GM_TXF_64B = GM_MIB_CNT_BASE + 240,/* 64 Byte Tx Frame */
  1490. GM_TXF_127B = GM_MIB_CNT_BASE + 248,/* 65-127 Byte Tx Frame */
  1491. GM_TXF_255B = GM_MIB_CNT_BASE + 256,/* 128-255 Byte Tx Frame */
  1492. GM_TXF_511B = GM_MIB_CNT_BASE + 264,/* 256-511 Byte Tx Frame */
  1493. GM_TXF_1023B = GM_MIB_CNT_BASE + 272,/* 512-1023 Byte Tx Frame */
  1494. GM_TXF_1518B = GM_MIB_CNT_BASE + 280,/* 1024-1518 Byte Tx Frame */
  1495. GM_TXF_MAX_SZ = GM_MIB_CNT_BASE + 288,/* 1519-MaxSize Byte Tx Frame */
  1496. GM_TXF_COL = GM_MIB_CNT_BASE + 304,/* Tx Collision */
  1497. GM_TXF_LAT_COL = GM_MIB_CNT_BASE + 312,/* Tx Late Collision */
  1498. GM_TXF_ABO_COL = GM_MIB_CNT_BASE + 320,/* Tx aborted due to Exces. Col. */
  1499. GM_TXF_MUL_COL = GM_MIB_CNT_BASE + 328,/* Tx Multiple Collision */
  1500. GM_TXF_SNG_COL = GM_MIB_CNT_BASE + 336,/* Tx Single Collision */
  1501. GM_TXE_FIFO_UR = GM_MIB_CNT_BASE + 344,/* Tx FIFO Underrun Event */
  1502. };
  1503. /* GMAC Bit Definitions */
  1504. /* GM_GP_STAT 16 bit r/o General Purpose Status Register */
  1505. enum {
  1506. GM_GPSR_SPEED = 1<<15, /* Bit 15: Port Speed (1 = 100 Mbps) */
  1507. GM_GPSR_DUPLEX = 1<<14, /* Bit 14: Duplex Mode (1 = Full) */
  1508. GM_GPSR_FC_TX_DIS = 1<<13, /* Bit 13: Tx Flow-Control Mode Disabled */
  1509. GM_GPSR_LINK_UP = 1<<12, /* Bit 12: Link Up Status */
  1510. GM_GPSR_PAUSE = 1<<11, /* Bit 11: Pause State */
  1511. GM_GPSR_TX_ACTIVE = 1<<10, /* Bit 10: Tx in Progress */
  1512. GM_GPSR_EXC_COL = 1<<9, /* Bit 9: Excessive Collisions Occurred */
  1513. GM_GPSR_LAT_COL = 1<<8, /* Bit 8: Late Collisions Occurred */
  1514. GM_GPSR_PHY_ST_CH = 1<<5, /* Bit 5: PHY Status Change */
  1515. GM_GPSR_GIG_SPEED = 1<<4, /* Bit 4: Gigabit Speed (1 = 1000 Mbps) */
  1516. GM_GPSR_PART_MODE = 1<<3, /* Bit 3: Partition mode */
  1517. GM_GPSR_FC_RX_DIS = 1<<2, /* Bit 2: Rx Flow-Control Mode Disabled */
  1518. GM_GPSR_PROM_EN = 1<<1, /* Bit 1: Promiscuous Mode Enabled */
  1519. };
  1520. /* GM_GP_CTRL 16 bit r/w General Purpose Control Register */
  1521. enum {
  1522. GM_GPCR_PROM_ENA = 1<<14, /* Bit 14: Enable Promiscuous Mode */
  1523. GM_GPCR_FC_TX_DIS = 1<<13, /* Bit 13: Disable Tx Flow-Control Mode */
  1524. GM_GPCR_TX_ENA = 1<<12, /* Bit 12: Enable Transmit */
  1525. GM_GPCR_RX_ENA = 1<<11, /* Bit 11: Enable Receive */
  1526. GM_GPCR_BURST_ENA = 1<<10, /* Bit 10: Enable Burst Mode */
  1527. GM_GPCR_LOOP_ENA = 1<<9, /* Bit 9: Enable MAC Loopback Mode */
  1528. GM_GPCR_PART_ENA = 1<<8, /* Bit 8: Enable Partition Mode */
  1529. GM_GPCR_GIGS_ENA = 1<<7, /* Bit 7: Gigabit Speed (1000 Mbps) */
  1530. GM_GPCR_FL_PASS = 1<<6, /* Bit 6: Force Link Pass */
  1531. GM_GPCR_DUP_FULL = 1<<5, /* Bit 5: Full Duplex Mode */
  1532. GM_GPCR_FC_RX_DIS = 1<<4, /* Bit 4: Disable Rx Flow-Control Mode */
  1533. GM_GPCR_SPEED_100 = 1<<3, /* Bit 3: Port Speed 100 Mbps */
  1534. GM_GPCR_AU_DUP_DIS = 1<<2, /* Bit 2: Disable Auto-Update Duplex */
  1535. GM_GPCR_AU_FCT_DIS = 1<<1, /* Bit 1: Disable Auto-Update Flow-C. */
  1536. GM_GPCR_AU_SPD_DIS = 1<<0, /* Bit 0: Disable Auto-Update Speed */
  1537. };
  1538. #define GM_GPCR_SPEED_1000 (GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
  1539. /* GM_TX_CTRL 16 bit r/w Transmit Control Register */
  1540. enum {
  1541. GM_TXCR_FORCE_JAM = 1<<15, /* Bit 15: Force Jam / Flow-Control */
  1542. GM_TXCR_CRC_DIS = 1<<14, /* Bit 14: Disable insertion of CRC */
  1543. GM_TXCR_PAD_DIS = 1<<13, /* Bit 13: Disable padding of packets */
  1544. GM_TXCR_COL_THR_MSK = 7<<10, /* Bit 12..10: Collision Threshold */
  1545. };
  1546. #define TX_COL_THR(x) (((x)<<10) & GM_TXCR_COL_THR_MSK)
  1547. #define TX_COL_DEF 0x04
  1548. /* GM_RX_CTRL 16 bit r/w Receive Control Register */
  1549. enum {
  1550. GM_RXCR_UCF_ENA = 1<<15, /* Bit 15: Enable Unicast filtering */
  1551. GM_RXCR_MCF_ENA = 1<<14, /* Bit 14: Enable Multicast filtering */
  1552. GM_RXCR_CRC_DIS = 1<<13, /* Bit 13: Remove 4-byte CRC */
  1553. GM_RXCR_PASS_FC = 1<<12, /* Bit 12: Pass FC packets to FIFO */
  1554. };
  1555. /* GM_TX_PARAM 16 bit r/w Transmit Parameter Register */
  1556. enum {
  1557. GM_TXPA_JAMLEN_MSK = 0x03<<14, /* Bit 15..14: Jam Length */
  1558. GM_TXPA_JAMIPG_MSK = 0x1f<<9, /* Bit 13..9: Jam IPG */
  1559. GM_TXPA_JAMDAT_MSK = 0x1f<<4, /* Bit 8..4: IPG Jam to Data */
  1560. GM_TXPA_BO_LIM_MSK = 0x0f, /* Bit 3.. 0: Backoff Limit Mask */
  1561. TX_JAM_LEN_DEF = 0x03,
  1562. TX_JAM_IPG_DEF = 0x0b,
  1563. TX_IPG_JAM_DEF = 0x1c,
  1564. TX_BOF_LIM_DEF = 0x04,
  1565. };
  1566. #define TX_JAM_LEN_VAL(x) (((x)<<14) & GM_TXPA_JAMLEN_MSK)
  1567. #define TX_JAM_IPG_VAL(x) (((x)<<9) & GM_TXPA_JAMIPG_MSK)
  1568. #define TX_IPG_JAM_DATA(x) (((x)<<4) & GM_TXPA_JAMDAT_MSK)
  1569. #define TX_BACK_OFF_LIM(x) ((x) & GM_TXPA_BO_LIM_MSK)
  1570. /* GM_SERIAL_MODE 16 bit r/w Serial Mode Register */
  1571. enum {
  1572. GM_SMOD_DATABL_MSK = 0x1f<<11, /* Bit 15..11: Data Blinder (r/o) */
  1573. GM_SMOD_LIMIT_4 = 1<<10, /* 4 consecutive Tx trials */
  1574. GM_SMOD_VLAN_ENA = 1<<9, /* Enable VLAN (Max. Frame Len) */
  1575. GM_SMOD_JUMBO_ENA = 1<<8, /* Enable Jumbo (Max. Frame Len) */
  1576. GM_NEW_FLOW_CTRL = 1<<6, /* Enable New Flow-Control */
  1577. GM_SMOD_IPG_MSK = 0x1f /* Bit 4..0: Inter-Packet Gap (IPG) */
  1578. };
  1579. #define DATA_BLIND_VAL(x) (((x)<<11) & GM_SMOD_DATABL_MSK)
  1580. #define IPG_DATA_VAL(x) (x & GM_SMOD_IPG_MSK)
  1581. #define DATA_BLIND_DEF 0x04
  1582. #define IPG_DATA_DEF_1000 0x1e
  1583. #define IPG_DATA_DEF_10_100 0x18
  1584. /* GM_SMI_CTRL 16 bit r/w SMI Control Register */
  1585. enum {
  1586. GM_SMI_CT_PHY_A_MSK = 0x1f<<11,/* Bit 15..11: PHY Device Address */
  1587. GM_SMI_CT_REG_A_MSK = 0x1f<<6,/* Bit 10.. 6: PHY Register Address */
  1588. GM_SMI_CT_OP_RD = 1<<5, /* Bit 5: OpCode Read (0=Write)*/
  1589. GM_SMI_CT_RD_VAL = 1<<4, /* Bit 4: Read Valid (Read completed) */
  1590. GM_SMI_CT_BUSY = 1<<3, /* Bit 3: Busy (Operation in progress) */
  1591. };
  1592. #define GM_SMI_CT_PHY_AD(x) (((u16)(x)<<11) & GM_SMI_CT_PHY_A_MSK)
  1593. #define GM_SMI_CT_REG_AD(x) (((u16)(x)<<6) & GM_SMI_CT_REG_A_MSK)
  1594. /* GM_PHY_ADDR 16 bit r/w GPHY Address Register */
  1595. enum {
  1596. GM_PAR_MIB_CLR = 1<<5, /* Bit 5: Set MIB Clear Counter Mode */
  1597. GM_PAR_MIB_TST = 1<<4, /* Bit 4: MIB Load Counter (Test Mode) */
  1598. };
  1599. /* Receive Frame Status Encoding */
  1600. enum {
  1601. GMR_FS_LEN = 0x7fff<<16, /* Bit 30..16: Rx Frame Length */
  1602. GMR_FS_VLAN = 1<<13, /* VLAN Packet */
  1603. GMR_FS_JABBER = 1<<12, /* Jabber Packet */
  1604. GMR_FS_UN_SIZE = 1<<11, /* Undersize Packet */
  1605. GMR_FS_MC = 1<<10, /* Multicast Packet */
  1606. GMR_FS_BC = 1<<9, /* Broadcast Packet */
  1607. GMR_FS_RX_OK = 1<<8, /* Receive OK (Good Packet) */
  1608. GMR_FS_GOOD_FC = 1<<7, /* Good Flow-Control Packet */
  1609. GMR_FS_BAD_FC = 1<<6, /* Bad Flow-Control Packet */
  1610. GMR_FS_MII_ERR = 1<<5, /* MII Error */
  1611. GMR_FS_LONG_ERR = 1<<4, /* Too Long Packet */
  1612. GMR_FS_FRAGMENT = 1<<3, /* Fragment */
  1613. GMR_FS_CRC_ERR = 1<<1, /* CRC Error */
  1614. GMR_FS_RX_FF_OV = 1<<0, /* Rx FIFO Overflow */
  1615. GMR_FS_ANY_ERR = GMR_FS_RX_FF_OV | GMR_FS_CRC_ERR |
  1616. GMR_FS_FRAGMENT | GMR_FS_LONG_ERR |
  1617. GMR_FS_MII_ERR | GMR_FS_BAD_FC |
  1618. GMR_FS_UN_SIZE | GMR_FS_JABBER,
  1619. };
  1620. /* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
  1621. enum {
  1622. RX_GCLKMAC_ENA = 1<<31, /* RX MAC Clock Gating Enable */
  1623. RX_GCLKMAC_OFF = 1<<30,
  1624. RX_STFW_DIS = 1<<29, /* RX Store and Forward Enable */
  1625. RX_STFW_ENA = 1<<28,
  1626. RX_TRUNC_ON = 1<<27, /* enable packet truncation */
  1627. RX_TRUNC_OFF = 1<<26, /* disable packet truncation */
  1628. RX_VLAN_STRIP_ON = 1<<25, /* enable VLAN stripping */
  1629. RX_VLAN_STRIP_OFF = 1<<24, /* disable VLAN stripping */
  1630. RX_MACSEC_FLUSH_ON = 1<<23,
  1631. RX_MACSEC_FLUSH_OFF = 1<<22,
  1632. RX_MACSEC_ASF_FLUSH_ON = 1<<21,
  1633. RX_MACSEC_ASF_FLUSH_OFF = 1<<20,
  1634. GMF_RX_OVER_ON = 1<<19, /* enable flushing on receive overrun */
  1635. GMF_RX_OVER_OFF = 1<<18, /* disable flushing on receive overrun */
  1636. GMF_ASF_RX_OVER_ON = 1<<17, /* enable flushing of ASF when overrun */
  1637. GMF_ASF_RX_OVER_OFF = 1<<16, /* disable flushing of ASF when overrun */
  1638. GMF_WP_TST_ON = 1<<14, /* Write Pointer Test On */
  1639. GMF_WP_TST_OFF = 1<<13, /* Write Pointer Test Off */
  1640. GMF_WP_STEP = 1<<12, /* Write Pointer Step/Increment */
  1641. GMF_RP_TST_ON = 1<<10, /* Read Pointer Test On */
  1642. GMF_RP_TST_OFF = 1<<9, /* Read Pointer Test Off */
  1643. GMF_RP_STEP = 1<<8, /* Read Pointer Step/Increment */
  1644. GMF_RX_F_FL_ON = 1<<7, /* Rx FIFO Flush Mode On */
  1645. GMF_RX_F_FL_OFF = 1<<6, /* Rx FIFO Flush Mode Off */
  1646. GMF_CLI_RX_FO = 1<<5, /* Clear IRQ Rx FIFO Overrun */
  1647. GMF_CLI_RX_C = 1<<4, /* Clear IRQ Rx Frame Complete */
  1648. GMF_OPER_ON = 1<<3, /* Operational Mode On */
  1649. GMF_OPER_OFF = 1<<2, /* Operational Mode Off */
  1650. GMF_RST_CLR = 1<<1, /* Clear GMAC FIFO Reset */
  1651. GMF_RST_SET = 1<<0, /* Set GMAC FIFO Reset */
  1652. RX_GMF_FL_THR_DEF = 0xa, /* flush threshold (default) */
  1653. GMF_RX_CTRL_DEF = GMF_OPER_ON | GMF_RX_F_FL_ON,
  1654. };
  1655. /* RX_GMF_FL_CTRL 16 bit Rx GMAC FIFO Flush Control (Yukon-Supreme) */
  1656. enum {
  1657. RX_IPV6_SA_MOB_ENA = 1<<9, /* IPv6 SA Mobility Support Enable */
  1658. RX_IPV6_SA_MOB_DIS = 1<<8, /* IPv6 SA Mobility Support Disable */
  1659. RX_IPV6_DA_MOB_ENA = 1<<7, /* IPv6 DA Mobility Support Enable */
  1660. RX_IPV6_DA_MOB_DIS = 1<<6, /* IPv6 DA Mobility Support Disable */
  1661. RX_PTR_SYNCDLY_ENA = 1<<5, /* Pointers Delay Synch Enable */
  1662. RX_PTR_SYNCDLY_DIS = 1<<4, /* Pointers Delay Synch Disable */
  1663. RX_ASF_NEWFLAG_ENA = 1<<3, /* RX ASF Flag New Logic Enable */
  1664. RX_ASF_NEWFLAG_DIS = 1<<2, /* RX ASF Flag New Logic Disable */
  1665. RX_FLSH_MISSPKT_ENA = 1<<1, /* RX Flush Miss-Packet Enable */
  1666. RX_FLSH_MISSPKT_DIS = 1<<0, /* RX Flush Miss-Packet Disable */
  1667. };
  1668. /* TX_GMF_EA 32 bit Tx GMAC FIFO End Address */
  1669. enum {
  1670. TX_DYN_WM_ENA = 3, /* Yukon-FE+ specific */
  1671. };
  1672. /* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
  1673. enum {
  1674. TX_STFW_DIS = 1<<31,/* Disable Store & Forward */
  1675. TX_STFW_ENA = 1<<30,/* Enable Store & Forward */
  1676. TX_VLAN_TAG_ON = 1<<25,/* enable VLAN tagging */
  1677. TX_VLAN_TAG_OFF = 1<<24,/* disable VLAN tagging */
  1678. TX_PCI_JUM_ENA = 1<<23,/* PCI Jumbo Mode enable */
  1679. TX_PCI_JUM_DIS = 1<<22,/* PCI Jumbo Mode enable */
  1680. GMF_WSP_TST_ON = 1<<18,/* Write Shadow Pointer Test On */
  1681. GMF_WSP_TST_OFF = 1<<17,/* Write Shadow Pointer Test Off */
  1682. GMF_WSP_STEP = 1<<16,/* Write Shadow Pointer Step/Increment */
  1683. GMF_CLI_TX_FU = 1<<6, /* Clear IRQ Tx FIFO Underrun */
  1684. GMF_CLI_TX_FC = 1<<5, /* Clear IRQ Tx Frame Complete */
  1685. GMF_CLI_TX_PE = 1<<4, /* Clear IRQ Tx Parity Error */
  1686. };
  1687. /* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
  1688. enum {
  1689. GMT_ST_START = 1<<2, /* Start Time Stamp Timer */
  1690. GMT_ST_STOP = 1<<1, /* Stop Time Stamp Timer */
  1691. GMT_ST_CLR_IRQ = 1<<0, /* Clear Time Stamp Timer IRQ */
  1692. };
  1693. /* B28_Y2_ASF_STAT_CMD 32 bit ASF Status and Command Reg */
  1694. enum {
  1695. Y2_ASF_OS_PRES = 1<<4, /* ASF operation system present */
  1696. Y2_ASF_RESET = 1<<3, /* ASF system in reset state */
  1697. Y2_ASF_RUNNING = 1<<2, /* ASF system operational */
  1698. Y2_ASF_CLR_HSTI = 1<<1, /* Clear ASF IRQ */
  1699. Y2_ASF_IRQ = 1<<0, /* Issue an IRQ to ASF system */
  1700. Y2_ASF_UC_STATE = 3<<2, /* ASF uC State */
  1701. Y2_ASF_CLK_HALT = 0, /* ASF system clock stopped */
  1702. };
  1703. /* B28_Y2_ASF_HOST_COM 32 bit ASF Host Communication Reg */
  1704. enum {
  1705. Y2_ASF_CLR_ASFI = 1<<1, /* Clear host IRQ */
  1706. Y2_ASF_HOST_IRQ = 1<<0, /* Issue an IRQ to HOST system */
  1707. };
  1708. /* HCU_CCSR CPU Control and Status Register */
  1709. enum {
  1710. HCU_CCSR_SMBALERT_MONITOR= 1<<27, /* SMBALERT pin monitor */
  1711. HCU_CCSR_CPU_SLEEP = 1<<26, /* CPU sleep status */
  1712. /* Clock Stretching Timeout */
  1713. HCU_CCSR_CS_TO = 1<<25,
  1714. HCU_CCSR_WDOG = 1<<24, /* Watchdog Reset */
  1715. HCU_CCSR_CLR_IRQ_HOST = 1<<17, /* Clear IRQ_HOST */
  1716. HCU_CCSR_SET_IRQ_HCU = 1<<16, /* Set IRQ_HCU */
  1717. HCU_CCSR_AHB_RST = 1<<9, /* Reset AHB bridge */
  1718. HCU_CCSR_CPU_RST_MODE = 1<<8, /* CPU Reset Mode */
  1719. HCU_CCSR_SET_SYNC_CPU = 1<<5,
  1720. HCU_CCSR_CPU_CLK_DIVIDE_MSK = 3<<3,/* CPU Clock Divide */
  1721. HCU_CCSR_CPU_CLK_DIVIDE_BASE= 1<<3,
  1722. HCU_CCSR_OS_PRSNT = 1<<2, /* ASF OS Present */
  1723. /* Microcontroller State */
  1724. HCU_CCSR_UC_STATE_MSK = 3,
  1725. HCU_CCSR_UC_STATE_BASE = 1<<0,
  1726. HCU_CCSR_ASF_RESET = 0,
  1727. HCU_CCSR_ASF_HALTED = 1<<1,
  1728. HCU_CCSR_ASF_RUNNING = 1<<0,
  1729. };
  1730. /* HCU_HCSR Host Control and Status Register */
  1731. enum {
  1732. HCU_HCSR_SET_IRQ_CPU = 1<<16, /* Set IRQ_CPU */
  1733. HCU_HCSR_CLR_IRQ_HCU = 1<<1, /* Clear IRQ_HCU */
  1734. HCU_HCSR_SET_IRQ_HOST = 1<<0, /* Set IRQ_HOST */
  1735. };
  1736. /* STAT_CTRL 32 bit Status BMU control register (Yukon-2 only) */
  1737. enum {
  1738. SC_STAT_CLR_IRQ = 1<<4, /* Status Burst IRQ clear */
  1739. SC_STAT_OP_ON = 1<<3, /* Operational Mode On */
  1740. SC_STAT_OP_OFF = 1<<2, /* Operational Mode Off */
  1741. SC_STAT_RST_CLR = 1<<1, /* Clear Status Unit Reset (Enable) */
  1742. SC_STAT_RST_SET = 1<<0, /* Set Status Unit Reset */
  1743. };
  1744. /* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
  1745. enum {
  1746. GMC_SET_RST = 1<<15,/* MAC SEC RST */
  1747. GMC_SEC_RST_OFF = 1<<14,/* MAC SEC RSt OFF */
  1748. GMC_BYP_MACSECRX_ON = 1<<13,/* Bypass macsec RX */
  1749. GMC_BYP_MACSECRX_OFF= 1<<12,/* Bypass macsec RX off */
  1750. GMC_BYP_MACSECTX_ON = 1<<11,/* Bypass macsec TX */
  1751. GMC_BYP_MACSECTX_OFF= 1<<10,/* Bypass macsec TX off*/
  1752. GMC_BYP_RETR_ON = 1<<9, /* Bypass retransmit FIFO On */
  1753. GMC_BYP_RETR_OFF= 1<<8, /* Bypass retransmit FIFO Off */
  1754. GMC_H_BURST_ON = 1<<7, /* Half Duplex Burst Mode On */
  1755. GMC_H_BURST_OFF = 1<<6, /* Half Duplex Burst Mode Off */
  1756. GMC_F_LOOPB_ON = 1<<5, /* FIFO Loopback On */
  1757. GMC_F_LOOPB_OFF = 1<<4, /* FIFO Loopback Off */
  1758. GMC_PAUSE_ON = 1<<3, /* Pause On */
  1759. GMC_PAUSE_OFF = 1<<2, /* Pause Off */
  1760. GMC_RST_CLR = 1<<1, /* Clear GMAC Reset */
  1761. GMC_RST_SET = 1<<0, /* Set GMAC Reset */
  1762. };
  1763. /* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
  1764. enum {
  1765. GPC_TX_PAUSE = 1<<30, /* Tx pause enabled (ro) */
  1766. GPC_RX_PAUSE = 1<<29, /* Rx pause enabled (ro) */
  1767. GPC_SPEED = 3<<27, /* PHY speed (ro) */
  1768. GPC_LINK = 1<<26, /* Link up (ro) */
  1769. GPC_DUPLEX = 1<<25, /* Duplex (ro) */
  1770. GPC_CLOCK = 1<<24, /* 125Mhz clock stable (ro) */
  1771. GPC_PDOWN = 1<<23, /* Internal regulator 2.5 power down */
  1772. GPC_TSTMODE = 1<<22, /* Test mode */
  1773. GPC_REG18 = 1<<21, /* Reg18 Power down */
  1774. GPC_REG12SEL = 3<<19, /* Reg12 power setting */
  1775. GPC_REG18SEL = 3<<17, /* Reg18 power setting */
  1776. GPC_SPILOCK = 1<<16, /* SPI lock (ASF) */
  1777. GPC_LEDMUX = 3<<14, /* LED Mux */
  1778. GPC_INTPOL = 1<<13, /* Interrupt polarity */
  1779. GPC_DETECT = 1<<12, /* Energy detect */
  1780. GPC_1000HD = 1<<11, /* Enable 1000Mbit HD */
  1781. GPC_SLAVE = 1<<10, /* Slave mode */
  1782. GPC_PAUSE = 1<<9, /* Pause enable */
  1783. GPC_LEDCTL = 3<<6, /* GPHY Leds */
  1784. GPC_RST_CLR = 1<<1, /* Clear GPHY Reset */
  1785. GPC_RST_SET = 1<<0, /* Set GPHY Reset */
  1786. };
  1787. /* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
  1788. /* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
  1789. enum {
  1790. GM_IS_TX_CO_OV = 1<<5, /* Transmit Counter Overflow IRQ */
  1791. GM_IS_RX_CO_OV = 1<<4, /* Receive Counter Overflow IRQ */
  1792. GM_IS_TX_FF_UR = 1<<3, /* Transmit FIFO Underrun */
  1793. GM_IS_TX_COMPL = 1<<2, /* Frame Transmission Complete */
  1794. GM_IS_RX_FF_OR = 1<<1, /* Receive FIFO Overrun */
  1795. GM_IS_RX_COMPL = 1<<0, /* Frame Reception Complete */
  1796. #define GMAC_DEF_MSK (GM_IS_TX_FF_UR | GM_IS_RX_FF_OR)
  1797. };
  1798. /* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
  1799. enum { /* Bits 15.. 2: reserved */
  1800. GMLC_RST_CLR = 1<<1, /* Clear GMAC Link Reset */
  1801. GMLC_RST_SET = 1<<0, /* Set GMAC Link Reset */
  1802. };
  1803. /* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
  1804. enum {
  1805. WOL_CTL_LINK_CHG_OCC = 1<<15,
  1806. WOL_CTL_MAGIC_PKT_OCC = 1<<14,
  1807. WOL_CTL_PATTERN_OCC = 1<<13,
  1808. WOL_CTL_CLEAR_RESULT = 1<<12,
  1809. WOL_CTL_ENA_PME_ON_LINK_CHG = 1<<11,
  1810. WOL_CTL_DIS_PME_ON_LINK_CHG = 1<<10,
  1811. WOL_CTL_ENA_PME_ON_MAGIC_PKT = 1<<9,
  1812. WOL_CTL_DIS_PME_ON_MAGIC_PKT = 1<<8,
  1813. WOL_CTL_ENA_PME_ON_PATTERN = 1<<7,
  1814. WOL_CTL_DIS_PME_ON_PATTERN = 1<<6,
  1815. WOL_CTL_ENA_LINK_CHG_UNIT = 1<<5,
  1816. WOL_CTL_DIS_LINK_CHG_UNIT = 1<<4,
  1817. WOL_CTL_ENA_MAGIC_PKT_UNIT = 1<<3,
  1818. WOL_CTL_DIS_MAGIC_PKT_UNIT = 1<<2,
  1819. WOL_CTL_ENA_PATTERN_UNIT = 1<<1,
  1820. WOL_CTL_DIS_PATTERN_UNIT = 1<<0,
  1821. };
  1822. /* Control flags */
  1823. enum {
  1824. UDPTCP = 1<<0,
  1825. CALSUM = 1<<1,
  1826. WR_SUM = 1<<2,
  1827. INIT_SUM= 1<<3,
  1828. LOCK_SUM= 1<<4,
  1829. INS_VLAN= 1<<5,
  1830. EOP = 1<<7,
  1831. };
  1832. enum {
  1833. HW_OWNER = 1<<7,
  1834. OP_TCPWRITE = 0x11,
  1835. OP_TCPSTART = 0x12,
  1836. OP_TCPINIT = 0x14,
  1837. OP_TCPLCK = 0x18,
  1838. OP_TCPCHKSUM = OP_TCPSTART,
  1839. OP_TCPIS = OP_TCPINIT | OP_TCPSTART,
  1840. OP_TCPLW = OP_TCPLCK | OP_TCPWRITE,
  1841. OP_TCPLSW = OP_TCPLCK | OP_TCPSTART | OP_TCPWRITE,
  1842. OP_TCPLISW = OP_TCPLCK | OP_TCPINIT | OP_TCPSTART | OP_TCPWRITE,
  1843. OP_ADDR64 = 0x21,
  1844. OP_VLAN = 0x22,
  1845. OP_ADDR64VLAN = OP_ADDR64 | OP_VLAN,
  1846. OP_LRGLEN = 0x24,
  1847. OP_LRGLENVLAN = OP_LRGLEN | OP_VLAN,
  1848. OP_MSS = 0x28,
  1849. OP_MSSVLAN = OP_MSS | OP_VLAN,
  1850. OP_BUFFER = 0x40,
  1851. OP_PACKET = 0x41,
  1852. OP_LARGESEND = 0x43,
  1853. OP_LSOV2 = 0x45,
  1854. /* YUKON-2 STATUS opcodes defines */
  1855. OP_RXSTAT = 0x60,
  1856. OP_RXTIMESTAMP = 0x61,
  1857. OP_RXVLAN = 0x62,
  1858. OP_RXCHKS = 0x64,
  1859. OP_RXCHKSVLAN = OP_RXCHKS | OP_RXVLAN,
  1860. OP_RXTIMEVLAN = OP_RXTIMESTAMP | OP_RXVLAN,
  1861. OP_RSS_HASH = 0x65,
  1862. OP_TXINDEXLE = 0x68,
  1863. OP_MACSEC = 0x6c,
  1864. OP_PUTIDX = 0x70,
  1865. };
  1866. enum status_css {
  1867. CSS_TCPUDPCSOK = 1<<7, /* TCP / UDP checksum is ok */
  1868. CSS_ISUDP = 1<<6, /* packet is a UDP packet */
  1869. CSS_ISTCP = 1<<5, /* packet is a TCP packet */
  1870. CSS_ISIPFRAG = 1<<4, /* packet is a TCP/UDP frag, CS calc not done */
  1871. CSS_ISIPV6 = 1<<3, /* packet is a IPv6 packet */
  1872. CSS_IPV4CSUMOK = 1<<2, /* IP v4: TCP header checksum is ok */
  1873. CSS_ISIPV4 = 1<<1, /* packet is a IPv4 packet */
  1874. CSS_LINK_BIT = 1<<0, /* port number (legacy) */
  1875. };
  1876. /* Yukon 2 hardware interface */
  1877. struct sky2_tx_le {
  1878. __le32 addr;
  1879. __le16 length; /* also vlan tag or checksum start */
  1880. u8 ctrl;
  1881. u8 opcode;
  1882. } __packed;
  1883. struct sky2_rx_le {
  1884. __le32 addr;
  1885. __le16 length;
  1886. u8 ctrl;
  1887. u8 opcode;
  1888. } __packed;
  1889. struct sky2_status_le {
  1890. __le32 status; /* also checksum */
  1891. __le16 length; /* also vlan tag */
  1892. u8 css;
  1893. u8 opcode;
  1894. } __packed;
  1895. struct tx_ring_info {
  1896. struct sk_buff *skb;
  1897. unsigned long flags;
  1898. #define TX_MAP_SINGLE 0x0001
  1899. #define TX_MAP_PAGE 0x0002
  1900. DEFINE_DMA_UNMAP_ADDR(mapaddr);
  1901. DEFINE_DMA_UNMAP_LEN(maplen);
  1902. };
  1903. struct rx_ring_info {
  1904. struct sk_buff *skb;
  1905. dma_addr_t data_addr;
  1906. DEFINE_DMA_UNMAP_LEN(data_size);
  1907. dma_addr_t frag_addr[ETH_JUMBO_MTU >> PAGE_SHIFT];
  1908. };
  1909. enum flow_control {
  1910. FC_NONE = 0,
  1911. FC_TX = 1,
  1912. FC_RX = 2,
  1913. FC_BOTH = 3,
  1914. };
  1915. struct sky2_stats {
  1916. struct u64_stats_sync syncp;
  1917. u64 packets;
  1918. u64 bytes;
  1919. };
  1920. struct sky2_port {
  1921. struct sky2_hw *hw;
  1922. struct net_device *netdev;
  1923. unsigned port;
  1924. u32 msg_enable;
  1925. spinlock_t phy_lock;
  1926. struct tx_ring_info *tx_ring;
  1927. struct sky2_tx_le *tx_le;
  1928. struct sky2_stats tx_stats;
  1929. u16 tx_ring_size;
  1930. u16 tx_cons; /* next le to check */
  1931. u16 tx_prod; /* next le to use */
  1932. u16 tx_next; /* debug only */
  1933. u16 tx_pending;
  1934. u16 tx_last_mss;
  1935. u32 tx_last_upper;
  1936. u32 tx_tcpsum;
  1937. struct rx_ring_info *rx_ring ____cacheline_aligned_in_smp;
  1938. struct sky2_rx_le *rx_le;
  1939. struct sky2_stats rx_stats;
  1940. u16 rx_next; /* next re to check */
  1941. u16 rx_put; /* next le index to use */
  1942. u16 rx_pending;
  1943. u16 rx_data_size;
  1944. u16 rx_nfrags;
  1945. struct {
  1946. unsigned long last;
  1947. u32 mac_rp;
  1948. u8 mac_lev;
  1949. u8 fifo_rp;
  1950. u8 fifo_lev;
  1951. } check;
  1952. dma_addr_t rx_le_map;
  1953. dma_addr_t tx_le_map;
  1954. u16 advertising; /* ADVERTISED_ bits */
  1955. u16 speed; /* SPEED_1000, SPEED_100, ... */
  1956. u8 wol; /* WAKE_ bits */
  1957. u8 duplex; /* DUPLEX_HALF, DUPLEX_FULL */
  1958. u16 flags;
  1959. #define SKY2_FLAG_AUTO_SPEED 0x0002
  1960. #define SKY2_FLAG_AUTO_PAUSE 0x0004
  1961. enum flow_control flow_mode;
  1962. enum flow_control flow_status;
  1963. #ifdef CONFIG_SKY2_DEBUG
  1964. struct dentry *debugfs;
  1965. #endif
  1966. };
  1967. struct sky2_hw {
  1968. void __iomem *regs;
  1969. struct pci_dev *pdev;
  1970. struct napi_struct napi;
  1971. struct net_device *dev[2];
  1972. unsigned long flags;
  1973. #define SKY2_HW_USE_MSI 0x00000001
  1974. #define SKY2_HW_FIBRE_PHY 0x00000002
  1975. #define SKY2_HW_GIGABIT 0x00000004
  1976. #define SKY2_HW_NEWER_PHY 0x00000008
  1977. #define SKY2_HW_RAM_BUFFER 0x00000010
  1978. #define SKY2_HW_NEW_LE 0x00000020 /* new LSOv2 format */
  1979. #define SKY2_HW_AUTO_TX_SUM 0x00000040 /* new IP decode for Tx */
  1980. #define SKY2_HW_ADV_POWER_CTL 0x00000080 /* additional PHY power regs */
  1981. #define SKY2_HW_RSS_BROKEN 0x00000100
  1982. #define SKY2_HW_VLAN_BROKEN 0x00000200
  1983. #define SKY2_HW_RSS_CHKSUM 0x00000400 /* RSS requires chksum */
  1984. #define SKY2_HW_IRQ_SETUP 0x00000800
  1985. u8 chip_id;
  1986. u8 chip_rev;
  1987. u8 pmd_type;
  1988. u8 ports;
  1989. struct sky2_status_le *st_le;
  1990. u32 st_size;
  1991. u32 st_idx;
  1992. dma_addr_t st_dma;
  1993. struct timer_list watchdog_timer;
  1994. struct work_struct restart_work;
  1995. wait_queue_head_t msi_wait;
  1996. char irq_name[0];
  1997. };
  1998. static inline int sky2_is_copper(const struct sky2_hw *hw)
  1999. {
  2000. return !(hw->flags & SKY2_HW_FIBRE_PHY);
  2001. }
  2002. /* Register accessor for memory mapped device */
  2003. static inline u32 sky2_read32(const struct sky2_hw *hw, unsigned reg)
  2004. {
  2005. return readl(hw->regs + reg);
  2006. }
  2007. static inline u16 sky2_read16(const struct sky2_hw *hw, unsigned reg)
  2008. {
  2009. return readw(hw->regs + reg);
  2010. }
  2011. static inline u8 sky2_read8(const struct sky2_hw *hw, unsigned reg)
  2012. {
  2013. return readb(hw->regs + reg);
  2014. }
  2015. static inline void sky2_write32(const struct sky2_hw *hw, unsigned reg, u32 val)
  2016. {
  2017. writel(val, hw->regs + reg);
  2018. }
  2019. static inline void sky2_write16(const struct sky2_hw *hw, unsigned reg, u16 val)
  2020. {
  2021. writew(val, hw->regs + reg);
  2022. }
  2023. static inline void sky2_write8(const struct sky2_hw *hw, unsigned reg, u8 val)
  2024. {
  2025. writeb(val, hw->regs + reg);
  2026. }
  2027. /* Yukon PHY related registers */
  2028. #define SK_GMAC_REG(port,reg) \
  2029. (BASE_GMAC_1 + (port) * (BASE_GMAC_2-BASE_GMAC_1) + (reg))
  2030. #define GM_PHY_RETRIES 100
  2031. static inline u16 gma_read16(const struct sky2_hw *hw, unsigned port, unsigned reg)
  2032. {
  2033. return sky2_read16(hw, SK_GMAC_REG(port,reg));
  2034. }
  2035. static inline u32 gma_read32(struct sky2_hw *hw, unsigned port, unsigned reg)
  2036. {
  2037. unsigned base = SK_GMAC_REG(port, reg);
  2038. return (u32) sky2_read16(hw, base)
  2039. | (u32) sky2_read16(hw, base+4) << 16;
  2040. }
  2041. static inline u64 gma_read64(struct sky2_hw *hw, unsigned port, unsigned reg)
  2042. {
  2043. unsigned base = SK_GMAC_REG(port, reg);
  2044. return (u64) sky2_read16(hw, base)
  2045. | (u64) sky2_read16(hw, base+4) << 16
  2046. | (u64) sky2_read16(hw, base+8) << 32
  2047. | (u64) sky2_read16(hw, base+12) << 48;
  2048. }
  2049. /* There is no way to atomically read32 bit values from PHY, so retry */
  2050. static inline u32 get_stats32(struct sky2_hw *hw, unsigned port, unsigned reg)
  2051. {
  2052. u32 val;
  2053. do {
  2054. val = gma_read32(hw, port, reg);
  2055. } while (gma_read32(hw, port, reg) != val);
  2056. return val;
  2057. }
  2058. static inline u64 get_stats64(struct sky2_hw *hw, unsigned port, unsigned reg)
  2059. {
  2060. u64 val;
  2061. do {
  2062. val = gma_read64(hw, port, reg);
  2063. } while (gma_read64(hw, port, reg) != val);
  2064. return val;
  2065. }
  2066. static inline void gma_write16(const struct sky2_hw *hw, unsigned port, int r, u16 v)
  2067. {
  2068. sky2_write16(hw, SK_GMAC_REG(port,r), v);
  2069. }
  2070. static inline void gma_set_addr(struct sky2_hw *hw, unsigned port, unsigned reg,
  2071. const u8 *addr)
  2072. {
  2073. gma_write16(hw, port, reg, (u16) addr[0] | ((u16) addr[1] << 8));
  2074. gma_write16(hw, port, reg+4,(u16) addr[2] | ((u16) addr[3] << 8));
  2075. gma_write16(hw, port, reg+8,(u16) addr[4] | ((u16) addr[5] << 8));
  2076. }
  2077. /* PCI config space access */
  2078. static inline u32 sky2_pci_read32(const struct sky2_hw *hw, unsigned reg)
  2079. {
  2080. return sky2_read32(hw, Y2_CFG_SPC + reg);
  2081. }
  2082. static inline u16 sky2_pci_read16(const struct sky2_hw *hw, unsigned reg)
  2083. {
  2084. return sky2_read16(hw, Y2_CFG_SPC + reg);
  2085. }
  2086. static inline void sky2_pci_write32(struct sky2_hw *hw, unsigned reg, u32 val)
  2087. {
  2088. sky2_write32(hw, Y2_CFG_SPC + reg, val);
  2089. }
  2090. static inline void sky2_pci_write16(struct sky2_hw *hw, unsigned reg, u16 val)
  2091. {
  2092. sky2_write16(hw, Y2_CFG_SPC + reg, val);
  2093. }
  2094. #endif