octeon_mgmt.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009-2012 Cavium, Inc
  7. */
  8. #include <linux/platform_device.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/etherdevice.h>
  11. #include <linux/capability.h>
  12. #include <linux/net_tstamp.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/if_vlan.h>
  17. #include <linux/of_mdio.h>
  18. #include <linux/module.h>
  19. #include <linux/of_net.h>
  20. #include <linux/init.h>
  21. #include <linux/slab.h>
  22. #include <linux/phy.h>
  23. #include <linux/io.h>
  24. #include <asm/octeon/octeon.h>
  25. #include <asm/octeon/cvmx-mixx-defs.h>
  26. #include <asm/octeon/cvmx-agl-defs.h>
  27. #define DRV_NAME "octeon_mgmt"
  28. #define DRV_VERSION "2.0"
  29. #define DRV_DESCRIPTION \
  30. "Cavium Networks Octeon MII (management) port Network Driver"
  31. #define OCTEON_MGMT_NAPI_WEIGHT 16
  32. /* Ring sizes that are powers of two allow for more efficient modulo
  33. * opertions.
  34. */
  35. #define OCTEON_MGMT_RX_RING_SIZE 512
  36. #define OCTEON_MGMT_TX_RING_SIZE 128
  37. /* Allow 8 bytes for vlan and FCS. */
  38. #define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  39. union mgmt_port_ring_entry {
  40. u64 d64;
  41. struct {
  42. #define RING_ENTRY_CODE_DONE 0xf
  43. #define RING_ENTRY_CODE_MORE 0x10
  44. #ifdef __BIG_ENDIAN_BITFIELD
  45. u64 reserved_62_63:2;
  46. /* Length of the buffer/packet in bytes */
  47. u64 len:14;
  48. /* For TX, signals that the packet should be timestamped */
  49. u64 tstamp:1;
  50. /* The RX error code */
  51. u64 code:7;
  52. /* Physical address of the buffer */
  53. u64 addr:40;
  54. #else
  55. u64 addr:40;
  56. u64 code:7;
  57. u64 tstamp:1;
  58. u64 len:14;
  59. u64 reserved_62_63:2;
  60. #endif
  61. } s;
  62. };
  63. #define MIX_ORING1 0x0
  64. #define MIX_ORING2 0x8
  65. #define MIX_IRING1 0x10
  66. #define MIX_IRING2 0x18
  67. #define MIX_CTL 0x20
  68. #define MIX_IRHWM 0x28
  69. #define MIX_IRCNT 0x30
  70. #define MIX_ORHWM 0x38
  71. #define MIX_ORCNT 0x40
  72. #define MIX_ISR 0x48
  73. #define MIX_INTENA 0x50
  74. #define MIX_REMCNT 0x58
  75. #define MIX_BIST 0x78
  76. #define AGL_GMX_PRT_CFG 0x10
  77. #define AGL_GMX_RX_FRM_CTL 0x18
  78. #define AGL_GMX_RX_FRM_MAX 0x30
  79. #define AGL_GMX_RX_JABBER 0x38
  80. #define AGL_GMX_RX_STATS_CTL 0x50
  81. #define AGL_GMX_RX_STATS_PKTS_DRP 0xb0
  82. #define AGL_GMX_RX_STATS_OCTS_DRP 0xb8
  83. #define AGL_GMX_RX_STATS_PKTS_BAD 0xc0
  84. #define AGL_GMX_RX_ADR_CTL 0x100
  85. #define AGL_GMX_RX_ADR_CAM_EN 0x108
  86. #define AGL_GMX_RX_ADR_CAM0 0x180
  87. #define AGL_GMX_RX_ADR_CAM1 0x188
  88. #define AGL_GMX_RX_ADR_CAM2 0x190
  89. #define AGL_GMX_RX_ADR_CAM3 0x198
  90. #define AGL_GMX_RX_ADR_CAM4 0x1a0
  91. #define AGL_GMX_RX_ADR_CAM5 0x1a8
  92. #define AGL_GMX_TX_CLK 0x208
  93. #define AGL_GMX_TX_STATS_CTL 0x268
  94. #define AGL_GMX_TX_CTL 0x270
  95. #define AGL_GMX_TX_STAT0 0x280
  96. #define AGL_GMX_TX_STAT1 0x288
  97. #define AGL_GMX_TX_STAT2 0x290
  98. #define AGL_GMX_TX_STAT3 0x298
  99. #define AGL_GMX_TX_STAT4 0x2a0
  100. #define AGL_GMX_TX_STAT5 0x2a8
  101. #define AGL_GMX_TX_STAT6 0x2b0
  102. #define AGL_GMX_TX_STAT7 0x2b8
  103. #define AGL_GMX_TX_STAT8 0x2c0
  104. #define AGL_GMX_TX_STAT9 0x2c8
  105. struct octeon_mgmt {
  106. struct net_device *netdev;
  107. u64 mix;
  108. u64 agl;
  109. u64 agl_prt_ctl;
  110. int port;
  111. int irq;
  112. bool has_rx_tstamp;
  113. u64 *tx_ring;
  114. dma_addr_t tx_ring_handle;
  115. unsigned int tx_next;
  116. unsigned int tx_next_clean;
  117. unsigned int tx_current_fill;
  118. /* The tx_list lock also protects the ring related variables */
  119. struct sk_buff_head tx_list;
  120. /* RX variables only touched in napi_poll. No locking necessary. */
  121. u64 *rx_ring;
  122. dma_addr_t rx_ring_handle;
  123. unsigned int rx_next;
  124. unsigned int rx_next_fill;
  125. unsigned int rx_current_fill;
  126. struct sk_buff_head rx_list;
  127. spinlock_t lock;
  128. unsigned int last_duplex;
  129. unsigned int last_link;
  130. unsigned int last_speed;
  131. struct device *dev;
  132. struct napi_struct napi;
  133. struct tasklet_struct tx_clean_tasklet;
  134. struct phy_device *phydev;
  135. struct device_node *phy_np;
  136. resource_size_t mix_phys;
  137. resource_size_t mix_size;
  138. resource_size_t agl_phys;
  139. resource_size_t agl_size;
  140. resource_size_t agl_prt_ctl_phys;
  141. resource_size_t agl_prt_ctl_size;
  142. };
  143. static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
  144. {
  145. union cvmx_mixx_intena mix_intena;
  146. unsigned long flags;
  147. spin_lock_irqsave(&p->lock, flags);
  148. mix_intena.u64 = cvmx_read_csr(p->mix + MIX_INTENA);
  149. mix_intena.s.ithena = enable ? 1 : 0;
  150. cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
  151. spin_unlock_irqrestore(&p->lock, flags);
  152. }
  153. static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
  154. {
  155. union cvmx_mixx_intena mix_intena;
  156. unsigned long flags;
  157. spin_lock_irqsave(&p->lock, flags);
  158. mix_intena.u64 = cvmx_read_csr(p->mix + MIX_INTENA);
  159. mix_intena.s.othena = enable ? 1 : 0;
  160. cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
  161. spin_unlock_irqrestore(&p->lock, flags);
  162. }
  163. static void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
  164. {
  165. octeon_mgmt_set_rx_irq(p, 1);
  166. }
  167. static void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
  168. {
  169. octeon_mgmt_set_rx_irq(p, 0);
  170. }
  171. static void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
  172. {
  173. octeon_mgmt_set_tx_irq(p, 1);
  174. }
  175. static void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
  176. {
  177. octeon_mgmt_set_tx_irq(p, 0);
  178. }
  179. static unsigned int ring_max_fill(unsigned int ring_size)
  180. {
  181. return ring_size - 8;
  182. }
  183. static unsigned int ring_size_to_bytes(unsigned int ring_size)
  184. {
  185. return ring_size * sizeof(union mgmt_port_ring_entry);
  186. }
  187. static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
  188. {
  189. struct octeon_mgmt *p = netdev_priv(netdev);
  190. while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
  191. unsigned int size;
  192. union mgmt_port_ring_entry re;
  193. struct sk_buff *skb;
  194. /* CN56XX pass 1 needs 8 bytes of padding. */
  195. size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
  196. skb = netdev_alloc_skb(netdev, size);
  197. if (!skb)
  198. break;
  199. skb_reserve(skb, NET_IP_ALIGN);
  200. __skb_queue_tail(&p->rx_list, skb);
  201. re.d64 = 0;
  202. re.s.len = size;
  203. re.s.addr = dma_map_single(p->dev, skb->data,
  204. size,
  205. DMA_FROM_DEVICE);
  206. /* Put it in the ring. */
  207. p->rx_ring[p->rx_next_fill] = re.d64;
  208. dma_sync_single_for_device(p->dev, p->rx_ring_handle,
  209. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  210. DMA_BIDIRECTIONAL);
  211. p->rx_next_fill =
  212. (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
  213. p->rx_current_fill++;
  214. /* Ring the bell. */
  215. cvmx_write_csr(p->mix + MIX_IRING2, 1);
  216. }
  217. }
  218. static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
  219. {
  220. union cvmx_mixx_orcnt mix_orcnt;
  221. union mgmt_port_ring_entry re;
  222. struct sk_buff *skb;
  223. int cleaned = 0;
  224. unsigned long flags;
  225. mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
  226. while (mix_orcnt.s.orcnt) {
  227. spin_lock_irqsave(&p->tx_list.lock, flags);
  228. mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
  229. if (mix_orcnt.s.orcnt == 0) {
  230. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  231. break;
  232. }
  233. dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
  234. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  235. DMA_BIDIRECTIONAL);
  236. re.d64 = p->tx_ring[p->tx_next_clean];
  237. p->tx_next_clean =
  238. (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
  239. skb = __skb_dequeue(&p->tx_list);
  240. mix_orcnt.u64 = 0;
  241. mix_orcnt.s.orcnt = 1;
  242. /* Acknowledge to hardware that we have the buffer. */
  243. cvmx_write_csr(p->mix + MIX_ORCNT, mix_orcnt.u64);
  244. p->tx_current_fill--;
  245. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  246. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  247. DMA_TO_DEVICE);
  248. /* Read the hardware TX timestamp if one was recorded */
  249. if (unlikely(re.s.tstamp)) {
  250. struct skb_shared_hwtstamps ts;
  251. u64 ns;
  252. memset(&ts, 0, sizeof(ts));
  253. /* Read the timestamp */
  254. ns = cvmx_read_csr(CVMX_MIXX_TSTAMP(p->port));
  255. /* Remove the timestamp from the FIFO */
  256. cvmx_write_csr(CVMX_MIXX_TSCTL(p->port), 0);
  257. /* Tell the kernel about the timestamp */
  258. ts.hwtstamp = ns_to_ktime(ns);
  259. skb_tstamp_tx(skb, &ts);
  260. }
  261. dev_kfree_skb_any(skb);
  262. cleaned++;
  263. mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
  264. }
  265. if (cleaned && netif_queue_stopped(p->netdev))
  266. netif_wake_queue(p->netdev);
  267. }
  268. static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
  269. {
  270. struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
  271. octeon_mgmt_clean_tx_buffers(p);
  272. octeon_mgmt_enable_tx_irq(p);
  273. }
  274. static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
  275. {
  276. struct octeon_mgmt *p = netdev_priv(netdev);
  277. unsigned long flags;
  278. u64 drop, bad;
  279. /* These reads also clear the count registers. */
  280. drop = cvmx_read_csr(p->agl + AGL_GMX_RX_STATS_PKTS_DRP);
  281. bad = cvmx_read_csr(p->agl + AGL_GMX_RX_STATS_PKTS_BAD);
  282. if (drop || bad) {
  283. /* Do an atomic update. */
  284. spin_lock_irqsave(&p->lock, flags);
  285. netdev->stats.rx_errors += bad;
  286. netdev->stats.rx_dropped += drop;
  287. spin_unlock_irqrestore(&p->lock, flags);
  288. }
  289. }
  290. static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
  291. {
  292. struct octeon_mgmt *p = netdev_priv(netdev);
  293. unsigned long flags;
  294. union cvmx_agl_gmx_txx_stat0 s0;
  295. union cvmx_agl_gmx_txx_stat1 s1;
  296. /* These reads also clear the count registers. */
  297. s0.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_STAT0);
  298. s1.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_STAT1);
  299. if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
  300. /* Do an atomic update. */
  301. spin_lock_irqsave(&p->lock, flags);
  302. netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
  303. netdev->stats.collisions += s1.s.scol + s1.s.mcol;
  304. spin_unlock_irqrestore(&p->lock, flags);
  305. }
  306. }
  307. /*
  308. * Dequeue a receive skb and its corresponding ring entry. The ring
  309. * entry is returned, *pskb is updated to point to the skb.
  310. */
  311. static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
  312. struct sk_buff **pskb)
  313. {
  314. union mgmt_port_ring_entry re;
  315. dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
  316. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  317. DMA_BIDIRECTIONAL);
  318. re.d64 = p->rx_ring[p->rx_next];
  319. p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
  320. p->rx_current_fill--;
  321. *pskb = __skb_dequeue(&p->rx_list);
  322. dma_unmap_single(p->dev, re.s.addr,
  323. ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
  324. DMA_FROM_DEVICE);
  325. return re.d64;
  326. }
  327. static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
  328. {
  329. struct net_device *netdev = p->netdev;
  330. union cvmx_mixx_ircnt mix_ircnt;
  331. union mgmt_port_ring_entry re;
  332. struct sk_buff *skb;
  333. struct sk_buff *skb2;
  334. struct sk_buff *skb_new;
  335. union mgmt_port_ring_entry re2;
  336. int rc = 1;
  337. re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
  338. if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
  339. /* A good packet, send it up. */
  340. skb_put(skb, re.s.len);
  341. good:
  342. /* Process the RX timestamp if it was recorded */
  343. if (p->has_rx_tstamp) {
  344. /* The first 8 bytes are the timestamp */
  345. u64 ns = *(u64 *)skb->data;
  346. struct skb_shared_hwtstamps *ts;
  347. ts = skb_hwtstamps(skb);
  348. ts->hwtstamp = ns_to_ktime(ns);
  349. __skb_pull(skb, 8);
  350. }
  351. skb->protocol = eth_type_trans(skb, netdev);
  352. netdev->stats.rx_packets++;
  353. netdev->stats.rx_bytes += skb->len;
  354. netif_receive_skb(skb);
  355. rc = 0;
  356. } else if (re.s.code == RING_ENTRY_CODE_MORE) {
  357. /* Packet split across skbs. This can happen if we
  358. * increase the MTU. Buffers that are already in the
  359. * rx ring can then end up being too small. As the rx
  360. * ring is refilled, buffers sized for the new MTU
  361. * will be used and we should go back to the normal
  362. * non-split case.
  363. */
  364. skb_put(skb, re.s.len);
  365. do {
  366. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  367. if (re2.s.code != RING_ENTRY_CODE_MORE
  368. && re2.s.code != RING_ENTRY_CODE_DONE)
  369. goto split_error;
  370. skb_put(skb2, re2.s.len);
  371. skb_new = skb_copy_expand(skb, 0, skb2->len,
  372. GFP_ATOMIC);
  373. if (!skb_new)
  374. goto split_error;
  375. if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
  376. skb2->len))
  377. goto split_error;
  378. skb_put(skb_new, skb2->len);
  379. dev_kfree_skb_any(skb);
  380. dev_kfree_skb_any(skb2);
  381. skb = skb_new;
  382. } while (re2.s.code == RING_ENTRY_CODE_MORE);
  383. goto good;
  384. } else {
  385. /* Some other error, discard it. */
  386. dev_kfree_skb_any(skb);
  387. /* Error statistics are accumulated in
  388. * octeon_mgmt_update_rx_stats.
  389. */
  390. }
  391. goto done;
  392. split_error:
  393. /* Discard the whole mess. */
  394. dev_kfree_skb_any(skb);
  395. dev_kfree_skb_any(skb2);
  396. while (re2.s.code == RING_ENTRY_CODE_MORE) {
  397. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  398. dev_kfree_skb_any(skb2);
  399. }
  400. netdev->stats.rx_errors++;
  401. done:
  402. /* Tell the hardware we processed a packet. */
  403. mix_ircnt.u64 = 0;
  404. mix_ircnt.s.ircnt = 1;
  405. cvmx_write_csr(p->mix + MIX_IRCNT, mix_ircnt.u64);
  406. return rc;
  407. }
  408. static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
  409. {
  410. unsigned int work_done = 0;
  411. union cvmx_mixx_ircnt mix_ircnt;
  412. int rc;
  413. mix_ircnt.u64 = cvmx_read_csr(p->mix + MIX_IRCNT);
  414. while (work_done < budget && mix_ircnt.s.ircnt) {
  415. rc = octeon_mgmt_receive_one(p);
  416. if (!rc)
  417. work_done++;
  418. /* Check for more packets. */
  419. mix_ircnt.u64 = cvmx_read_csr(p->mix + MIX_IRCNT);
  420. }
  421. octeon_mgmt_rx_fill_ring(p->netdev);
  422. return work_done;
  423. }
  424. static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
  425. {
  426. struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
  427. struct net_device *netdev = p->netdev;
  428. unsigned int work_done = 0;
  429. work_done = octeon_mgmt_receive_packets(p, budget);
  430. if (work_done < budget) {
  431. /* We stopped because no more packets were available. */
  432. napi_complete(napi);
  433. octeon_mgmt_enable_rx_irq(p);
  434. }
  435. octeon_mgmt_update_rx_stats(netdev);
  436. return work_done;
  437. }
  438. /* Reset the hardware to clean state. */
  439. static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
  440. {
  441. union cvmx_mixx_ctl mix_ctl;
  442. union cvmx_mixx_bist mix_bist;
  443. union cvmx_agl_gmx_bist agl_gmx_bist;
  444. mix_ctl.u64 = 0;
  445. cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
  446. do {
  447. mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
  448. } while (mix_ctl.s.busy);
  449. mix_ctl.s.reset = 1;
  450. cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
  451. cvmx_read_csr(p->mix + MIX_CTL);
  452. octeon_io_clk_delay(64);
  453. mix_bist.u64 = cvmx_read_csr(p->mix + MIX_BIST);
  454. if (mix_bist.u64)
  455. dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
  456. (unsigned long long)mix_bist.u64);
  457. agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
  458. if (agl_gmx_bist.u64)
  459. dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
  460. (unsigned long long)agl_gmx_bist.u64);
  461. }
  462. struct octeon_mgmt_cam_state {
  463. u64 cam[6];
  464. u64 cam_mask;
  465. int cam_index;
  466. };
  467. static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
  468. unsigned char *addr)
  469. {
  470. int i;
  471. for (i = 0; i < 6; i++)
  472. cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
  473. cs->cam_mask |= (1ULL << cs->cam_index);
  474. cs->cam_index++;
  475. }
  476. static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
  477. {
  478. struct octeon_mgmt *p = netdev_priv(netdev);
  479. union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
  480. union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
  481. unsigned long flags;
  482. unsigned int prev_packet_enable;
  483. unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
  484. unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
  485. struct octeon_mgmt_cam_state cam_state;
  486. struct netdev_hw_addr *ha;
  487. int available_cam_entries;
  488. memset(&cam_state, 0, sizeof(cam_state));
  489. if ((netdev->flags & IFF_PROMISC) || netdev->uc.count > 7) {
  490. cam_mode = 0;
  491. available_cam_entries = 8;
  492. } else {
  493. /* One CAM entry for the primary address, leaves seven
  494. * for the secondary addresses.
  495. */
  496. available_cam_entries = 7 - netdev->uc.count;
  497. }
  498. if (netdev->flags & IFF_MULTICAST) {
  499. if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
  500. netdev_mc_count(netdev) > available_cam_entries)
  501. multicast_mode = 2; /* 2 - Accept all multicast. */
  502. else
  503. multicast_mode = 0; /* 0 - Use CAM. */
  504. }
  505. if (cam_mode == 1) {
  506. /* Add primary address. */
  507. octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
  508. netdev_for_each_uc_addr(ha, netdev)
  509. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  510. }
  511. if (multicast_mode == 0) {
  512. netdev_for_each_mc_addr(ha, netdev)
  513. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  514. }
  515. spin_lock_irqsave(&p->lock, flags);
  516. /* Disable packet I/O. */
  517. agl_gmx_prtx.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  518. prev_packet_enable = agl_gmx_prtx.s.en;
  519. agl_gmx_prtx.s.en = 0;
  520. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, agl_gmx_prtx.u64);
  521. adr_ctl.u64 = 0;
  522. adr_ctl.s.cam_mode = cam_mode;
  523. adr_ctl.s.mcst = multicast_mode;
  524. adr_ctl.s.bcst = 1; /* Allow broadcast */
  525. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CTL, adr_ctl.u64);
  526. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM0, cam_state.cam[0]);
  527. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM1, cam_state.cam[1]);
  528. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM2, cam_state.cam[2]);
  529. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM3, cam_state.cam[3]);
  530. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM4, cam_state.cam[4]);
  531. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM5, cam_state.cam[5]);
  532. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM_EN, cam_state.cam_mask);
  533. /* Restore packet I/O. */
  534. agl_gmx_prtx.s.en = prev_packet_enable;
  535. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, agl_gmx_prtx.u64);
  536. spin_unlock_irqrestore(&p->lock, flags);
  537. }
  538. static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
  539. {
  540. int r = eth_mac_addr(netdev, addr);
  541. if (r)
  542. return r;
  543. octeon_mgmt_set_rx_filtering(netdev);
  544. return 0;
  545. }
  546. static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
  547. {
  548. struct octeon_mgmt *p = netdev_priv(netdev);
  549. int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
  550. /* Limit the MTU to make sure the ethernet packets are between
  551. * 64 bytes and 16383 bytes.
  552. */
  553. if (size_without_fcs < 64 || size_without_fcs > 16383) {
  554. dev_warn(p->dev, "MTU must be between %d and %d.\n",
  555. 64 - OCTEON_MGMT_RX_HEADROOM,
  556. 16383 - OCTEON_MGMT_RX_HEADROOM);
  557. return -EINVAL;
  558. }
  559. netdev->mtu = new_mtu;
  560. cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_MAX, size_without_fcs);
  561. cvmx_write_csr(p->agl + AGL_GMX_RX_JABBER,
  562. (size_without_fcs + 7) & 0xfff8);
  563. return 0;
  564. }
  565. static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
  566. {
  567. struct net_device *netdev = dev_id;
  568. struct octeon_mgmt *p = netdev_priv(netdev);
  569. union cvmx_mixx_isr mixx_isr;
  570. mixx_isr.u64 = cvmx_read_csr(p->mix + MIX_ISR);
  571. /* Clear any pending interrupts */
  572. cvmx_write_csr(p->mix + MIX_ISR, mixx_isr.u64);
  573. cvmx_read_csr(p->mix + MIX_ISR);
  574. if (mixx_isr.s.irthresh) {
  575. octeon_mgmt_disable_rx_irq(p);
  576. napi_schedule(&p->napi);
  577. }
  578. if (mixx_isr.s.orthresh) {
  579. octeon_mgmt_disable_tx_irq(p);
  580. tasklet_schedule(&p->tx_clean_tasklet);
  581. }
  582. return IRQ_HANDLED;
  583. }
  584. static int octeon_mgmt_ioctl_hwtstamp(struct net_device *netdev,
  585. struct ifreq *rq, int cmd)
  586. {
  587. struct octeon_mgmt *p = netdev_priv(netdev);
  588. struct hwtstamp_config config;
  589. union cvmx_mio_ptp_clock_cfg ptp;
  590. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  591. bool have_hw_timestamps = false;
  592. if (copy_from_user(&config, rq->ifr_data, sizeof(config)))
  593. return -EFAULT;
  594. if (config.flags) /* reserved for future extensions */
  595. return -EINVAL;
  596. /* Check the status of hardware for tiemstamps */
  597. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  598. /* Get the current state of the PTP clock */
  599. ptp.u64 = cvmx_read_csr(CVMX_MIO_PTP_CLOCK_CFG);
  600. if (!ptp.s.ext_clk_en) {
  601. /* The clock has not been configured to use an
  602. * external source. Program it to use the main clock
  603. * reference.
  604. */
  605. u64 clock_comp = (NSEC_PER_SEC << 32) / octeon_get_io_clock_rate();
  606. if (!ptp.s.ptp_en)
  607. cvmx_write_csr(CVMX_MIO_PTP_CLOCK_COMP, clock_comp);
  608. pr_info("PTP Clock: Using sclk reference at %lld Hz\n",
  609. (NSEC_PER_SEC << 32) / clock_comp);
  610. } else {
  611. /* The clock is already programmed to use a GPIO */
  612. u64 clock_comp = cvmx_read_csr(CVMX_MIO_PTP_CLOCK_COMP);
  613. pr_info("PTP Clock: Using GPIO %d at %lld Hz\n",
  614. ptp.s.ext_clk_in,
  615. (NSEC_PER_SEC << 32) / clock_comp);
  616. }
  617. /* Enable the clock if it wasn't done already */
  618. if (!ptp.s.ptp_en) {
  619. ptp.s.ptp_en = 1;
  620. cvmx_write_csr(CVMX_MIO_PTP_CLOCK_CFG, ptp.u64);
  621. }
  622. have_hw_timestamps = true;
  623. }
  624. if (!have_hw_timestamps)
  625. return -EINVAL;
  626. switch (config.tx_type) {
  627. case HWTSTAMP_TX_OFF:
  628. case HWTSTAMP_TX_ON:
  629. break;
  630. default:
  631. return -ERANGE;
  632. }
  633. switch (config.rx_filter) {
  634. case HWTSTAMP_FILTER_NONE:
  635. p->has_rx_tstamp = false;
  636. rxx_frm_ctl.u64 = cvmx_read_csr(p->agl + AGL_GMX_RX_FRM_CTL);
  637. rxx_frm_ctl.s.ptp_mode = 0;
  638. cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
  639. break;
  640. case HWTSTAMP_FILTER_ALL:
  641. case HWTSTAMP_FILTER_SOME:
  642. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  643. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  644. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  645. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  646. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  647. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  648. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  649. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  650. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  651. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  652. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  653. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  654. p->has_rx_tstamp = have_hw_timestamps;
  655. config.rx_filter = HWTSTAMP_FILTER_ALL;
  656. if (p->has_rx_tstamp) {
  657. rxx_frm_ctl.u64 = cvmx_read_csr(p->agl + AGL_GMX_RX_FRM_CTL);
  658. rxx_frm_ctl.s.ptp_mode = 1;
  659. cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
  660. }
  661. break;
  662. default:
  663. return -ERANGE;
  664. }
  665. if (copy_to_user(rq->ifr_data, &config, sizeof(config)))
  666. return -EFAULT;
  667. return 0;
  668. }
  669. static int octeon_mgmt_ioctl(struct net_device *netdev,
  670. struct ifreq *rq, int cmd)
  671. {
  672. struct octeon_mgmt *p = netdev_priv(netdev);
  673. switch (cmd) {
  674. case SIOCSHWTSTAMP:
  675. return octeon_mgmt_ioctl_hwtstamp(netdev, rq, cmd);
  676. default:
  677. if (p->phydev)
  678. return phy_mii_ioctl(p->phydev, rq, cmd);
  679. return -EINVAL;
  680. }
  681. }
  682. static void octeon_mgmt_disable_link(struct octeon_mgmt *p)
  683. {
  684. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  685. /* Disable GMX before we make any changes. */
  686. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  687. prtx_cfg.s.en = 0;
  688. prtx_cfg.s.tx_en = 0;
  689. prtx_cfg.s.rx_en = 0;
  690. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
  691. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  692. int i;
  693. for (i = 0; i < 10; i++) {
  694. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  695. if (prtx_cfg.s.tx_idle == 1 || prtx_cfg.s.rx_idle == 1)
  696. break;
  697. mdelay(1);
  698. i++;
  699. }
  700. }
  701. }
  702. static void octeon_mgmt_enable_link(struct octeon_mgmt *p)
  703. {
  704. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  705. /* Restore the GMX enable state only if link is set */
  706. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  707. prtx_cfg.s.tx_en = 1;
  708. prtx_cfg.s.rx_en = 1;
  709. prtx_cfg.s.en = 1;
  710. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
  711. }
  712. static void octeon_mgmt_update_link(struct octeon_mgmt *p)
  713. {
  714. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  715. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  716. if (!p->phydev->link)
  717. prtx_cfg.s.duplex = 1;
  718. else
  719. prtx_cfg.s.duplex = p->phydev->duplex;
  720. switch (p->phydev->speed) {
  721. case 10:
  722. prtx_cfg.s.speed = 0;
  723. prtx_cfg.s.slottime = 0;
  724. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  725. prtx_cfg.s.burst = 1;
  726. prtx_cfg.s.speed_msb = 1;
  727. }
  728. break;
  729. case 100:
  730. prtx_cfg.s.speed = 0;
  731. prtx_cfg.s.slottime = 0;
  732. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  733. prtx_cfg.s.burst = 1;
  734. prtx_cfg.s.speed_msb = 0;
  735. }
  736. break;
  737. case 1000:
  738. /* 1000 MBits is only supported on 6XXX chips */
  739. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  740. prtx_cfg.s.speed = 1;
  741. prtx_cfg.s.speed_msb = 0;
  742. /* Only matters for half-duplex */
  743. prtx_cfg.s.slottime = 1;
  744. prtx_cfg.s.burst = p->phydev->duplex;
  745. }
  746. break;
  747. case 0: /* No link */
  748. default:
  749. break;
  750. }
  751. /* Write the new GMX setting with the port still disabled. */
  752. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
  753. /* Read GMX CFG again to make sure the config is completed. */
  754. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  755. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  756. union cvmx_agl_gmx_txx_clk agl_clk;
  757. union cvmx_agl_prtx_ctl prtx_ctl;
  758. prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  759. agl_clk.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_CLK);
  760. /* MII (both speeds) and RGMII 1000 speed. */
  761. agl_clk.s.clk_cnt = 1;
  762. if (prtx_ctl.s.mode == 0) { /* RGMII mode */
  763. if (p->phydev->speed == 10)
  764. agl_clk.s.clk_cnt = 50;
  765. else if (p->phydev->speed == 100)
  766. agl_clk.s.clk_cnt = 5;
  767. }
  768. cvmx_write_csr(p->agl + AGL_GMX_TX_CLK, agl_clk.u64);
  769. }
  770. }
  771. static void octeon_mgmt_adjust_link(struct net_device *netdev)
  772. {
  773. struct octeon_mgmt *p = netdev_priv(netdev);
  774. unsigned long flags;
  775. int link_changed = 0;
  776. if (!p->phydev)
  777. return;
  778. spin_lock_irqsave(&p->lock, flags);
  779. if (!p->phydev->link && p->last_link)
  780. link_changed = -1;
  781. if (p->phydev->link
  782. && (p->last_duplex != p->phydev->duplex
  783. || p->last_link != p->phydev->link
  784. || p->last_speed != p->phydev->speed)) {
  785. octeon_mgmt_disable_link(p);
  786. link_changed = 1;
  787. octeon_mgmt_update_link(p);
  788. octeon_mgmt_enable_link(p);
  789. }
  790. p->last_link = p->phydev->link;
  791. p->last_speed = p->phydev->speed;
  792. p->last_duplex = p->phydev->duplex;
  793. spin_unlock_irqrestore(&p->lock, flags);
  794. if (link_changed != 0) {
  795. if (link_changed > 0) {
  796. pr_info("%s: Link is up - %d/%s\n", netdev->name,
  797. p->phydev->speed,
  798. DUPLEX_FULL == p->phydev->duplex ?
  799. "Full" : "Half");
  800. } else {
  801. pr_info("%s: Link is down\n", netdev->name);
  802. }
  803. }
  804. }
  805. static int octeon_mgmt_init_phy(struct net_device *netdev)
  806. {
  807. struct octeon_mgmt *p = netdev_priv(netdev);
  808. if (octeon_is_simulation() || p->phy_np == NULL) {
  809. /* No PHYs in the simulator. */
  810. netif_carrier_on(netdev);
  811. return 0;
  812. }
  813. p->phydev = of_phy_connect(netdev, p->phy_np,
  814. octeon_mgmt_adjust_link, 0,
  815. PHY_INTERFACE_MODE_MII);
  816. if (!p->phydev)
  817. return -ENODEV;
  818. return 0;
  819. }
  820. static int octeon_mgmt_open(struct net_device *netdev)
  821. {
  822. struct octeon_mgmt *p = netdev_priv(netdev);
  823. union cvmx_mixx_ctl mix_ctl;
  824. union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
  825. union cvmx_mixx_oring1 oring1;
  826. union cvmx_mixx_iring1 iring1;
  827. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  828. union cvmx_mixx_irhwm mix_irhwm;
  829. union cvmx_mixx_orhwm mix_orhwm;
  830. union cvmx_mixx_intena mix_intena;
  831. struct sockaddr sa;
  832. /* Allocate ring buffers. */
  833. p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  834. GFP_KERNEL);
  835. if (!p->tx_ring)
  836. return -ENOMEM;
  837. p->tx_ring_handle =
  838. dma_map_single(p->dev, p->tx_ring,
  839. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  840. DMA_BIDIRECTIONAL);
  841. p->tx_next = 0;
  842. p->tx_next_clean = 0;
  843. p->tx_current_fill = 0;
  844. p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  845. GFP_KERNEL);
  846. if (!p->rx_ring)
  847. goto err_nomem;
  848. p->rx_ring_handle =
  849. dma_map_single(p->dev, p->rx_ring,
  850. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  851. DMA_BIDIRECTIONAL);
  852. p->rx_next = 0;
  853. p->rx_next_fill = 0;
  854. p->rx_current_fill = 0;
  855. octeon_mgmt_reset_hw(p);
  856. mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
  857. /* Bring it out of reset if needed. */
  858. if (mix_ctl.s.reset) {
  859. mix_ctl.s.reset = 0;
  860. cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
  861. do {
  862. mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
  863. } while (mix_ctl.s.reset);
  864. }
  865. if (OCTEON_IS_MODEL(OCTEON_CN5XXX)) {
  866. agl_gmx_inf_mode.u64 = 0;
  867. agl_gmx_inf_mode.s.en = 1;
  868. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  869. }
  870. if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
  871. || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
  872. /* Force compensation values, as they are not
  873. * determined properly by HW
  874. */
  875. union cvmx_agl_gmx_drv_ctl drv_ctl;
  876. drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
  877. if (p->port) {
  878. drv_ctl.s.byp_en1 = 1;
  879. drv_ctl.s.nctl1 = 6;
  880. drv_ctl.s.pctl1 = 6;
  881. } else {
  882. drv_ctl.s.byp_en = 1;
  883. drv_ctl.s.nctl = 6;
  884. drv_ctl.s.pctl = 6;
  885. }
  886. cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
  887. }
  888. oring1.u64 = 0;
  889. oring1.s.obase = p->tx_ring_handle >> 3;
  890. oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
  891. cvmx_write_csr(p->mix + MIX_ORING1, oring1.u64);
  892. iring1.u64 = 0;
  893. iring1.s.ibase = p->rx_ring_handle >> 3;
  894. iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
  895. cvmx_write_csr(p->mix + MIX_IRING1, iring1.u64);
  896. memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
  897. octeon_mgmt_set_mac_address(netdev, &sa);
  898. octeon_mgmt_change_mtu(netdev, netdev->mtu);
  899. /* Enable the port HW. Packets are not allowed until
  900. * cvmx_mgmt_port_enable() is called.
  901. */
  902. mix_ctl.u64 = 0;
  903. mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
  904. mix_ctl.s.en = 1; /* Enable the port */
  905. mix_ctl.s.nbtarb = 0; /* Arbitration mode */
  906. /* MII CB-request FIFO programmable high watermark */
  907. mix_ctl.s.mrq_hwm = 1;
  908. #ifdef __LITTLE_ENDIAN
  909. mix_ctl.s.lendian = 1;
  910. #endif
  911. cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
  912. /* Read the PHY to find the mode of the interface. */
  913. if (octeon_mgmt_init_phy(netdev)) {
  914. dev_err(p->dev, "Cannot initialize PHY on MIX%d.\n", p->port);
  915. goto err_noirq;
  916. }
  917. /* Set the mode of the interface, RGMII/MII. */
  918. if (OCTEON_IS_MODEL(OCTEON_CN6XXX) && p->phydev) {
  919. union cvmx_agl_prtx_ctl agl_prtx_ctl;
  920. int rgmii_mode = (p->phydev->supported &
  921. (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)) != 0;
  922. agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  923. agl_prtx_ctl.s.mode = rgmii_mode ? 0 : 1;
  924. cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
  925. /* MII clocks counts are based on the 125Mhz
  926. * reference, which has an 8nS period. So our delays
  927. * need to be multiplied by this factor.
  928. */
  929. #define NS_PER_PHY_CLK 8
  930. /* Take the DLL and clock tree out of reset */
  931. agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  932. agl_prtx_ctl.s.clkrst = 0;
  933. if (rgmii_mode) {
  934. agl_prtx_ctl.s.dllrst = 0;
  935. agl_prtx_ctl.s.clktx_byp = 0;
  936. }
  937. cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
  938. cvmx_read_csr(p->agl_prt_ctl); /* Force write out before wait */
  939. /* Wait for the DLL to lock. External 125 MHz
  940. * reference clock must be stable at this point.
  941. */
  942. ndelay(256 * NS_PER_PHY_CLK);
  943. /* Enable the interface */
  944. agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  945. agl_prtx_ctl.s.enable = 1;
  946. cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
  947. /* Read the value back to force the previous write */
  948. agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  949. /* Enable the compensation controller */
  950. agl_prtx_ctl.s.comp = 1;
  951. agl_prtx_ctl.s.drv_byp = 0;
  952. cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
  953. /* Force write out before wait. */
  954. cvmx_read_csr(p->agl_prt_ctl);
  955. /* For compensation state to lock. */
  956. ndelay(1040 * NS_PER_PHY_CLK);
  957. /* Default Interframe Gaps are too small. Recommended
  958. * workaround is.
  959. *
  960. * AGL_GMX_TX_IFG[IFG1]=14
  961. * AGL_GMX_TX_IFG[IFG2]=10
  962. */
  963. cvmx_write_csr(CVMX_AGL_GMX_TX_IFG, 0xae);
  964. }
  965. octeon_mgmt_rx_fill_ring(netdev);
  966. /* Clear statistics. */
  967. /* Clear on read. */
  968. cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_CTL, 1);
  969. cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_PKTS_DRP, 0);
  970. cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_PKTS_BAD, 0);
  971. cvmx_write_csr(p->agl + AGL_GMX_TX_STATS_CTL, 1);
  972. cvmx_write_csr(p->agl + AGL_GMX_TX_STAT0, 0);
  973. cvmx_write_csr(p->agl + AGL_GMX_TX_STAT1, 0);
  974. /* Clear any pending interrupts */
  975. cvmx_write_csr(p->mix + MIX_ISR, cvmx_read_csr(p->mix + MIX_ISR));
  976. if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
  977. netdev)) {
  978. dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
  979. goto err_noirq;
  980. }
  981. /* Interrupt every single RX packet */
  982. mix_irhwm.u64 = 0;
  983. mix_irhwm.s.irhwm = 0;
  984. cvmx_write_csr(p->mix + MIX_IRHWM, mix_irhwm.u64);
  985. /* Interrupt when we have 1 or more packets to clean. */
  986. mix_orhwm.u64 = 0;
  987. mix_orhwm.s.orhwm = 0;
  988. cvmx_write_csr(p->mix + MIX_ORHWM, mix_orhwm.u64);
  989. /* Enable receive and transmit interrupts */
  990. mix_intena.u64 = 0;
  991. mix_intena.s.ithena = 1;
  992. mix_intena.s.othena = 1;
  993. cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
  994. /* Enable packet I/O. */
  995. rxx_frm_ctl.u64 = 0;
  996. rxx_frm_ctl.s.ptp_mode = p->has_rx_tstamp ? 1 : 0;
  997. rxx_frm_ctl.s.pre_align = 1;
  998. /* When set, disables the length check for non-min sized pkts
  999. * with padding in the client data.
  1000. */
  1001. rxx_frm_ctl.s.pad_len = 1;
  1002. /* When set, disables the length check for VLAN pkts */
  1003. rxx_frm_ctl.s.vlan_len = 1;
  1004. /* When set, PREAMBLE checking is less strict */
  1005. rxx_frm_ctl.s.pre_free = 1;
  1006. /* Control Pause Frames can match station SMAC */
  1007. rxx_frm_ctl.s.ctl_smac = 0;
  1008. /* Control Pause Frames can match globally assign Multicast address */
  1009. rxx_frm_ctl.s.ctl_mcst = 1;
  1010. /* Forward pause information to TX block */
  1011. rxx_frm_ctl.s.ctl_bck = 1;
  1012. /* Drop Control Pause Frames */
  1013. rxx_frm_ctl.s.ctl_drp = 1;
  1014. /* Strip off the preamble */
  1015. rxx_frm_ctl.s.pre_strp = 1;
  1016. /* This port is configured to send PREAMBLE+SFD to begin every
  1017. * frame. GMX checks that the PREAMBLE is sent correctly.
  1018. */
  1019. rxx_frm_ctl.s.pre_chk = 1;
  1020. cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
  1021. /* Configure the port duplex, speed and enables */
  1022. octeon_mgmt_disable_link(p);
  1023. if (p->phydev)
  1024. octeon_mgmt_update_link(p);
  1025. octeon_mgmt_enable_link(p);
  1026. p->last_link = 0;
  1027. p->last_speed = 0;
  1028. /* PHY is not present in simulator. The carrier is enabled
  1029. * while initializing the phy for simulator, leave it enabled.
  1030. */
  1031. if (p->phydev) {
  1032. netif_carrier_off(netdev);
  1033. phy_start_aneg(p->phydev);
  1034. }
  1035. netif_wake_queue(netdev);
  1036. napi_enable(&p->napi);
  1037. return 0;
  1038. err_noirq:
  1039. octeon_mgmt_reset_hw(p);
  1040. dma_unmap_single(p->dev, p->rx_ring_handle,
  1041. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  1042. DMA_BIDIRECTIONAL);
  1043. kfree(p->rx_ring);
  1044. err_nomem:
  1045. dma_unmap_single(p->dev, p->tx_ring_handle,
  1046. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  1047. DMA_BIDIRECTIONAL);
  1048. kfree(p->tx_ring);
  1049. return -ENOMEM;
  1050. }
  1051. static int octeon_mgmt_stop(struct net_device *netdev)
  1052. {
  1053. struct octeon_mgmt *p = netdev_priv(netdev);
  1054. napi_disable(&p->napi);
  1055. netif_stop_queue(netdev);
  1056. if (p->phydev)
  1057. phy_disconnect(p->phydev);
  1058. p->phydev = NULL;
  1059. netif_carrier_off(netdev);
  1060. octeon_mgmt_reset_hw(p);
  1061. free_irq(p->irq, netdev);
  1062. /* dma_unmap is a nop on Octeon, so just free everything. */
  1063. skb_queue_purge(&p->tx_list);
  1064. skb_queue_purge(&p->rx_list);
  1065. dma_unmap_single(p->dev, p->rx_ring_handle,
  1066. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  1067. DMA_BIDIRECTIONAL);
  1068. kfree(p->rx_ring);
  1069. dma_unmap_single(p->dev, p->tx_ring_handle,
  1070. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  1071. DMA_BIDIRECTIONAL);
  1072. kfree(p->tx_ring);
  1073. return 0;
  1074. }
  1075. static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
  1076. {
  1077. struct octeon_mgmt *p = netdev_priv(netdev);
  1078. union mgmt_port_ring_entry re;
  1079. unsigned long flags;
  1080. int rv = NETDEV_TX_BUSY;
  1081. re.d64 = 0;
  1082. re.s.tstamp = ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) != 0);
  1083. re.s.len = skb->len;
  1084. re.s.addr = dma_map_single(p->dev, skb->data,
  1085. skb->len,
  1086. DMA_TO_DEVICE);
  1087. spin_lock_irqsave(&p->tx_list.lock, flags);
  1088. if (unlikely(p->tx_current_fill >= ring_max_fill(OCTEON_MGMT_TX_RING_SIZE) - 1)) {
  1089. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  1090. netif_stop_queue(netdev);
  1091. spin_lock_irqsave(&p->tx_list.lock, flags);
  1092. }
  1093. if (unlikely(p->tx_current_fill >=
  1094. ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
  1095. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  1096. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  1097. DMA_TO_DEVICE);
  1098. goto out;
  1099. }
  1100. __skb_queue_tail(&p->tx_list, skb);
  1101. /* Put it in the ring. */
  1102. p->tx_ring[p->tx_next] = re.d64;
  1103. p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
  1104. p->tx_current_fill++;
  1105. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  1106. dma_sync_single_for_device(p->dev, p->tx_ring_handle,
  1107. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  1108. DMA_BIDIRECTIONAL);
  1109. netdev->stats.tx_packets++;
  1110. netdev->stats.tx_bytes += skb->len;
  1111. /* Ring the bell. */
  1112. cvmx_write_csr(p->mix + MIX_ORING2, 1);
  1113. netdev->trans_start = jiffies;
  1114. rv = NETDEV_TX_OK;
  1115. out:
  1116. octeon_mgmt_update_tx_stats(netdev);
  1117. return rv;
  1118. }
  1119. #ifdef CONFIG_NET_POLL_CONTROLLER
  1120. static void octeon_mgmt_poll_controller(struct net_device *netdev)
  1121. {
  1122. struct octeon_mgmt *p = netdev_priv(netdev);
  1123. octeon_mgmt_receive_packets(p, 16);
  1124. octeon_mgmt_update_rx_stats(netdev);
  1125. }
  1126. #endif
  1127. static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
  1128. struct ethtool_drvinfo *info)
  1129. {
  1130. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  1131. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1132. strlcpy(info->fw_version, "N/A", sizeof(info->fw_version));
  1133. strlcpy(info->bus_info, "N/A", sizeof(info->bus_info));
  1134. }
  1135. static int octeon_mgmt_get_settings(struct net_device *netdev,
  1136. struct ethtool_cmd *cmd)
  1137. {
  1138. struct octeon_mgmt *p = netdev_priv(netdev);
  1139. if (p->phydev)
  1140. return phy_ethtool_gset(p->phydev, cmd);
  1141. return -EOPNOTSUPP;
  1142. }
  1143. static int octeon_mgmt_set_settings(struct net_device *netdev,
  1144. struct ethtool_cmd *cmd)
  1145. {
  1146. struct octeon_mgmt *p = netdev_priv(netdev);
  1147. if (!capable(CAP_NET_ADMIN))
  1148. return -EPERM;
  1149. if (p->phydev)
  1150. return phy_ethtool_sset(p->phydev, cmd);
  1151. return -EOPNOTSUPP;
  1152. }
  1153. static int octeon_mgmt_nway_reset(struct net_device *dev)
  1154. {
  1155. struct octeon_mgmt *p = netdev_priv(dev);
  1156. if (!capable(CAP_NET_ADMIN))
  1157. return -EPERM;
  1158. if (p->phydev)
  1159. return phy_start_aneg(p->phydev);
  1160. return -EOPNOTSUPP;
  1161. }
  1162. static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
  1163. .get_drvinfo = octeon_mgmt_get_drvinfo,
  1164. .get_settings = octeon_mgmt_get_settings,
  1165. .set_settings = octeon_mgmt_set_settings,
  1166. .nway_reset = octeon_mgmt_nway_reset,
  1167. .get_link = ethtool_op_get_link,
  1168. };
  1169. static const struct net_device_ops octeon_mgmt_ops = {
  1170. .ndo_open = octeon_mgmt_open,
  1171. .ndo_stop = octeon_mgmt_stop,
  1172. .ndo_start_xmit = octeon_mgmt_xmit,
  1173. .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
  1174. .ndo_set_mac_address = octeon_mgmt_set_mac_address,
  1175. .ndo_do_ioctl = octeon_mgmt_ioctl,
  1176. .ndo_change_mtu = octeon_mgmt_change_mtu,
  1177. #ifdef CONFIG_NET_POLL_CONTROLLER
  1178. .ndo_poll_controller = octeon_mgmt_poll_controller,
  1179. #endif
  1180. };
  1181. static int octeon_mgmt_probe(struct platform_device *pdev)
  1182. {
  1183. struct net_device *netdev;
  1184. struct octeon_mgmt *p;
  1185. const __be32 *data;
  1186. const u8 *mac;
  1187. struct resource *res_mix;
  1188. struct resource *res_agl;
  1189. struct resource *res_agl_prt_ctl;
  1190. int len;
  1191. int result;
  1192. netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
  1193. if (netdev == NULL)
  1194. return -ENOMEM;
  1195. SET_NETDEV_DEV(netdev, &pdev->dev);
  1196. platform_set_drvdata(pdev, netdev);
  1197. p = netdev_priv(netdev);
  1198. netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
  1199. OCTEON_MGMT_NAPI_WEIGHT);
  1200. p->netdev = netdev;
  1201. p->dev = &pdev->dev;
  1202. p->has_rx_tstamp = false;
  1203. data = of_get_property(pdev->dev.of_node, "cell-index", &len);
  1204. if (data && len == sizeof(*data)) {
  1205. p->port = be32_to_cpup(data);
  1206. } else {
  1207. dev_err(&pdev->dev, "no 'cell-index' property\n");
  1208. result = -ENXIO;
  1209. goto err;
  1210. }
  1211. snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
  1212. result = platform_get_irq(pdev, 0);
  1213. if (result < 0)
  1214. goto err;
  1215. p->irq = result;
  1216. res_mix = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1217. if (res_mix == NULL) {
  1218. dev_err(&pdev->dev, "no 'reg' resource\n");
  1219. result = -ENXIO;
  1220. goto err;
  1221. }
  1222. res_agl = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1223. if (res_agl == NULL) {
  1224. dev_err(&pdev->dev, "no 'reg' resource\n");
  1225. result = -ENXIO;
  1226. goto err;
  1227. }
  1228. res_agl_prt_ctl = platform_get_resource(pdev, IORESOURCE_MEM, 3);
  1229. if (res_agl_prt_ctl == NULL) {
  1230. dev_err(&pdev->dev, "no 'reg' resource\n");
  1231. result = -ENXIO;
  1232. goto err;
  1233. }
  1234. p->mix_phys = res_mix->start;
  1235. p->mix_size = resource_size(res_mix);
  1236. p->agl_phys = res_agl->start;
  1237. p->agl_size = resource_size(res_agl);
  1238. p->agl_prt_ctl_phys = res_agl_prt_ctl->start;
  1239. p->agl_prt_ctl_size = resource_size(res_agl_prt_ctl);
  1240. if (!devm_request_mem_region(&pdev->dev, p->mix_phys, p->mix_size,
  1241. res_mix->name)) {
  1242. dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
  1243. res_mix->name);
  1244. result = -ENXIO;
  1245. goto err;
  1246. }
  1247. if (!devm_request_mem_region(&pdev->dev, p->agl_phys, p->agl_size,
  1248. res_agl->name)) {
  1249. result = -ENXIO;
  1250. dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
  1251. res_agl->name);
  1252. goto err;
  1253. }
  1254. if (!devm_request_mem_region(&pdev->dev, p->agl_prt_ctl_phys,
  1255. p->agl_prt_ctl_size, res_agl_prt_ctl->name)) {
  1256. result = -ENXIO;
  1257. dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
  1258. res_agl_prt_ctl->name);
  1259. goto err;
  1260. }
  1261. p->mix = (u64)devm_ioremap(&pdev->dev, p->mix_phys, p->mix_size);
  1262. p->agl = (u64)devm_ioremap(&pdev->dev, p->agl_phys, p->agl_size);
  1263. p->agl_prt_ctl = (u64)devm_ioremap(&pdev->dev, p->agl_prt_ctl_phys,
  1264. p->agl_prt_ctl_size);
  1265. spin_lock_init(&p->lock);
  1266. skb_queue_head_init(&p->tx_list);
  1267. skb_queue_head_init(&p->rx_list);
  1268. tasklet_init(&p->tx_clean_tasklet,
  1269. octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
  1270. netdev->priv_flags |= IFF_UNICAST_FLT;
  1271. netdev->netdev_ops = &octeon_mgmt_ops;
  1272. netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
  1273. mac = of_get_mac_address(pdev->dev.of_node);
  1274. if (mac)
  1275. memcpy(netdev->dev_addr, mac, ETH_ALEN);
  1276. else
  1277. eth_hw_addr_random(netdev);
  1278. p->phy_np = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
  1279. result = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  1280. if (result)
  1281. goto err;
  1282. netif_carrier_off(netdev);
  1283. result = register_netdev(netdev);
  1284. if (result)
  1285. goto err;
  1286. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  1287. return 0;
  1288. err:
  1289. free_netdev(netdev);
  1290. return result;
  1291. }
  1292. static int octeon_mgmt_remove(struct platform_device *pdev)
  1293. {
  1294. struct net_device *netdev = platform_get_drvdata(pdev);
  1295. unregister_netdev(netdev);
  1296. free_netdev(netdev);
  1297. return 0;
  1298. }
  1299. static const struct of_device_id octeon_mgmt_match[] = {
  1300. {
  1301. .compatible = "cavium,octeon-5750-mix",
  1302. },
  1303. {},
  1304. };
  1305. MODULE_DEVICE_TABLE(of, octeon_mgmt_match);
  1306. static struct platform_driver octeon_mgmt_driver = {
  1307. .driver = {
  1308. .name = "octeon_mgmt",
  1309. .of_match_table = octeon_mgmt_match,
  1310. },
  1311. .probe = octeon_mgmt_probe,
  1312. .remove = octeon_mgmt_remove,
  1313. };
  1314. extern void octeon_mdiobus_force_mod_depencency(void);
  1315. static int __init octeon_mgmt_mod_init(void)
  1316. {
  1317. /* Force our mdiobus driver module to be loaded first. */
  1318. octeon_mdiobus_force_mod_depencency();
  1319. return platform_driver_register(&octeon_mgmt_driver);
  1320. }
  1321. static void __exit octeon_mgmt_mod_exit(void)
  1322. {
  1323. platform_driver_unregister(&octeon_mgmt_driver);
  1324. }
  1325. module_init(octeon_mgmt_mod_init);
  1326. module_exit(octeon_mgmt_mod_exit);
  1327. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  1328. MODULE_AUTHOR("David Daney");
  1329. MODULE_LICENSE("GPL");
  1330. MODULE_VERSION(DRV_VERSION);