pch_gbe_phy.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR Co., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "pch_gbe.h"
  20. #include "pch_gbe_phy.h"
  21. #define PHY_MAX_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  22. /* PHY 1000 MII Register/Bit Definitions */
  23. /* PHY Registers defined by IEEE */
  24. #define PHY_CONTROL 0x00 /* Control Register */
  25. #define PHY_STATUS 0x01 /* Status Regiser */
  26. #define PHY_ID1 0x02 /* Phy Id Register (word 1) */
  27. #define PHY_ID2 0x03 /* Phy Id Register (word 2) */
  28. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  29. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  30. #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Register */
  31. #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */
  32. #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
  33. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Register */
  34. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Register */
  35. #define PHY_EXT_STATUS 0x0F /* Extended Status Register */
  36. #define PHY_PHYSP_CONTROL 0x10 /* PHY Specific Control Register */
  37. #define PHY_EXT_PHYSP_CONTROL 0x14 /* Extended PHY Specific Control Register */
  38. #define PHY_LED_CONTROL 0x18 /* LED Control Register */
  39. #define PHY_EXT_PHYSP_STATUS 0x1B /* Extended PHY Specific Status Register */
  40. /* PHY Control Register */
  41. #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
  42. #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
  43. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  44. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  45. #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */
  46. #define MII_CR_POWER_DOWN 0x0800 /* Power down */
  47. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  48. #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
  49. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  50. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  51. #define MII_CR_SPEED_1000 0x0040
  52. #define MII_CR_SPEED_100 0x2000
  53. #define MII_CR_SPEED_10 0x0000
  54. /* PHY Status Register */
  55. #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
  56. #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */
  57. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  58. #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
  59. #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
  60. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  61. #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
  62. #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
  63. #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
  64. #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
  65. #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
  66. #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
  67. #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
  68. #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
  69. #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
  70. /* AR8031 PHY Debug Registers */
  71. #define PHY_AR803X_ID 0x00001374
  72. #define PHY_AR8031_DBG_OFF 0x1D
  73. #define PHY_AR8031_DBG_DAT 0x1E
  74. #define PHY_AR8031_SERDES 0x05
  75. #define PHY_AR8031_HIBERNATE 0x0B
  76. #define PHY_AR8031_SERDES_TX_CLK_DLY 0x0100 /* TX clock delay of 2.0ns */
  77. #define PHY_AR8031_PS_HIB_EN 0x8000 /* Hibernate enable */
  78. /* Phy Id Register (word 2) */
  79. #define PHY_REVISION_MASK 0x000F
  80. /* PHY Specific Control Register */
  81. #define PHYSP_CTRL_ASSERT_CRS_TX 0x0800
  82. /* Default value of PHY register */
  83. #define PHY_CONTROL_DEFAULT 0x1140 /* Control Register */
  84. #define PHY_AUTONEG_ADV_DEFAULT 0x01e0 /* Autoneg Advertisement */
  85. #define PHY_NEXT_PAGE_TX_DEFAULT 0x2001 /* Next Page TX */
  86. #define PHY_1000T_CTRL_DEFAULT 0x0300 /* 1000Base-T Control Register */
  87. #define PHY_PHYSP_CONTROL_DEFAULT 0x01EE /* PHY Specific Control Register */
  88. /**
  89. * pch_gbe_phy_get_id - Retrieve the PHY ID and revision
  90. * @hw: Pointer to the HW structure
  91. * Returns
  92. * 0: Successful.
  93. * Negative value: Failed.
  94. */
  95. s32 pch_gbe_phy_get_id(struct pch_gbe_hw *hw)
  96. {
  97. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  98. struct pch_gbe_phy_info *phy = &hw->phy;
  99. s32 ret;
  100. u16 phy_id1;
  101. u16 phy_id2;
  102. ret = pch_gbe_phy_read_reg_miic(hw, PHY_ID1, &phy_id1);
  103. if (ret)
  104. return ret;
  105. ret = pch_gbe_phy_read_reg_miic(hw, PHY_ID2, &phy_id2);
  106. if (ret)
  107. return ret;
  108. /*
  109. * PHY_ID1: [bit15-0:ID(21-6)]
  110. * PHY_ID2: [bit15-10:ID(5-0)][bit9-4:Model][bit3-0:revision]
  111. */
  112. phy->id = (u32)phy_id1;
  113. phy->id = ((phy->id << 6) | ((phy_id2 & 0xFC00) >> 10));
  114. phy->revision = (u32) (phy_id2 & 0x000F);
  115. netdev_dbg(adapter->netdev,
  116. "phy->id : 0x%08x phy->revision : 0x%08x\n",
  117. phy->id, phy->revision);
  118. return 0;
  119. }
  120. /**
  121. * pch_gbe_phy_read_reg_miic - Read MII control register
  122. * @hw: Pointer to the HW structure
  123. * @offset: Register offset to be read
  124. * @data: Pointer to the read data
  125. * Returns
  126. * 0: Successful.
  127. * -EINVAL: Invalid argument.
  128. */
  129. s32 pch_gbe_phy_read_reg_miic(struct pch_gbe_hw *hw, u32 offset, u16 *data)
  130. {
  131. struct pch_gbe_phy_info *phy = &hw->phy;
  132. if (offset > PHY_MAX_REG_ADDRESS) {
  133. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  134. netdev_err(adapter->netdev, "PHY Address %d is out of range\n",
  135. offset);
  136. return -EINVAL;
  137. }
  138. *data = pch_gbe_mac_ctrl_miim(hw, phy->addr, PCH_GBE_HAL_MIIM_READ,
  139. offset, (u16)0);
  140. return 0;
  141. }
  142. /**
  143. * pch_gbe_phy_write_reg_miic - Write MII control register
  144. * @hw: Pointer to the HW structure
  145. * @offset: Register offset to be read
  146. * @data: data to write to register at offset
  147. * Returns
  148. * 0: Successful.
  149. * -EINVAL: Invalid argument.
  150. */
  151. s32 pch_gbe_phy_write_reg_miic(struct pch_gbe_hw *hw, u32 offset, u16 data)
  152. {
  153. struct pch_gbe_phy_info *phy = &hw->phy;
  154. if (offset > PHY_MAX_REG_ADDRESS) {
  155. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  156. netdev_err(adapter->netdev, "PHY Address %d is out of range\n",
  157. offset);
  158. return -EINVAL;
  159. }
  160. pch_gbe_mac_ctrl_miim(hw, phy->addr, PCH_GBE_HAL_MIIM_WRITE,
  161. offset, data);
  162. return 0;
  163. }
  164. /**
  165. * pch_gbe_phy_sw_reset - PHY software reset
  166. * @hw: Pointer to the HW structure
  167. */
  168. void pch_gbe_phy_sw_reset(struct pch_gbe_hw *hw)
  169. {
  170. u16 phy_ctrl;
  171. pch_gbe_phy_read_reg_miic(hw, PHY_CONTROL, &phy_ctrl);
  172. phy_ctrl |= MII_CR_RESET;
  173. pch_gbe_phy_write_reg_miic(hw, PHY_CONTROL, phy_ctrl);
  174. udelay(1);
  175. }
  176. /**
  177. * pch_gbe_phy_hw_reset - PHY hardware reset
  178. * @hw: Pointer to the HW structure
  179. */
  180. void pch_gbe_phy_hw_reset(struct pch_gbe_hw *hw)
  181. {
  182. pch_gbe_phy_write_reg_miic(hw, PHY_CONTROL, PHY_CONTROL_DEFAULT);
  183. pch_gbe_phy_write_reg_miic(hw, PHY_AUTONEG_ADV,
  184. PHY_AUTONEG_ADV_DEFAULT);
  185. pch_gbe_phy_write_reg_miic(hw, PHY_NEXT_PAGE_TX,
  186. PHY_NEXT_PAGE_TX_DEFAULT);
  187. pch_gbe_phy_write_reg_miic(hw, PHY_1000T_CTRL, PHY_1000T_CTRL_DEFAULT);
  188. pch_gbe_phy_write_reg_miic(hw, PHY_PHYSP_CONTROL,
  189. PHY_PHYSP_CONTROL_DEFAULT);
  190. }
  191. /**
  192. * pch_gbe_phy_power_up - restore link in case the phy was powered down
  193. * @hw: Pointer to the HW structure
  194. */
  195. void pch_gbe_phy_power_up(struct pch_gbe_hw *hw)
  196. {
  197. u16 mii_reg;
  198. mii_reg = 0;
  199. /* Just clear the power down bit to wake the phy back up */
  200. /* according to the manual, the phy will retain its
  201. * settings across a power-down/up cycle */
  202. pch_gbe_phy_read_reg_miic(hw, PHY_CONTROL, &mii_reg);
  203. mii_reg &= ~MII_CR_POWER_DOWN;
  204. pch_gbe_phy_write_reg_miic(hw, PHY_CONTROL, mii_reg);
  205. }
  206. /**
  207. * pch_gbe_phy_power_down - Power down PHY
  208. * @hw: Pointer to the HW structure
  209. */
  210. void pch_gbe_phy_power_down(struct pch_gbe_hw *hw)
  211. {
  212. u16 mii_reg;
  213. mii_reg = 0;
  214. /* Power down the PHY so no link is implied when interface is down *
  215. * The PHY cannot be powered down if any of the following is TRUE *
  216. * (a) WoL is enabled
  217. * (b) AMT is active
  218. */
  219. pch_gbe_phy_read_reg_miic(hw, PHY_CONTROL, &mii_reg);
  220. mii_reg |= MII_CR_POWER_DOWN;
  221. pch_gbe_phy_write_reg_miic(hw, PHY_CONTROL, mii_reg);
  222. mdelay(1);
  223. }
  224. /**
  225. * pch_gbe_phy_set_rgmii - RGMII interface setting
  226. * @hw: Pointer to the HW structure
  227. */
  228. void pch_gbe_phy_set_rgmii(struct pch_gbe_hw *hw)
  229. {
  230. pch_gbe_phy_sw_reset(hw);
  231. }
  232. /**
  233. * pch_gbe_phy_tx_clk_delay - Setup TX clock delay via the PHY
  234. * @hw: Pointer to the HW structure
  235. * Returns
  236. * 0: Successful.
  237. * -EINVAL: Invalid argument.
  238. */
  239. static int pch_gbe_phy_tx_clk_delay(struct pch_gbe_hw *hw)
  240. {
  241. /* The RGMII interface requires a ~2ns TX clock delay. This is typically
  242. * done in layout with a longer trace or via PHY strapping, but can also
  243. * be done via PHY configuration registers.
  244. */
  245. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  246. u16 mii_reg;
  247. int ret = 0;
  248. switch (hw->phy.id) {
  249. case PHY_AR803X_ID:
  250. netdev_dbg(adapter->netdev,
  251. "Configuring AR803X PHY for 2ns TX clock delay\n");
  252. pch_gbe_phy_read_reg_miic(hw, PHY_AR8031_DBG_OFF, &mii_reg);
  253. ret = pch_gbe_phy_write_reg_miic(hw, PHY_AR8031_DBG_OFF,
  254. PHY_AR8031_SERDES);
  255. if (ret)
  256. break;
  257. pch_gbe_phy_read_reg_miic(hw, PHY_AR8031_DBG_DAT, &mii_reg);
  258. mii_reg |= PHY_AR8031_SERDES_TX_CLK_DLY;
  259. ret = pch_gbe_phy_write_reg_miic(hw, PHY_AR8031_DBG_DAT,
  260. mii_reg);
  261. break;
  262. default:
  263. netdev_err(adapter->netdev,
  264. "Unknown PHY (%x), could not set TX clock delay\n",
  265. hw->phy.id);
  266. return -EINVAL;
  267. }
  268. if (ret)
  269. netdev_err(adapter->netdev,
  270. "Could not configure tx clock delay for PHY\n");
  271. return ret;
  272. }
  273. /**
  274. * pch_gbe_phy_init_setting - PHY initial setting
  275. * @hw: Pointer to the HW structure
  276. */
  277. void pch_gbe_phy_init_setting(struct pch_gbe_hw *hw)
  278. {
  279. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  280. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  281. int ret;
  282. u16 mii_reg;
  283. ret = mii_ethtool_gset(&adapter->mii, &cmd);
  284. if (ret)
  285. netdev_err(adapter->netdev, "Error: mii_ethtool_gset\n");
  286. ethtool_cmd_speed_set(&cmd, hw->mac.link_speed);
  287. cmd.duplex = hw->mac.link_duplex;
  288. cmd.advertising = hw->phy.autoneg_advertised;
  289. cmd.autoneg = hw->mac.autoneg;
  290. pch_gbe_phy_write_reg_miic(hw, MII_BMCR, BMCR_RESET);
  291. ret = mii_ethtool_sset(&adapter->mii, &cmd);
  292. if (ret)
  293. netdev_err(adapter->netdev, "Error: mii_ethtool_sset\n");
  294. pch_gbe_phy_sw_reset(hw);
  295. pch_gbe_phy_read_reg_miic(hw, PHY_PHYSP_CONTROL, &mii_reg);
  296. mii_reg |= PHYSP_CTRL_ASSERT_CRS_TX;
  297. pch_gbe_phy_write_reg_miic(hw, PHY_PHYSP_CONTROL, mii_reg);
  298. /* Setup a TX clock delay on certain platforms */
  299. if (adapter->pdata && adapter->pdata->phy_tx_clk_delay)
  300. pch_gbe_phy_tx_clk_delay(hw);
  301. }
  302. /**
  303. * pch_gbe_phy_disable_hibernate - Disable the PHY low power state
  304. * @hw: Pointer to the HW structure
  305. * Returns
  306. * 0: Successful.
  307. * -EINVAL: Invalid argument.
  308. */
  309. int pch_gbe_phy_disable_hibernate(struct pch_gbe_hw *hw)
  310. {
  311. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  312. u16 mii_reg;
  313. int ret = 0;
  314. switch (hw->phy.id) {
  315. case PHY_AR803X_ID:
  316. netdev_dbg(adapter->netdev,
  317. "Disabling hibernation for AR803X PHY\n");
  318. ret = pch_gbe_phy_write_reg_miic(hw, PHY_AR8031_DBG_OFF,
  319. PHY_AR8031_HIBERNATE);
  320. if (ret)
  321. break;
  322. pch_gbe_phy_read_reg_miic(hw, PHY_AR8031_DBG_DAT, &mii_reg);
  323. mii_reg &= ~PHY_AR8031_PS_HIB_EN;
  324. ret = pch_gbe_phy_write_reg_miic(hw, PHY_AR8031_DBG_DAT,
  325. mii_reg);
  326. break;
  327. default:
  328. netdev_err(adapter->netdev,
  329. "Unknown PHY (%x), could not disable hibernation\n",
  330. hw->phy.id);
  331. return -EINVAL;
  332. }
  333. if (ret)
  334. netdev_err(adapter->netdev,
  335. "Could not disable PHY hibernation\n");
  336. return ret;
  337. }