qla3xxx.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945
  1. /*
  2. * QLogic QLA3xxx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qla3xxx for copyright and licensing details.
  6. */
  7. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  8. #include <linux/kernel.h>
  9. #include <linux/types.h>
  10. #include <linux/module.h>
  11. #include <linux/list.h>
  12. #include <linux/pci.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/dmapool.h>
  17. #include <linux/mempool.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/kthread.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/errno.h>
  22. #include <linux/ioport.h>
  23. #include <linux/ip.h>
  24. #include <linux/in.h>
  25. #include <linux/if_arp.h>
  26. #include <linux/if_ether.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/rtnetlink.h>
  32. #include <linux/if_vlan.h>
  33. #include <linux/delay.h>
  34. #include <linux/mm.h>
  35. #include <linux/prefetch.h>
  36. #include "qla3xxx.h"
  37. #define DRV_NAME "qla3xxx"
  38. #define DRV_STRING "QLogic ISP3XXX Network Driver"
  39. #define DRV_VERSION "v2.03.00-k5"
  40. static const char ql3xxx_driver_name[] = DRV_NAME;
  41. static const char ql3xxx_driver_version[] = DRV_VERSION;
  42. #define TIMED_OUT_MSG \
  43. "Timed out waiting for management port to get free before issuing command\n"
  44. MODULE_AUTHOR("QLogic Corporation");
  45. MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
  46. MODULE_LICENSE("GPL");
  47. MODULE_VERSION(DRV_VERSION);
  48. static const u32 default_msg
  49. = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  50. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  51. static int debug = -1; /* defaults above */
  52. module_param(debug, int, 0);
  53. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  54. static int msi;
  55. module_param(msi, int, 0);
  56. MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
  57. static const struct pci_device_id ql3xxx_pci_tbl[] = {
  58. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
  59. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
  60. /* required last entry */
  61. {0,}
  62. };
  63. MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
  64. /*
  65. * These are the known PHY's which are used
  66. */
  67. enum PHY_DEVICE_TYPE {
  68. PHY_TYPE_UNKNOWN = 0,
  69. PHY_VITESSE_VSC8211,
  70. PHY_AGERE_ET1011C,
  71. MAX_PHY_DEV_TYPES
  72. };
  73. struct PHY_DEVICE_INFO {
  74. const enum PHY_DEVICE_TYPE phyDevice;
  75. const u32 phyIdOUI;
  76. const u16 phyIdModel;
  77. const char *name;
  78. };
  79. static const struct PHY_DEVICE_INFO PHY_DEVICES[] = {
  80. {PHY_TYPE_UNKNOWN, 0x000000, 0x0, "PHY_TYPE_UNKNOWN"},
  81. {PHY_VITESSE_VSC8211, 0x0003f1, 0xb, "PHY_VITESSE_VSC8211"},
  82. {PHY_AGERE_ET1011C, 0x00a0bc, 0x1, "PHY_AGERE_ET1011C"},
  83. };
  84. /*
  85. * Caller must take hw_lock.
  86. */
  87. static int ql_sem_spinlock(struct ql3_adapter *qdev,
  88. u32 sem_mask, u32 sem_bits)
  89. {
  90. struct ql3xxx_port_registers __iomem *port_regs =
  91. qdev->mem_map_registers;
  92. u32 value;
  93. unsigned int seconds = 3;
  94. do {
  95. writel((sem_mask | sem_bits),
  96. &port_regs->CommonRegs.semaphoreReg);
  97. value = readl(&port_regs->CommonRegs.semaphoreReg);
  98. if ((value & (sem_mask >> 16)) == sem_bits)
  99. return 0;
  100. ssleep(1);
  101. } while (--seconds);
  102. return -1;
  103. }
  104. static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
  105. {
  106. struct ql3xxx_port_registers __iomem *port_regs =
  107. qdev->mem_map_registers;
  108. writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
  109. readl(&port_regs->CommonRegs.semaphoreReg);
  110. }
  111. static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
  112. {
  113. struct ql3xxx_port_registers __iomem *port_regs =
  114. qdev->mem_map_registers;
  115. u32 value;
  116. writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
  117. value = readl(&port_regs->CommonRegs.semaphoreReg);
  118. return ((value & (sem_mask >> 16)) == sem_bits);
  119. }
  120. /*
  121. * Caller holds hw_lock.
  122. */
  123. static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
  124. {
  125. int i = 0;
  126. do {
  127. if (ql_sem_lock(qdev,
  128. QL_DRVR_SEM_MASK,
  129. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
  130. * 2) << 1)) {
  131. netdev_printk(KERN_DEBUG, qdev->ndev,
  132. "driver lock acquired\n");
  133. return 1;
  134. }
  135. ssleep(1);
  136. } while (++i < 10);
  137. netdev_err(qdev->ndev, "Timed out waiting for driver lock...\n");
  138. return 0;
  139. }
  140. static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
  141. {
  142. struct ql3xxx_port_registers __iomem *port_regs =
  143. qdev->mem_map_registers;
  144. writel(((ISP_CONTROL_NP_MASK << 16) | page),
  145. &port_regs->CommonRegs.ispControlStatus);
  146. readl(&port_regs->CommonRegs.ispControlStatus);
  147. qdev->current_page = page;
  148. }
  149. static u32 ql_read_common_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
  150. {
  151. u32 value;
  152. unsigned long hw_flags;
  153. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  154. value = readl(reg);
  155. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  156. return value;
  157. }
  158. static u32 ql_read_common_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
  159. {
  160. return readl(reg);
  161. }
  162. static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
  163. {
  164. u32 value;
  165. unsigned long hw_flags;
  166. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  167. if (qdev->current_page != 0)
  168. ql_set_register_page(qdev, 0);
  169. value = readl(reg);
  170. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  171. return value;
  172. }
  173. static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
  174. {
  175. if (qdev->current_page != 0)
  176. ql_set_register_page(qdev, 0);
  177. return readl(reg);
  178. }
  179. static void ql_write_common_reg_l(struct ql3_adapter *qdev,
  180. u32 __iomem *reg, u32 value)
  181. {
  182. unsigned long hw_flags;
  183. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  184. writel(value, reg);
  185. readl(reg);
  186. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  187. }
  188. static void ql_write_common_reg(struct ql3_adapter *qdev,
  189. u32 __iomem *reg, u32 value)
  190. {
  191. writel(value, reg);
  192. readl(reg);
  193. }
  194. static void ql_write_nvram_reg(struct ql3_adapter *qdev,
  195. u32 __iomem *reg, u32 value)
  196. {
  197. writel(value, reg);
  198. readl(reg);
  199. udelay(1);
  200. }
  201. static void ql_write_page0_reg(struct ql3_adapter *qdev,
  202. u32 __iomem *reg, u32 value)
  203. {
  204. if (qdev->current_page != 0)
  205. ql_set_register_page(qdev, 0);
  206. writel(value, reg);
  207. readl(reg);
  208. }
  209. /*
  210. * Caller holds hw_lock. Only called during init.
  211. */
  212. static void ql_write_page1_reg(struct ql3_adapter *qdev,
  213. u32 __iomem *reg, u32 value)
  214. {
  215. if (qdev->current_page != 1)
  216. ql_set_register_page(qdev, 1);
  217. writel(value, reg);
  218. readl(reg);
  219. }
  220. /*
  221. * Caller holds hw_lock. Only called during init.
  222. */
  223. static void ql_write_page2_reg(struct ql3_adapter *qdev,
  224. u32 __iomem *reg, u32 value)
  225. {
  226. if (qdev->current_page != 2)
  227. ql_set_register_page(qdev, 2);
  228. writel(value, reg);
  229. readl(reg);
  230. }
  231. static void ql_disable_interrupts(struct ql3_adapter *qdev)
  232. {
  233. struct ql3xxx_port_registers __iomem *port_regs =
  234. qdev->mem_map_registers;
  235. ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
  236. (ISP_IMR_ENABLE_INT << 16));
  237. }
  238. static void ql_enable_interrupts(struct ql3_adapter *qdev)
  239. {
  240. struct ql3xxx_port_registers __iomem *port_regs =
  241. qdev->mem_map_registers;
  242. ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
  243. ((0xff << 16) | ISP_IMR_ENABLE_INT));
  244. }
  245. static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
  246. struct ql_rcv_buf_cb *lrg_buf_cb)
  247. {
  248. dma_addr_t map;
  249. int err;
  250. lrg_buf_cb->next = NULL;
  251. if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
  252. qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
  253. } else {
  254. qdev->lrg_buf_free_tail->next = lrg_buf_cb;
  255. qdev->lrg_buf_free_tail = lrg_buf_cb;
  256. }
  257. if (!lrg_buf_cb->skb) {
  258. lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
  259. qdev->lrg_buffer_len);
  260. if (unlikely(!lrg_buf_cb->skb)) {
  261. qdev->lrg_buf_skb_check++;
  262. } else {
  263. /*
  264. * We save some space to copy the ethhdr from first
  265. * buffer
  266. */
  267. skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
  268. map = pci_map_single(qdev->pdev,
  269. lrg_buf_cb->skb->data,
  270. qdev->lrg_buffer_len -
  271. QL_HEADER_SPACE,
  272. PCI_DMA_FROMDEVICE);
  273. err = pci_dma_mapping_error(qdev->pdev, map);
  274. if (err) {
  275. netdev_err(qdev->ndev,
  276. "PCI mapping failed with error: %d\n",
  277. err);
  278. dev_kfree_skb(lrg_buf_cb->skb);
  279. lrg_buf_cb->skb = NULL;
  280. qdev->lrg_buf_skb_check++;
  281. return;
  282. }
  283. lrg_buf_cb->buf_phy_addr_low =
  284. cpu_to_le32(LS_64BITS(map));
  285. lrg_buf_cb->buf_phy_addr_high =
  286. cpu_to_le32(MS_64BITS(map));
  287. dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  288. dma_unmap_len_set(lrg_buf_cb, maplen,
  289. qdev->lrg_buffer_len -
  290. QL_HEADER_SPACE);
  291. }
  292. }
  293. qdev->lrg_buf_free_count++;
  294. }
  295. static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
  296. *qdev)
  297. {
  298. struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
  299. if (lrg_buf_cb != NULL) {
  300. qdev->lrg_buf_free_head = lrg_buf_cb->next;
  301. if (qdev->lrg_buf_free_head == NULL)
  302. qdev->lrg_buf_free_tail = NULL;
  303. qdev->lrg_buf_free_count--;
  304. }
  305. return lrg_buf_cb;
  306. }
  307. static u32 addrBits = EEPROM_NO_ADDR_BITS;
  308. static u32 dataBits = EEPROM_NO_DATA_BITS;
  309. static void fm93c56a_deselect(struct ql3_adapter *qdev);
  310. static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
  311. unsigned short *value);
  312. /*
  313. * Caller holds hw_lock.
  314. */
  315. static void fm93c56a_select(struct ql3_adapter *qdev)
  316. {
  317. struct ql3xxx_port_registers __iomem *port_regs =
  318. qdev->mem_map_registers;
  319. __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
  320. qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
  321. ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
  322. }
  323. /*
  324. * Caller holds hw_lock.
  325. */
  326. static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
  327. {
  328. int i;
  329. u32 mask;
  330. u32 dataBit;
  331. u32 previousBit;
  332. struct ql3xxx_port_registers __iomem *port_regs =
  333. qdev->mem_map_registers;
  334. __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
  335. /* Clock in a zero, then do the start bit */
  336. ql_write_nvram_reg(qdev, spir,
  337. (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  338. AUBURN_EEPROM_DO_1));
  339. ql_write_nvram_reg(qdev, spir,
  340. (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  341. AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_RISE));
  342. ql_write_nvram_reg(qdev, spir,
  343. (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  344. AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_FALL));
  345. mask = 1 << (FM93C56A_CMD_BITS - 1);
  346. /* Force the previous data bit to be different */
  347. previousBit = 0xffff;
  348. for (i = 0; i < FM93C56A_CMD_BITS; i++) {
  349. dataBit = (cmd & mask)
  350. ? AUBURN_EEPROM_DO_1
  351. : AUBURN_EEPROM_DO_0;
  352. if (previousBit != dataBit) {
  353. /* If the bit changed, change the DO state to match */
  354. ql_write_nvram_reg(qdev, spir,
  355. (ISP_NVRAM_MASK |
  356. qdev->eeprom_cmd_data | dataBit));
  357. previousBit = dataBit;
  358. }
  359. ql_write_nvram_reg(qdev, spir,
  360. (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  361. dataBit | AUBURN_EEPROM_CLK_RISE));
  362. ql_write_nvram_reg(qdev, spir,
  363. (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  364. dataBit | AUBURN_EEPROM_CLK_FALL));
  365. cmd = cmd << 1;
  366. }
  367. mask = 1 << (addrBits - 1);
  368. /* Force the previous data bit to be different */
  369. previousBit = 0xffff;
  370. for (i = 0; i < addrBits; i++) {
  371. dataBit = (eepromAddr & mask) ? AUBURN_EEPROM_DO_1
  372. : AUBURN_EEPROM_DO_0;
  373. if (previousBit != dataBit) {
  374. /*
  375. * If the bit changed, then change the DO state to
  376. * match
  377. */
  378. ql_write_nvram_reg(qdev, spir,
  379. (ISP_NVRAM_MASK |
  380. qdev->eeprom_cmd_data | dataBit));
  381. previousBit = dataBit;
  382. }
  383. ql_write_nvram_reg(qdev, spir,
  384. (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  385. dataBit | AUBURN_EEPROM_CLK_RISE));
  386. ql_write_nvram_reg(qdev, spir,
  387. (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  388. dataBit | AUBURN_EEPROM_CLK_FALL));
  389. eepromAddr = eepromAddr << 1;
  390. }
  391. }
  392. /*
  393. * Caller holds hw_lock.
  394. */
  395. static void fm93c56a_deselect(struct ql3_adapter *qdev)
  396. {
  397. struct ql3xxx_port_registers __iomem *port_regs =
  398. qdev->mem_map_registers;
  399. __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
  400. qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
  401. ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
  402. }
  403. /*
  404. * Caller holds hw_lock.
  405. */
  406. static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
  407. {
  408. int i;
  409. u32 data = 0;
  410. u32 dataBit;
  411. struct ql3xxx_port_registers __iomem *port_regs =
  412. qdev->mem_map_registers;
  413. __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
  414. /* Read the data bits */
  415. /* The first bit is a dummy. Clock right over it. */
  416. for (i = 0; i < dataBits; i++) {
  417. ql_write_nvram_reg(qdev, spir,
  418. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  419. AUBURN_EEPROM_CLK_RISE);
  420. ql_write_nvram_reg(qdev, spir,
  421. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  422. AUBURN_EEPROM_CLK_FALL);
  423. dataBit = (ql_read_common_reg(qdev, spir) &
  424. AUBURN_EEPROM_DI_1) ? 1 : 0;
  425. data = (data << 1) | dataBit;
  426. }
  427. *value = (u16)data;
  428. }
  429. /*
  430. * Caller holds hw_lock.
  431. */
  432. static void eeprom_readword(struct ql3_adapter *qdev,
  433. u32 eepromAddr, unsigned short *value)
  434. {
  435. fm93c56a_select(qdev);
  436. fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
  437. fm93c56a_datain(qdev, value);
  438. fm93c56a_deselect(qdev);
  439. }
  440. static void ql_set_mac_addr(struct net_device *ndev, u16 *addr)
  441. {
  442. __le16 *p = (__le16 *)ndev->dev_addr;
  443. p[0] = cpu_to_le16(addr[0]);
  444. p[1] = cpu_to_le16(addr[1]);
  445. p[2] = cpu_to_le16(addr[2]);
  446. }
  447. static int ql_get_nvram_params(struct ql3_adapter *qdev)
  448. {
  449. u16 *pEEPROMData;
  450. u16 checksum = 0;
  451. u32 index;
  452. unsigned long hw_flags;
  453. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  454. pEEPROMData = (u16 *)&qdev->nvram_data;
  455. qdev->eeprom_cmd_data = 0;
  456. if (ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
  457. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  458. 2) << 10)) {
  459. pr_err("%s: Failed ql_sem_spinlock()\n", __func__);
  460. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  461. return -1;
  462. }
  463. for (index = 0; index < EEPROM_SIZE; index++) {
  464. eeprom_readword(qdev, index, pEEPROMData);
  465. checksum += *pEEPROMData;
  466. pEEPROMData++;
  467. }
  468. ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
  469. if (checksum != 0) {
  470. netdev_err(qdev->ndev, "checksum should be zero, is %x!!\n",
  471. checksum);
  472. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  473. return -1;
  474. }
  475. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  476. return checksum;
  477. }
  478. static const u32 PHYAddr[2] = {
  479. PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
  480. };
  481. static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
  482. {
  483. struct ql3xxx_port_registers __iomem *port_regs =
  484. qdev->mem_map_registers;
  485. u32 temp;
  486. int count = 1000;
  487. while (count) {
  488. temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
  489. if (!(temp & MAC_MII_STATUS_BSY))
  490. return 0;
  491. udelay(10);
  492. count--;
  493. }
  494. return -1;
  495. }
  496. static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
  497. {
  498. struct ql3xxx_port_registers __iomem *port_regs =
  499. qdev->mem_map_registers;
  500. u32 scanControl;
  501. if (qdev->numPorts > 1) {
  502. /* Auto scan will cycle through multiple ports */
  503. scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
  504. } else {
  505. scanControl = MAC_MII_CONTROL_SC;
  506. }
  507. /*
  508. * Scan register 1 of PHY/PETBI,
  509. * Set up to scan both devices
  510. * The autoscan starts from the first register, completes
  511. * the last one before rolling over to the first
  512. */
  513. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  514. PHYAddr[0] | MII_SCAN_REGISTER);
  515. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  516. (scanControl) |
  517. ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
  518. }
  519. static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
  520. {
  521. u8 ret;
  522. struct ql3xxx_port_registers __iomem *port_regs =
  523. qdev->mem_map_registers;
  524. /* See if scan mode is enabled before we turn it off */
  525. if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
  526. (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
  527. /* Scan is enabled */
  528. ret = 1;
  529. } else {
  530. /* Scan is disabled */
  531. ret = 0;
  532. }
  533. /*
  534. * When disabling scan mode you must first change the MII register
  535. * address
  536. */
  537. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  538. PHYAddr[0] | MII_SCAN_REGISTER);
  539. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  540. ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
  541. MAC_MII_CONTROL_RC) << 16));
  542. return ret;
  543. }
  544. static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
  545. u16 regAddr, u16 value, u32 phyAddr)
  546. {
  547. struct ql3xxx_port_registers __iomem *port_regs =
  548. qdev->mem_map_registers;
  549. u8 scanWasEnabled;
  550. scanWasEnabled = ql_mii_disable_scan_mode(qdev);
  551. if (ql_wait_for_mii_ready(qdev)) {
  552. netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
  553. return -1;
  554. }
  555. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  556. phyAddr | regAddr);
  557. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
  558. /* Wait for write to complete 9/10/04 SJP */
  559. if (ql_wait_for_mii_ready(qdev)) {
  560. netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
  561. return -1;
  562. }
  563. if (scanWasEnabled)
  564. ql_mii_enable_scan_mode(qdev);
  565. return 0;
  566. }
  567. static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
  568. u16 *value, u32 phyAddr)
  569. {
  570. struct ql3xxx_port_registers __iomem *port_regs =
  571. qdev->mem_map_registers;
  572. u8 scanWasEnabled;
  573. u32 temp;
  574. scanWasEnabled = ql_mii_disable_scan_mode(qdev);
  575. if (ql_wait_for_mii_ready(qdev)) {
  576. netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
  577. return -1;
  578. }
  579. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  580. phyAddr | regAddr);
  581. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  582. (MAC_MII_CONTROL_RC << 16));
  583. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  584. (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
  585. /* Wait for the read to complete */
  586. if (ql_wait_for_mii_ready(qdev)) {
  587. netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
  588. return -1;
  589. }
  590. temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
  591. *value = (u16) temp;
  592. if (scanWasEnabled)
  593. ql_mii_enable_scan_mode(qdev);
  594. return 0;
  595. }
  596. static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
  597. {
  598. struct ql3xxx_port_registers __iomem *port_regs =
  599. qdev->mem_map_registers;
  600. ql_mii_disable_scan_mode(qdev);
  601. if (ql_wait_for_mii_ready(qdev)) {
  602. netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
  603. return -1;
  604. }
  605. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  606. qdev->PHYAddr | regAddr);
  607. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
  608. /* Wait for write to complete. */
  609. if (ql_wait_for_mii_ready(qdev)) {
  610. netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
  611. return -1;
  612. }
  613. ql_mii_enable_scan_mode(qdev);
  614. return 0;
  615. }
  616. static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
  617. {
  618. u32 temp;
  619. struct ql3xxx_port_registers __iomem *port_regs =
  620. qdev->mem_map_registers;
  621. ql_mii_disable_scan_mode(qdev);
  622. if (ql_wait_for_mii_ready(qdev)) {
  623. netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
  624. return -1;
  625. }
  626. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  627. qdev->PHYAddr | regAddr);
  628. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  629. (MAC_MII_CONTROL_RC << 16));
  630. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  631. (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
  632. /* Wait for the read to complete */
  633. if (ql_wait_for_mii_ready(qdev)) {
  634. netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
  635. return -1;
  636. }
  637. temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
  638. *value = (u16) temp;
  639. ql_mii_enable_scan_mode(qdev);
  640. return 0;
  641. }
  642. static void ql_petbi_reset(struct ql3_adapter *qdev)
  643. {
  644. ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
  645. }
  646. static void ql_petbi_start_neg(struct ql3_adapter *qdev)
  647. {
  648. u16 reg;
  649. /* Enable Auto-negotiation sense */
  650. ql_mii_read_reg(qdev, PETBI_TBI_CTRL, &reg);
  651. reg |= PETBI_TBI_AUTO_SENSE;
  652. ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
  653. ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
  654. PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
  655. ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
  656. PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
  657. PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
  658. }
  659. static void ql_petbi_reset_ex(struct ql3_adapter *qdev)
  660. {
  661. ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
  662. PHYAddr[qdev->mac_index]);
  663. }
  664. static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev)
  665. {
  666. u16 reg;
  667. /* Enable Auto-negotiation sense */
  668. ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, &reg,
  669. PHYAddr[qdev->mac_index]);
  670. reg |= PETBI_TBI_AUTO_SENSE;
  671. ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg,
  672. PHYAddr[qdev->mac_index]);
  673. ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
  674. PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX,
  675. PHYAddr[qdev->mac_index]);
  676. ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
  677. PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
  678. PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
  679. PHYAddr[qdev->mac_index]);
  680. }
  681. static void ql_petbi_init(struct ql3_adapter *qdev)
  682. {
  683. ql_petbi_reset(qdev);
  684. ql_petbi_start_neg(qdev);
  685. }
  686. static void ql_petbi_init_ex(struct ql3_adapter *qdev)
  687. {
  688. ql_petbi_reset_ex(qdev);
  689. ql_petbi_start_neg_ex(qdev);
  690. }
  691. static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
  692. {
  693. u16 reg;
  694. if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, &reg) < 0)
  695. return 0;
  696. return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
  697. }
  698. static void phyAgereSpecificInit(struct ql3_adapter *qdev, u32 miiAddr)
  699. {
  700. netdev_info(qdev->ndev, "enabling Agere specific PHY\n");
  701. /* power down device bit 11 = 1 */
  702. ql_mii_write_reg_ex(qdev, 0x00, 0x1940, miiAddr);
  703. /* enable diagnostic mode bit 2 = 1 */
  704. ql_mii_write_reg_ex(qdev, 0x12, 0x840e, miiAddr);
  705. /* 1000MB amplitude adjust (see Agere errata) */
  706. ql_mii_write_reg_ex(qdev, 0x10, 0x8805, miiAddr);
  707. /* 1000MB amplitude adjust (see Agere errata) */
  708. ql_mii_write_reg_ex(qdev, 0x11, 0xf03e, miiAddr);
  709. /* 100MB amplitude adjust (see Agere errata) */
  710. ql_mii_write_reg_ex(qdev, 0x10, 0x8806, miiAddr);
  711. /* 100MB amplitude adjust (see Agere errata) */
  712. ql_mii_write_reg_ex(qdev, 0x11, 0x003e, miiAddr);
  713. /* 10MB amplitude adjust (see Agere errata) */
  714. ql_mii_write_reg_ex(qdev, 0x10, 0x8807, miiAddr);
  715. /* 10MB amplitude adjust (see Agere errata) */
  716. ql_mii_write_reg_ex(qdev, 0x11, 0x1f00, miiAddr);
  717. /* point to hidden reg 0x2806 */
  718. ql_mii_write_reg_ex(qdev, 0x10, 0x2806, miiAddr);
  719. /* Write new PHYAD w/bit 5 set */
  720. ql_mii_write_reg_ex(qdev, 0x11,
  721. 0x0020 | (PHYAddr[qdev->mac_index] >> 8), miiAddr);
  722. /*
  723. * Disable diagnostic mode bit 2 = 0
  724. * Power up device bit 11 = 0
  725. * Link up (on) and activity (blink)
  726. */
  727. ql_mii_write_reg(qdev, 0x12, 0x840a);
  728. ql_mii_write_reg(qdev, 0x00, 0x1140);
  729. ql_mii_write_reg(qdev, 0x1c, 0xfaf0);
  730. }
  731. static enum PHY_DEVICE_TYPE getPhyType(struct ql3_adapter *qdev,
  732. u16 phyIdReg0, u16 phyIdReg1)
  733. {
  734. enum PHY_DEVICE_TYPE result = PHY_TYPE_UNKNOWN;
  735. u32 oui;
  736. u16 model;
  737. int i;
  738. if (phyIdReg0 == 0xffff)
  739. return result;
  740. if (phyIdReg1 == 0xffff)
  741. return result;
  742. /* oui is split between two registers */
  743. oui = (phyIdReg0 << 6) | ((phyIdReg1 & PHY_OUI_1_MASK) >> 10);
  744. model = (phyIdReg1 & PHY_MODEL_MASK) >> 4;
  745. /* Scan table for this PHY */
  746. for (i = 0; i < MAX_PHY_DEV_TYPES; i++) {
  747. if ((oui == PHY_DEVICES[i].phyIdOUI) &&
  748. (model == PHY_DEVICES[i].phyIdModel)) {
  749. netdev_info(qdev->ndev, "Phy: %s\n",
  750. PHY_DEVICES[i].name);
  751. result = PHY_DEVICES[i].phyDevice;
  752. break;
  753. }
  754. }
  755. return result;
  756. }
  757. static int ql_phy_get_speed(struct ql3_adapter *qdev)
  758. {
  759. u16 reg;
  760. switch (qdev->phyType) {
  761. case PHY_AGERE_ET1011C: {
  762. if (ql_mii_read_reg(qdev, 0x1A, &reg) < 0)
  763. return 0;
  764. reg = (reg >> 8) & 3;
  765. break;
  766. }
  767. default:
  768. if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
  769. return 0;
  770. reg = (((reg & 0x18) >> 3) & 3);
  771. }
  772. switch (reg) {
  773. case 2:
  774. return SPEED_1000;
  775. case 1:
  776. return SPEED_100;
  777. case 0:
  778. return SPEED_10;
  779. default:
  780. return -1;
  781. }
  782. }
  783. static int ql_is_full_dup(struct ql3_adapter *qdev)
  784. {
  785. u16 reg;
  786. switch (qdev->phyType) {
  787. case PHY_AGERE_ET1011C: {
  788. if (ql_mii_read_reg(qdev, 0x1A, &reg))
  789. return 0;
  790. return ((reg & 0x0080) && (reg & 0x1000)) != 0;
  791. }
  792. case PHY_VITESSE_VSC8211:
  793. default: {
  794. if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
  795. return 0;
  796. return (reg & PHY_AUX_DUPLEX_STAT) != 0;
  797. }
  798. }
  799. }
  800. static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
  801. {
  802. u16 reg;
  803. if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, &reg) < 0)
  804. return 0;
  805. return (reg & PHY_NEG_PAUSE) != 0;
  806. }
  807. static int PHY_Setup(struct ql3_adapter *qdev)
  808. {
  809. u16 reg1;
  810. u16 reg2;
  811. bool agereAddrChangeNeeded = false;
  812. u32 miiAddr = 0;
  813. int err;
  814. /* Determine the PHY we are using by reading the ID's */
  815. err = ql_mii_read_reg(qdev, PHY_ID_0_REG, &reg1);
  816. if (err != 0) {
  817. netdev_err(qdev->ndev, "Could not read from reg PHY_ID_0_REG\n");
  818. return err;
  819. }
  820. err = ql_mii_read_reg(qdev, PHY_ID_1_REG, &reg2);
  821. if (err != 0) {
  822. netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG\n");
  823. return err;
  824. }
  825. /* Check if we have a Agere PHY */
  826. if ((reg1 == 0xffff) || (reg2 == 0xffff)) {
  827. /* Determine which MII address we should be using
  828. determined by the index of the card */
  829. if (qdev->mac_index == 0)
  830. miiAddr = MII_AGERE_ADDR_1;
  831. else
  832. miiAddr = MII_AGERE_ADDR_2;
  833. err = ql_mii_read_reg_ex(qdev, PHY_ID_0_REG, &reg1, miiAddr);
  834. if (err != 0) {
  835. netdev_err(qdev->ndev,
  836. "Could not read from reg PHY_ID_0_REG after Agere detected\n");
  837. return err;
  838. }
  839. err = ql_mii_read_reg_ex(qdev, PHY_ID_1_REG, &reg2, miiAddr);
  840. if (err != 0) {
  841. netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG after Agere detected\n");
  842. return err;
  843. }
  844. /* We need to remember to initialize the Agere PHY */
  845. agereAddrChangeNeeded = true;
  846. }
  847. /* Determine the particular PHY we have on board to apply
  848. PHY specific initializations */
  849. qdev->phyType = getPhyType(qdev, reg1, reg2);
  850. if ((qdev->phyType == PHY_AGERE_ET1011C) && agereAddrChangeNeeded) {
  851. /* need this here so address gets changed */
  852. phyAgereSpecificInit(qdev, miiAddr);
  853. } else if (qdev->phyType == PHY_TYPE_UNKNOWN) {
  854. netdev_err(qdev->ndev, "PHY is unknown\n");
  855. return -EIO;
  856. }
  857. return 0;
  858. }
  859. /*
  860. * Caller holds hw_lock.
  861. */
  862. static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
  863. {
  864. struct ql3xxx_port_registers __iomem *port_regs =
  865. qdev->mem_map_registers;
  866. u32 value;
  867. if (enable)
  868. value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
  869. else
  870. value = (MAC_CONFIG_REG_PE << 16);
  871. if (qdev->mac_index)
  872. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  873. else
  874. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  875. }
  876. /*
  877. * Caller holds hw_lock.
  878. */
  879. static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
  880. {
  881. struct ql3xxx_port_registers __iomem *port_regs =
  882. qdev->mem_map_registers;
  883. u32 value;
  884. if (enable)
  885. value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
  886. else
  887. value = (MAC_CONFIG_REG_SR << 16);
  888. if (qdev->mac_index)
  889. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  890. else
  891. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  892. }
  893. /*
  894. * Caller holds hw_lock.
  895. */
  896. static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
  897. {
  898. struct ql3xxx_port_registers __iomem *port_regs =
  899. qdev->mem_map_registers;
  900. u32 value;
  901. if (enable)
  902. value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
  903. else
  904. value = (MAC_CONFIG_REG_GM << 16);
  905. if (qdev->mac_index)
  906. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  907. else
  908. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  909. }
  910. /*
  911. * Caller holds hw_lock.
  912. */
  913. static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
  914. {
  915. struct ql3xxx_port_registers __iomem *port_regs =
  916. qdev->mem_map_registers;
  917. u32 value;
  918. if (enable)
  919. value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
  920. else
  921. value = (MAC_CONFIG_REG_FD << 16);
  922. if (qdev->mac_index)
  923. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  924. else
  925. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  926. }
  927. /*
  928. * Caller holds hw_lock.
  929. */
  930. static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
  931. {
  932. struct ql3xxx_port_registers __iomem *port_regs =
  933. qdev->mem_map_registers;
  934. u32 value;
  935. if (enable)
  936. value =
  937. ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
  938. ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
  939. else
  940. value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
  941. if (qdev->mac_index)
  942. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  943. else
  944. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  945. }
  946. /*
  947. * Caller holds hw_lock.
  948. */
  949. static int ql_is_fiber(struct ql3_adapter *qdev)
  950. {
  951. struct ql3xxx_port_registers __iomem *port_regs =
  952. qdev->mem_map_registers;
  953. u32 bitToCheck = 0;
  954. u32 temp;
  955. switch (qdev->mac_index) {
  956. case 0:
  957. bitToCheck = PORT_STATUS_SM0;
  958. break;
  959. case 1:
  960. bitToCheck = PORT_STATUS_SM1;
  961. break;
  962. }
  963. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  964. return (temp & bitToCheck) != 0;
  965. }
  966. static int ql_is_auto_cfg(struct ql3_adapter *qdev)
  967. {
  968. u16 reg;
  969. ql_mii_read_reg(qdev, 0x00, &reg);
  970. return (reg & 0x1000) != 0;
  971. }
  972. /*
  973. * Caller holds hw_lock.
  974. */
  975. static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
  976. {
  977. struct ql3xxx_port_registers __iomem *port_regs =
  978. qdev->mem_map_registers;
  979. u32 bitToCheck = 0;
  980. u32 temp;
  981. switch (qdev->mac_index) {
  982. case 0:
  983. bitToCheck = PORT_STATUS_AC0;
  984. break;
  985. case 1:
  986. bitToCheck = PORT_STATUS_AC1;
  987. break;
  988. }
  989. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  990. if (temp & bitToCheck) {
  991. netif_info(qdev, link, qdev->ndev, "Auto-Negotiate complete\n");
  992. return 1;
  993. }
  994. netif_info(qdev, link, qdev->ndev, "Auto-Negotiate incomplete\n");
  995. return 0;
  996. }
  997. /*
  998. * ql_is_neg_pause() returns 1 if pause was negotiated to be on
  999. */
  1000. static int ql_is_neg_pause(struct ql3_adapter *qdev)
  1001. {
  1002. if (ql_is_fiber(qdev))
  1003. return ql_is_petbi_neg_pause(qdev);
  1004. else
  1005. return ql_is_phy_neg_pause(qdev);
  1006. }
  1007. static int ql_auto_neg_error(struct ql3_adapter *qdev)
  1008. {
  1009. struct ql3xxx_port_registers __iomem *port_regs =
  1010. qdev->mem_map_registers;
  1011. u32 bitToCheck = 0;
  1012. u32 temp;
  1013. switch (qdev->mac_index) {
  1014. case 0:
  1015. bitToCheck = PORT_STATUS_AE0;
  1016. break;
  1017. case 1:
  1018. bitToCheck = PORT_STATUS_AE1;
  1019. break;
  1020. }
  1021. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1022. return (temp & bitToCheck) != 0;
  1023. }
  1024. static u32 ql_get_link_speed(struct ql3_adapter *qdev)
  1025. {
  1026. if (ql_is_fiber(qdev))
  1027. return SPEED_1000;
  1028. else
  1029. return ql_phy_get_speed(qdev);
  1030. }
  1031. static int ql_is_link_full_dup(struct ql3_adapter *qdev)
  1032. {
  1033. if (ql_is_fiber(qdev))
  1034. return 1;
  1035. else
  1036. return ql_is_full_dup(qdev);
  1037. }
  1038. /*
  1039. * Caller holds hw_lock.
  1040. */
  1041. static int ql_link_down_detect(struct ql3_adapter *qdev)
  1042. {
  1043. struct ql3xxx_port_registers __iomem *port_regs =
  1044. qdev->mem_map_registers;
  1045. u32 bitToCheck = 0;
  1046. u32 temp;
  1047. switch (qdev->mac_index) {
  1048. case 0:
  1049. bitToCheck = ISP_CONTROL_LINK_DN_0;
  1050. break;
  1051. case 1:
  1052. bitToCheck = ISP_CONTROL_LINK_DN_1;
  1053. break;
  1054. }
  1055. temp =
  1056. ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
  1057. return (temp & bitToCheck) != 0;
  1058. }
  1059. /*
  1060. * Caller holds hw_lock.
  1061. */
  1062. static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
  1063. {
  1064. struct ql3xxx_port_registers __iomem *port_regs =
  1065. qdev->mem_map_registers;
  1066. switch (qdev->mac_index) {
  1067. case 0:
  1068. ql_write_common_reg(qdev,
  1069. &port_regs->CommonRegs.ispControlStatus,
  1070. (ISP_CONTROL_LINK_DN_0) |
  1071. (ISP_CONTROL_LINK_DN_0 << 16));
  1072. break;
  1073. case 1:
  1074. ql_write_common_reg(qdev,
  1075. &port_regs->CommonRegs.ispControlStatus,
  1076. (ISP_CONTROL_LINK_DN_1) |
  1077. (ISP_CONTROL_LINK_DN_1 << 16));
  1078. break;
  1079. default:
  1080. return 1;
  1081. }
  1082. return 0;
  1083. }
  1084. /*
  1085. * Caller holds hw_lock.
  1086. */
  1087. static int ql_this_adapter_controls_port(struct ql3_adapter *qdev)
  1088. {
  1089. struct ql3xxx_port_registers __iomem *port_regs =
  1090. qdev->mem_map_registers;
  1091. u32 bitToCheck = 0;
  1092. u32 temp;
  1093. switch (qdev->mac_index) {
  1094. case 0:
  1095. bitToCheck = PORT_STATUS_F1_ENABLED;
  1096. break;
  1097. case 1:
  1098. bitToCheck = PORT_STATUS_F3_ENABLED;
  1099. break;
  1100. default:
  1101. break;
  1102. }
  1103. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1104. if (temp & bitToCheck) {
  1105. netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
  1106. "not link master\n");
  1107. return 0;
  1108. }
  1109. netif_printk(qdev, link, KERN_DEBUG, qdev->ndev, "link master\n");
  1110. return 1;
  1111. }
  1112. static void ql_phy_reset_ex(struct ql3_adapter *qdev)
  1113. {
  1114. ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET,
  1115. PHYAddr[qdev->mac_index]);
  1116. }
  1117. static void ql_phy_start_neg_ex(struct ql3_adapter *qdev)
  1118. {
  1119. u16 reg;
  1120. u16 portConfiguration;
  1121. if (qdev->phyType == PHY_AGERE_ET1011C)
  1122. ql_mii_write_reg(qdev, 0x13, 0x0000);
  1123. /* turn off external loopback */
  1124. if (qdev->mac_index == 0)
  1125. portConfiguration =
  1126. qdev->nvram_data.macCfg_port0.portConfiguration;
  1127. else
  1128. portConfiguration =
  1129. qdev->nvram_data.macCfg_port1.portConfiguration;
  1130. /* Some HBA's in the field are set to 0 and they need to
  1131. be reinterpreted with a default value */
  1132. if (portConfiguration == 0)
  1133. portConfiguration = PORT_CONFIG_DEFAULT;
  1134. /* Set the 1000 advertisements */
  1135. ql_mii_read_reg_ex(qdev, PHY_GIG_CONTROL, &reg,
  1136. PHYAddr[qdev->mac_index]);
  1137. reg &= ~PHY_GIG_ALL_PARAMS;
  1138. if (portConfiguration & PORT_CONFIG_1000MB_SPEED) {
  1139. if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED)
  1140. reg |= PHY_GIG_ADV_1000F;
  1141. else
  1142. reg |= PHY_GIG_ADV_1000H;
  1143. }
  1144. ql_mii_write_reg_ex(qdev, PHY_GIG_CONTROL, reg,
  1145. PHYAddr[qdev->mac_index]);
  1146. /* Set the 10/100 & pause negotiation advertisements */
  1147. ql_mii_read_reg_ex(qdev, PHY_NEG_ADVER, &reg,
  1148. PHYAddr[qdev->mac_index]);
  1149. reg &= ~PHY_NEG_ALL_PARAMS;
  1150. if (portConfiguration & PORT_CONFIG_SYM_PAUSE_ENABLED)
  1151. reg |= PHY_NEG_ASY_PAUSE | PHY_NEG_SYM_PAUSE;
  1152. if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED) {
  1153. if (portConfiguration & PORT_CONFIG_100MB_SPEED)
  1154. reg |= PHY_NEG_ADV_100F;
  1155. if (portConfiguration & PORT_CONFIG_10MB_SPEED)
  1156. reg |= PHY_NEG_ADV_10F;
  1157. }
  1158. if (portConfiguration & PORT_CONFIG_HALF_DUPLEX_ENABLED) {
  1159. if (portConfiguration & PORT_CONFIG_100MB_SPEED)
  1160. reg |= PHY_NEG_ADV_100H;
  1161. if (portConfiguration & PORT_CONFIG_10MB_SPEED)
  1162. reg |= PHY_NEG_ADV_10H;
  1163. }
  1164. if (portConfiguration & PORT_CONFIG_1000MB_SPEED)
  1165. reg |= 1;
  1166. ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER, reg,
  1167. PHYAddr[qdev->mac_index]);
  1168. ql_mii_read_reg_ex(qdev, CONTROL_REG, &reg, PHYAddr[qdev->mac_index]);
  1169. ql_mii_write_reg_ex(qdev, CONTROL_REG,
  1170. reg | PHY_CTRL_RESTART_NEG | PHY_CTRL_AUTO_NEG,
  1171. PHYAddr[qdev->mac_index]);
  1172. }
  1173. static void ql_phy_init_ex(struct ql3_adapter *qdev)
  1174. {
  1175. ql_phy_reset_ex(qdev);
  1176. PHY_Setup(qdev);
  1177. ql_phy_start_neg_ex(qdev);
  1178. }
  1179. /*
  1180. * Caller holds hw_lock.
  1181. */
  1182. static u32 ql_get_link_state(struct ql3_adapter *qdev)
  1183. {
  1184. struct ql3xxx_port_registers __iomem *port_regs =
  1185. qdev->mem_map_registers;
  1186. u32 bitToCheck = 0;
  1187. u32 temp, linkState;
  1188. switch (qdev->mac_index) {
  1189. case 0:
  1190. bitToCheck = PORT_STATUS_UP0;
  1191. break;
  1192. case 1:
  1193. bitToCheck = PORT_STATUS_UP1;
  1194. break;
  1195. }
  1196. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1197. if (temp & bitToCheck)
  1198. linkState = LS_UP;
  1199. else
  1200. linkState = LS_DOWN;
  1201. return linkState;
  1202. }
  1203. static int ql_port_start(struct ql3_adapter *qdev)
  1204. {
  1205. if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1206. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1207. 2) << 7)) {
  1208. netdev_err(qdev->ndev, "Could not get hw lock for GIO\n");
  1209. return -1;
  1210. }
  1211. if (ql_is_fiber(qdev)) {
  1212. ql_petbi_init(qdev);
  1213. } else {
  1214. /* Copper port */
  1215. ql_phy_init_ex(qdev);
  1216. }
  1217. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1218. return 0;
  1219. }
  1220. static int ql_finish_auto_neg(struct ql3_adapter *qdev)
  1221. {
  1222. if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1223. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1224. 2) << 7))
  1225. return -1;
  1226. if (!ql_auto_neg_error(qdev)) {
  1227. if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
  1228. /* configure the MAC */
  1229. netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
  1230. "Configuring link\n");
  1231. ql_mac_cfg_soft_reset(qdev, 1);
  1232. ql_mac_cfg_gig(qdev,
  1233. (ql_get_link_speed
  1234. (qdev) ==
  1235. SPEED_1000));
  1236. ql_mac_cfg_full_dup(qdev,
  1237. ql_is_link_full_dup
  1238. (qdev));
  1239. ql_mac_cfg_pause(qdev,
  1240. ql_is_neg_pause
  1241. (qdev));
  1242. ql_mac_cfg_soft_reset(qdev, 0);
  1243. /* enable the MAC */
  1244. netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
  1245. "Enabling mac\n");
  1246. ql_mac_enable(qdev, 1);
  1247. }
  1248. qdev->port_link_state = LS_UP;
  1249. netif_start_queue(qdev->ndev);
  1250. netif_carrier_on(qdev->ndev);
  1251. netif_info(qdev, link, qdev->ndev,
  1252. "Link is up at %d Mbps, %s duplex\n",
  1253. ql_get_link_speed(qdev),
  1254. ql_is_link_full_dup(qdev) ? "full" : "half");
  1255. } else { /* Remote error detected */
  1256. if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
  1257. netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
  1258. "Remote error detected. Calling ql_port_start()\n");
  1259. /*
  1260. * ql_port_start() is shared code and needs
  1261. * to lock the PHY on it's own.
  1262. */
  1263. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1264. if (ql_port_start(qdev)) /* Restart port */
  1265. return -1;
  1266. return 0;
  1267. }
  1268. }
  1269. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1270. return 0;
  1271. }
  1272. static void ql_link_state_machine_work(struct work_struct *work)
  1273. {
  1274. struct ql3_adapter *qdev =
  1275. container_of(work, struct ql3_adapter, link_state_work.work);
  1276. u32 curr_link_state;
  1277. unsigned long hw_flags;
  1278. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1279. curr_link_state = ql_get_link_state(qdev);
  1280. if (test_bit(QL_RESET_ACTIVE, &qdev->flags)) {
  1281. netif_info(qdev, link, qdev->ndev,
  1282. "Reset in progress, skip processing link state\n");
  1283. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1284. /* Restart timer on 2 second interval. */
  1285. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  1286. return;
  1287. }
  1288. switch (qdev->port_link_state) {
  1289. default:
  1290. if (test_bit(QL_LINK_MASTER, &qdev->flags))
  1291. ql_port_start(qdev);
  1292. qdev->port_link_state = LS_DOWN;
  1293. /* Fall Through */
  1294. case LS_DOWN:
  1295. if (curr_link_state == LS_UP) {
  1296. netif_info(qdev, link, qdev->ndev, "Link is up\n");
  1297. if (ql_is_auto_neg_complete(qdev))
  1298. ql_finish_auto_neg(qdev);
  1299. if (qdev->port_link_state == LS_UP)
  1300. ql_link_down_detect_clear(qdev);
  1301. qdev->port_link_state = LS_UP;
  1302. }
  1303. break;
  1304. case LS_UP:
  1305. /*
  1306. * See if the link is currently down or went down and came
  1307. * back up
  1308. */
  1309. if (curr_link_state == LS_DOWN) {
  1310. netif_info(qdev, link, qdev->ndev, "Link is down\n");
  1311. qdev->port_link_state = LS_DOWN;
  1312. }
  1313. if (ql_link_down_detect(qdev))
  1314. qdev->port_link_state = LS_DOWN;
  1315. break;
  1316. }
  1317. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1318. /* Restart timer on 2 second interval. */
  1319. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  1320. }
  1321. /*
  1322. * Caller must take hw_lock and QL_PHY_GIO_SEM.
  1323. */
  1324. static void ql_get_phy_owner(struct ql3_adapter *qdev)
  1325. {
  1326. if (ql_this_adapter_controls_port(qdev))
  1327. set_bit(QL_LINK_MASTER, &qdev->flags);
  1328. else
  1329. clear_bit(QL_LINK_MASTER, &qdev->flags);
  1330. }
  1331. /*
  1332. * Caller must take hw_lock and QL_PHY_GIO_SEM.
  1333. */
  1334. static void ql_init_scan_mode(struct ql3_adapter *qdev)
  1335. {
  1336. ql_mii_enable_scan_mode(qdev);
  1337. if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
  1338. if (ql_this_adapter_controls_port(qdev))
  1339. ql_petbi_init_ex(qdev);
  1340. } else {
  1341. if (ql_this_adapter_controls_port(qdev))
  1342. ql_phy_init_ex(qdev);
  1343. }
  1344. }
  1345. /*
  1346. * MII_Setup needs to be called before taking the PHY out of reset
  1347. * so that the management interface clock speed can be set properly.
  1348. * It would be better if we had a way to disable MDC until after the
  1349. * PHY is out of reset, but we don't have that capability.
  1350. */
  1351. static int ql_mii_setup(struct ql3_adapter *qdev)
  1352. {
  1353. u32 reg;
  1354. struct ql3xxx_port_registers __iomem *port_regs =
  1355. qdev->mem_map_registers;
  1356. if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1357. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1358. 2) << 7))
  1359. return -1;
  1360. if (qdev->device_id == QL3032_DEVICE_ID)
  1361. ql_write_page0_reg(qdev,
  1362. &port_regs->macMIIMgmtControlReg, 0x0f00000);
  1363. /* Divide 125MHz clock by 28 to meet PHY timing requirements */
  1364. reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
  1365. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  1366. reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
  1367. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1368. return 0;
  1369. }
  1370. #define SUPPORTED_OPTICAL_MODES (SUPPORTED_1000baseT_Full | \
  1371. SUPPORTED_FIBRE | \
  1372. SUPPORTED_Autoneg)
  1373. #define SUPPORTED_TP_MODES (SUPPORTED_10baseT_Half | \
  1374. SUPPORTED_10baseT_Full | \
  1375. SUPPORTED_100baseT_Half | \
  1376. SUPPORTED_100baseT_Full | \
  1377. SUPPORTED_1000baseT_Half | \
  1378. SUPPORTED_1000baseT_Full | \
  1379. SUPPORTED_Autoneg | \
  1380. SUPPORTED_TP) \
  1381. static u32 ql_supported_modes(struct ql3_adapter *qdev)
  1382. {
  1383. if (test_bit(QL_LINK_OPTICAL, &qdev->flags))
  1384. return SUPPORTED_OPTICAL_MODES;
  1385. return SUPPORTED_TP_MODES;
  1386. }
  1387. static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
  1388. {
  1389. int status;
  1390. unsigned long hw_flags;
  1391. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1392. if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1393. (QL_RESOURCE_BITS_BASE_CODE |
  1394. (qdev->mac_index) * 2) << 7)) {
  1395. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1396. return 0;
  1397. }
  1398. status = ql_is_auto_cfg(qdev);
  1399. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1400. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1401. return status;
  1402. }
  1403. static u32 ql_get_speed(struct ql3_adapter *qdev)
  1404. {
  1405. u32 status;
  1406. unsigned long hw_flags;
  1407. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1408. if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1409. (QL_RESOURCE_BITS_BASE_CODE |
  1410. (qdev->mac_index) * 2) << 7)) {
  1411. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1412. return 0;
  1413. }
  1414. status = ql_get_link_speed(qdev);
  1415. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1416. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1417. return status;
  1418. }
  1419. static int ql_get_full_dup(struct ql3_adapter *qdev)
  1420. {
  1421. int status;
  1422. unsigned long hw_flags;
  1423. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1424. if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1425. (QL_RESOURCE_BITS_BASE_CODE |
  1426. (qdev->mac_index) * 2) << 7)) {
  1427. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1428. return 0;
  1429. }
  1430. status = ql_is_link_full_dup(qdev);
  1431. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1432. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1433. return status;
  1434. }
  1435. static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  1436. {
  1437. struct ql3_adapter *qdev = netdev_priv(ndev);
  1438. ecmd->transceiver = XCVR_INTERNAL;
  1439. ecmd->supported = ql_supported_modes(qdev);
  1440. if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
  1441. ecmd->port = PORT_FIBRE;
  1442. } else {
  1443. ecmd->port = PORT_TP;
  1444. ecmd->phy_address = qdev->PHYAddr;
  1445. }
  1446. ecmd->advertising = ql_supported_modes(qdev);
  1447. ecmd->autoneg = ql_get_auto_cfg_status(qdev);
  1448. ethtool_cmd_speed_set(ecmd, ql_get_speed(qdev));
  1449. ecmd->duplex = ql_get_full_dup(qdev);
  1450. return 0;
  1451. }
  1452. static void ql_get_drvinfo(struct net_device *ndev,
  1453. struct ethtool_drvinfo *drvinfo)
  1454. {
  1455. struct ql3_adapter *qdev = netdev_priv(ndev);
  1456. strlcpy(drvinfo->driver, ql3xxx_driver_name, sizeof(drvinfo->driver));
  1457. strlcpy(drvinfo->version, ql3xxx_driver_version,
  1458. sizeof(drvinfo->version));
  1459. strlcpy(drvinfo->bus_info, pci_name(qdev->pdev),
  1460. sizeof(drvinfo->bus_info));
  1461. }
  1462. static u32 ql_get_msglevel(struct net_device *ndev)
  1463. {
  1464. struct ql3_adapter *qdev = netdev_priv(ndev);
  1465. return qdev->msg_enable;
  1466. }
  1467. static void ql_set_msglevel(struct net_device *ndev, u32 value)
  1468. {
  1469. struct ql3_adapter *qdev = netdev_priv(ndev);
  1470. qdev->msg_enable = value;
  1471. }
  1472. static void ql_get_pauseparam(struct net_device *ndev,
  1473. struct ethtool_pauseparam *pause)
  1474. {
  1475. struct ql3_adapter *qdev = netdev_priv(ndev);
  1476. struct ql3xxx_port_registers __iomem *port_regs =
  1477. qdev->mem_map_registers;
  1478. u32 reg;
  1479. if (qdev->mac_index == 0)
  1480. reg = ql_read_page0_reg(qdev, &port_regs->mac0ConfigReg);
  1481. else
  1482. reg = ql_read_page0_reg(qdev, &port_regs->mac1ConfigReg);
  1483. pause->autoneg = ql_get_auto_cfg_status(qdev);
  1484. pause->rx_pause = (reg & MAC_CONFIG_REG_RF) >> 2;
  1485. pause->tx_pause = (reg & MAC_CONFIG_REG_TF) >> 1;
  1486. }
  1487. static const struct ethtool_ops ql3xxx_ethtool_ops = {
  1488. .get_settings = ql_get_settings,
  1489. .get_drvinfo = ql_get_drvinfo,
  1490. .get_link = ethtool_op_get_link,
  1491. .get_msglevel = ql_get_msglevel,
  1492. .set_msglevel = ql_set_msglevel,
  1493. .get_pauseparam = ql_get_pauseparam,
  1494. };
  1495. static int ql_populate_free_queue(struct ql3_adapter *qdev)
  1496. {
  1497. struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
  1498. dma_addr_t map;
  1499. int err;
  1500. while (lrg_buf_cb) {
  1501. if (!lrg_buf_cb->skb) {
  1502. lrg_buf_cb->skb =
  1503. netdev_alloc_skb(qdev->ndev,
  1504. qdev->lrg_buffer_len);
  1505. if (unlikely(!lrg_buf_cb->skb)) {
  1506. netdev_printk(KERN_DEBUG, qdev->ndev,
  1507. "Failed netdev_alloc_skb()\n");
  1508. break;
  1509. } else {
  1510. /*
  1511. * We save some space to copy the ethhdr from
  1512. * first buffer
  1513. */
  1514. skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
  1515. map = pci_map_single(qdev->pdev,
  1516. lrg_buf_cb->skb->data,
  1517. qdev->lrg_buffer_len -
  1518. QL_HEADER_SPACE,
  1519. PCI_DMA_FROMDEVICE);
  1520. err = pci_dma_mapping_error(qdev->pdev, map);
  1521. if (err) {
  1522. netdev_err(qdev->ndev,
  1523. "PCI mapping failed with error: %d\n",
  1524. err);
  1525. dev_kfree_skb(lrg_buf_cb->skb);
  1526. lrg_buf_cb->skb = NULL;
  1527. break;
  1528. }
  1529. lrg_buf_cb->buf_phy_addr_low =
  1530. cpu_to_le32(LS_64BITS(map));
  1531. lrg_buf_cb->buf_phy_addr_high =
  1532. cpu_to_le32(MS_64BITS(map));
  1533. dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  1534. dma_unmap_len_set(lrg_buf_cb, maplen,
  1535. qdev->lrg_buffer_len -
  1536. QL_HEADER_SPACE);
  1537. --qdev->lrg_buf_skb_check;
  1538. if (!qdev->lrg_buf_skb_check)
  1539. return 1;
  1540. }
  1541. }
  1542. lrg_buf_cb = lrg_buf_cb->next;
  1543. }
  1544. return 0;
  1545. }
  1546. /*
  1547. * Caller holds hw_lock.
  1548. */
  1549. static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
  1550. {
  1551. struct ql3xxx_port_registers __iomem *port_regs =
  1552. qdev->mem_map_registers;
  1553. if (qdev->small_buf_release_cnt >= 16) {
  1554. while (qdev->small_buf_release_cnt >= 16) {
  1555. qdev->small_buf_q_producer_index++;
  1556. if (qdev->small_buf_q_producer_index ==
  1557. NUM_SBUFQ_ENTRIES)
  1558. qdev->small_buf_q_producer_index = 0;
  1559. qdev->small_buf_release_cnt -= 8;
  1560. }
  1561. wmb();
  1562. writel(qdev->small_buf_q_producer_index,
  1563. &port_regs->CommonRegs.rxSmallQProducerIndex);
  1564. }
  1565. }
  1566. /*
  1567. * Caller holds hw_lock.
  1568. */
  1569. static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
  1570. {
  1571. struct bufq_addr_element *lrg_buf_q_ele;
  1572. int i;
  1573. struct ql_rcv_buf_cb *lrg_buf_cb;
  1574. struct ql3xxx_port_registers __iomem *port_regs =
  1575. qdev->mem_map_registers;
  1576. if ((qdev->lrg_buf_free_count >= 8) &&
  1577. (qdev->lrg_buf_release_cnt >= 16)) {
  1578. if (qdev->lrg_buf_skb_check)
  1579. if (!ql_populate_free_queue(qdev))
  1580. return;
  1581. lrg_buf_q_ele = qdev->lrg_buf_next_free;
  1582. while ((qdev->lrg_buf_release_cnt >= 16) &&
  1583. (qdev->lrg_buf_free_count >= 8)) {
  1584. for (i = 0; i < 8; i++) {
  1585. lrg_buf_cb =
  1586. ql_get_from_lrg_buf_free_list(qdev);
  1587. lrg_buf_q_ele->addr_high =
  1588. lrg_buf_cb->buf_phy_addr_high;
  1589. lrg_buf_q_ele->addr_low =
  1590. lrg_buf_cb->buf_phy_addr_low;
  1591. lrg_buf_q_ele++;
  1592. qdev->lrg_buf_release_cnt--;
  1593. }
  1594. qdev->lrg_buf_q_producer_index++;
  1595. if (qdev->lrg_buf_q_producer_index ==
  1596. qdev->num_lbufq_entries)
  1597. qdev->lrg_buf_q_producer_index = 0;
  1598. if (qdev->lrg_buf_q_producer_index ==
  1599. (qdev->num_lbufq_entries - 1)) {
  1600. lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
  1601. }
  1602. }
  1603. wmb();
  1604. qdev->lrg_buf_next_free = lrg_buf_q_ele;
  1605. writel(qdev->lrg_buf_q_producer_index,
  1606. &port_regs->CommonRegs.rxLargeQProducerIndex);
  1607. }
  1608. }
  1609. static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
  1610. struct ob_mac_iocb_rsp *mac_rsp)
  1611. {
  1612. struct ql_tx_buf_cb *tx_cb;
  1613. int i;
  1614. if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
  1615. netdev_warn(qdev->ndev,
  1616. "Frame too short but it was padded and sent\n");
  1617. }
  1618. tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
  1619. /* Check the transmit response flags for any errors */
  1620. if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
  1621. netdev_err(qdev->ndev,
  1622. "Frame too short to be legal, frame not sent\n");
  1623. qdev->ndev->stats.tx_errors++;
  1624. goto frame_not_sent;
  1625. }
  1626. if (tx_cb->seg_count == 0) {
  1627. netdev_err(qdev->ndev, "tx_cb->seg_count == 0: %d\n",
  1628. mac_rsp->transaction_id);
  1629. qdev->ndev->stats.tx_errors++;
  1630. goto invalid_seg_count;
  1631. }
  1632. pci_unmap_single(qdev->pdev,
  1633. dma_unmap_addr(&tx_cb->map[0], mapaddr),
  1634. dma_unmap_len(&tx_cb->map[0], maplen),
  1635. PCI_DMA_TODEVICE);
  1636. tx_cb->seg_count--;
  1637. if (tx_cb->seg_count) {
  1638. for (i = 1; i < tx_cb->seg_count; i++) {
  1639. pci_unmap_page(qdev->pdev,
  1640. dma_unmap_addr(&tx_cb->map[i],
  1641. mapaddr),
  1642. dma_unmap_len(&tx_cb->map[i], maplen),
  1643. PCI_DMA_TODEVICE);
  1644. }
  1645. }
  1646. qdev->ndev->stats.tx_packets++;
  1647. qdev->ndev->stats.tx_bytes += tx_cb->skb->len;
  1648. frame_not_sent:
  1649. dev_kfree_skb_irq(tx_cb->skb);
  1650. tx_cb->skb = NULL;
  1651. invalid_seg_count:
  1652. atomic_inc(&qdev->tx_count);
  1653. }
  1654. static void ql_get_sbuf(struct ql3_adapter *qdev)
  1655. {
  1656. if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
  1657. qdev->small_buf_index = 0;
  1658. qdev->small_buf_release_cnt++;
  1659. }
  1660. static struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
  1661. {
  1662. struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
  1663. lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
  1664. qdev->lrg_buf_release_cnt++;
  1665. if (++qdev->lrg_buf_index == qdev->num_large_buffers)
  1666. qdev->lrg_buf_index = 0;
  1667. return lrg_buf_cb;
  1668. }
  1669. /*
  1670. * The difference between 3022 and 3032 for inbound completions:
  1671. * 3022 uses two buffers per completion. The first buffer contains
  1672. * (some) header info, the second the remainder of the headers plus
  1673. * the data. For this chip we reserve some space at the top of the
  1674. * receive buffer so that the header info in buffer one can be
  1675. * prepended to the buffer two. Buffer two is the sent up while
  1676. * buffer one is returned to the hardware to be reused.
  1677. * 3032 receives all of it's data and headers in one buffer for a
  1678. * simpler process. 3032 also supports checksum verification as
  1679. * can be seen in ql_process_macip_rx_intr().
  1680. */
  1681. static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
  1682. struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
  1683. {
  1684. struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
  1685. struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
  1686. struct sk_buff *skb;
  1687. u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
  1688. /*
  1689. * Get the inbound address list (small buffer).
  1690. */
  1691. ql_get_sbuf(qdev);
  1692. if (qdev->device_id == QL3022_DEVICE_ID)
  1693. lrg_buf_cb1 = ql_get_lbuf(qdev);
  1694. /* start of second buffer */
  1695. lrg_buf_cb2 = ql_get_lbuf(qdev);
  1696. skb = lrg_buf_cb2->skb;
  1697. qdev->ndev->stats.rx_packets++;
  1698. qdev->ndev->stats.rx_bytes += length;
  1699. skb_put(skb, length);
  1700. pci_unmap_single(qdev->pdev,
  1701. dma_unmap_addr(lrg_buf_cb2, mapaddr),
  1702. dma_unmap_len(lrg_buf_cb2, maplen),
  1703. PCI_DMA_FROMDEVICE);
  1704. prefetch(skb->data);
  1705. skb_checksum_none_assert(skb);
  1706. skb->protocol = eth_type_trans(skb, qdev->ndev);
  1707. netif_receive_skb(skb);
  1708. lrg_buf_cb2->skb = NULL;
  1709. if (qdev->device_id == QL3022_DEVICE_ID)
  1710. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
  1711. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
  1712. }
  1713. static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
  1714. struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
  1715. {
  1716. struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
  1717. struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
  1718. struct sk_buff *skb1 = NULL, *skb2;
  1719. struct net_device *ndev = qdev->ndev;
  1720. u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
  1721. u16 size = 0;
  1722. /*
  1723. * Get the inbound address list (small buffer).
  1724. */
  1725. ql_get_sbuf(qdev);
  1726. if (qdev->device_id == QL3022_DEVICE_ID) {
  1727. /* start of first buffer on 3022 */
  1728. lrg_buf_cb1 = ql_get_lbuf(qdev);
  1729. skb1 = lrg_buf_cb1->skb;
  1730. size = ETH_HLEN;
  1731. if (*((u16 *) skb1->data) != 0xFFFF)
  1732. size += VLAN_ETH_HLEN - ETH_HLEN;
  1733. }
  1734. /* start of second buffer */
  1735. lrg_buf_cb2 = ql_get_lbuf(qdev);
  1736. skb2 = lrg_buf_cb2->skb;
  1737. skb_put(skb2, length); /* Just the second buffer length here. */
  1738. pci_unmap_single(qdev->pdev,
  1739. dma_unmap_addr(lrg_buf_cb2, mapaddr),
  1740. dma_unmap_len(lrg_buf_cb2, maplen),
  1741. PCI_DMA_FROMDEVICE);
  1742. prefetch(skb2->data);
  1743. skb_checksum_none_assert(skb2);
  1744. if (qdev->device_id == QL3022_DEVICE_ID) {
  1745. /*
  1746. * Copy the ethhdr from first buffer to second. This
  1747. * is necessary for 3022 IP completions.
  1748. */
  1749. skb_copy_from_linear_data_offset(skb1, VLAN_ID_LEN,
  1750. skb_push(skb2, size), size);
  1751. } else {
  1752. u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
  1753. if (checksum &
  1754. (IB_IP_IOCB_RSP_3032_ICE |
  1755. IB_IP_IOCB_RSP_3032_CE)) {
  1756. netdev_err(ndev,
  1757. "%s: Bad checksum for this %s packet, checksum = %x\n",
  1758. __func__,
  1759. ((checksum & IB_IP_IOCB_RSP_3032_TCP) ?
  1760. "TCP" : "UDP"), checksum);
  1761. } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
  1762. (checksum & IB_IP_IOCB_RSP_3032_UDP &&
  1763. !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
  1764. skb2->ip_summed = CHECKSUM_UNNECESSARY;
  1765. }
  1766. }
  1767. skb2->protocol = eth_type_trans(skb2, qdev->ndev);
  1768. netif_receive_skb(skb2);
  1769. ndev->stats.rx_packets++;
  1770. ndev->stats.rx_bytes += length;
  1771. lrg_buf_cb2->skb = NULL;
  1772. if (qdev->device_id == QL3022_DEVICE_ID)
  1773. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
  1774. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
  1775. }
  1776. static int ql_tx_rx_clean(struct ql3_adapter *qdev,
  1777. int *tx_cleaned, int *rx_cleaned, int work_to_do)
  1778. {
  1779. struct net_rsp_iocb *net_rsp;
  1780. struct net_device *ndev = qdev->ndev;
  1781. int work_done = 0;
  1782. /* While there are entries in the completion queue. */
  1783. while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
  1784. qdev->rsp_consumer_index) && (work_done < work_to_do)) {
  1785. net_rsp = qdev->rsp_current;
  1786. rmb();
  1787. /*
  1788. * Fix 4032 chip's undocumented "feature" where bit-8 is set
  1789. * if the inbound completion is for a VLAN.
  1790. */
  1791. if (qdev->device_id == QL3032_DEVICE_ID)
  1792. net_rsp->opcode &= 0x7f;
  1793. switch (net_rsp->opcode) {
  1794. case OPCODE_OB_MAC_IOCB_FN0:
  1795. case OPCODE_OB_MAC_IOCB_FN2:
  1796. ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
  1797. net_rsp);
  1798. (*tx_cleaned)++;
  1799. break;
  1800. case OPCODE_IB_MAC_IOCB:
  1801. case OPCODE_IB_3032_MAC_IOCB:
  1802. ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
  1803. net_rsp);
  1804. (*rx_cleaned)++;
  1805. break;
  1806. case OPCODE_IB_IP_IOCB:
  1807. case OPCODE_IB_3032_IP_IOCB:
  1808. ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
  1809. net_rsp);
  1810. (*rx_cleaned)++;
  1811. break;
  1812. default: {
  1813. u32 *tmp = (u32 *)net_rsp;
  1814. netdev_err(ndev,
  1815. "Hit default case, not handled!\n"
  1816. " dropping the packet, opcode = %x\n"
  1817. "0x%08lx 0x%08lx 0x%08lx 0x%08lx\n",
  1818. net_rsp->opcode,
  1819. (unsigned long int)tmp[0],
  1820. (unsigned long int)tmp[1],
  1821. (unsigned long int)tmp[2],
  1822. (unsigned long int)tmp[3]);
  1823. }
  1824. }
  1825. qdev->rsp_consumer_index++;
  1826. if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
  1827. qdev->rsp_consumer_index = 0;
  1828. qdev->rsp_current = qdev->rsp_q_virt_addr;
  1829. } else {
  1830. qdev->rsp_current++;
  1831. }
  1832. work_done = *tx_cleaned + *rx_cleaned;
  1833. }
  1834. return work_done;
  1835. }
  1836. static int ql_poll(struct napi_struct *napi, int budget)
  1837. {
  1838. struct ql3_adapter *qdev = container_of(napi, struct ql3_adapter, napi);
  1839. int rx_cleaned = 0, tx_cleaned = 0;
  1840. unsigned long hw_flags;
  1841. struct ql3xxx_port_registers __iomem *port_regs =
  1842. qdev->mem_map_registers;
  1843. ql_tx_rx_clean(qdev, &tx_cleaned, &rx_cleaned, budget);
  1844. if (tx_cleaned + rx_cleaned != budget) {
  1845. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1846. __napi_complete(napi);
  1847. ql_update_small_bufq_prod_index(qdev);
  1848. ql_update_lrg_bufq_prod_index(qdev);
  1849. writel(qdev->rsp_consumer_index,
  1850. &port_regs->CommonRegs.rspQConsumerIndex);
  1851. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1852. ql_enable_interrupts(qdev);
  1853. }
  1854. return tx_cleaned + rx_cleaned;
  1855. }
  1856. static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
  1857. {
  1858. struct net_device *ndev = dev_id;
  1859. struct ql3_adapter *qdev = netdev_priv(ndev);
  1860. struct ql3xxx_port_registers __iomem *port_regs =
  1861. qdev->mem_map_registers;
  1862. u32 value;
  1863. int handled = 1;
  1864. u32 var;
  1865. value = ql_read_common_reg_l(qdev,
  1866. &port_regs->CommonRegs.ispControlStatus);
  1867. if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
  1868. spin_lock(&qdev->adapter_lock);
  1869. netif_stop_queue(qdev->ndev);
  1870. netif_carrier_off(qdev->ndev);
  1871. ql_disable_interrupts(qdev);
  1872. qdev->port_link_state = LS_DOWN;
  1873. set_bit(QL_RESET_ACTIVE, &qdev->flags) ;
  1874. if (value & ISP_CONTROL_FE) {
  1875. /*
  1876. * Chip Fatal Error.
  1877. */
  1878. var =
  1879. ql_read_page0_reg_l(qdev,
  1880. &port_regs->PortFatalErrStatus);
  1881. netdev_warn(ndev,
  1882. "Resetting chip. PortFatalErrStatus register = 0x%x\n",
  1883. var);
  1884. set_bit(QL_RESET_START, &qdev->flags) ;
  1885. } else {
  1886. /*
  1887. * Soft Reset Requested.
  1888. */
  1889. set_bit(QL_RESET_PER_SCSI, &qdev->flags) ;
  1890. netdev_err(ndev,
  1891. "Another function issued a reset to the chip. ISR value = %x\n",
  1892. value);
  1893. }
  1894. queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
  1895. spin_unlock(&qdev->adapter_lock);
  1896. } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
  1897. ql_disable_interrupts(qdev);
  1898. if (likely(napi_schedule_prep(&qdev->napi)))
  1899. __napi_schedule(&qdev->napi);
  1900. } else
  1901. return IRQ_NONE;
  1902. return IRQ_RETVAL(handled);
  1903. }
  1904. /*
  1905. * Get the total number of segments needed for the given number of fragments.
  1906. * This is necessary because outbound address lists (OAL) will be used when
  1907. * more than two frags are given. Each address list has 5 addr/len pairs.
  1908. * The 5th pair in each OAL is used to point to the next OAL if more frags
  1909. * are coming. That is why the frags:segment count ratio is not linear.
  1910. */
  1911. static int ql_get_seg_count(struct ql3_adapter *qdev, unsigned short frags)
  1912. {
  1913. if (qdev->device_id == QL3022_DEVICE_ID)
  1914. return 1;
  1915. if (frags <= 2)
  1916. return frags + 1;
  1917. else if (frags <= 6)
  1918. return frags + 2;
  1919. else if (frags <= 10)
  1920. return frags + 3;
  1921. else if (frags <= 14)
  1922. return frags + 4;
  1923. else if (frags <= 18)
  1924. return frags + 5;
  1925. return -1;
  1926. }
  1927. static void ql_hw_csum_setup(const struct sk_buff *skb,
  1928. struct ob_mac_iocb_req *mac_iocb_ptr)
  1929. {
  1930. const struct iphdr *ip = ip_hdr(skb);
  1931. mac_iocb_ptr->ip_hdr_off = skb_network_offset(skb);
  1932. mac_iocb_ptr->ip_hdr_len = ip->ihl;
  1933. if (ip->protocol == IPPROTO_TCP) {
  1934. mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
  1935. OB_3032MAC_IOCB_REQ_IC;
  1936. } else {
  1937. mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
  1938. OB_3032MAC_IOCB_REQ_IC;
  1939. }
  1940. }
  1941. /*
  1942. * Map the buffers for this transmit.
  1943. * This will return NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
  1944. */
  1945. static int ql_send_map(struct ql3_adapter *qdev,
  1946. struct ob_mac_iocb_req *mac_iocb_ptr,
  1947. struct ql_tx_buf_cb *tx_cb,
  1948. struct sk_buff *skb)
  1949. {
  1950. struct oal *oal;
  1951. struct oal_entry *oal_entry;
  1952. int len = skb_headlen(skb);
  1953. dma_addr_t map;
  1954. int err;
  1955. int completed_segs, i;
  1956. int seg_cnt, seg = 0;
  1957. int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
  1958. seg_cnt = tx_cb->seg_count;
  1959. /*
  1960. * Map the skb buffer first.
  1961. */
  1962. map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1963. err = pci_dma_mapping_error(qdev->pdev, map);
  1964. if (err) {
  1965. netdev_err(qdev->ndev, "PCI mapping failed with error: %d\n",
  1966. err);
  1967. return NETDEV_TX_BUSY;
  1968. }
  1969. oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
  1970. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  1971. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  1972. oal_entry->len = cpu_to_le32(len);
  1973. dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
  1974. dma_unmap_len_set(&tx_cb->map[seg], maplen, len);
  1975. seg++;
  1976. if (seg_cnt == 1) {
  1977. /* Terminate the last segment. */
  1978. oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
  1979. return NETDEV_TX_OK;
  1980. }
  1981. oal = tx_cb->oal;
  1982. for (completed_segs = 0;
  1983. completed_segs < frag_cnt;
  1984. completed_segs++, seg++) {
  1985. skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
  1986. oal_entry++;
  1987. /*
  1988. * Check for continuation requirements.
  1989. * It's strange but necessary.
  1990. * Continuation entry points to outbound address list.
  1991. */
  1992. if ((seg == 2 && seg_cnt > 3) ||
  1993. (seg == 7 && seg_cnt > 8) ||
  1994. (seg == 12 && seg_cnt > 13) ||
  1995. (seg == 17 && seg_cnt > 18)) {
  1996. map = pci_map_single(qdev->pdev, oal,
  1997. sizeof(struct oal),
  1998. PCI_DMA_TODEVICE);
  1999. err = pci_dma_mapping_error(qdev->pdev, map);
  2000. if (err) {
  2001. netdev_err(qdev->ndev,
  2002. "PCI mapping outbound address list with error: %d\n",
  2003. err);
  2004. goto map_error;
  2005. }
  2006. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  2007. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  2008. oal_entry->len = cpu_to_le32(sizeof(struct oal) |
  2009. OAL_CONT_ENTRY);
  2010. dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
  2011. dma_unmap_len_set(&tx_cb->map[seg], maplen,
  2012. sizeof(struct oal));
  2013. oal_entry = (struct oal_entry *)oal;
  2014. oal++;
  2015. seg++;
  2016. }
  2017. map = skb_frag_dma_map(&qdev->pdev->dev, frag, 0, skb_frag_size(frag),
  2018. DMA_TO_DEVICE);
  2019. err = dma_mapping_error(&qdev->pdev->dev, map);
  2020. if (err) {
  2021. netdev_err(qdev->ndev,
  2022. "PCI mapping frags failed with error: %d\n",
  2023. err);
  2024. goto map_error;
  2025. }
  2026. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  2027. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  2028. oal_entry->len = cpu_to_le32(skb_frag_size(frag));
  2029. dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
  2030. dma_unmap_len_set(&tx_cb->map[seg], maplen, skb_frag_size(frag));
  2031. }
  2032. /* Terminate the last segment. */
  2033. oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
  2034. return NETDEV_TX_OK;
  2035. map_error:
  2036. /* A PCI mapping failed and now we will need to back out
  2037. * We need to traverse through the oal's and associated pages which
  2038. * have been mapped and now we must unmap them to clean up properly
  2039. */
  2040. seg = 1;
  2041. oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
  2042. oal = tx_cb->oal;
  2043. for (i = 0; i < completed_segs; i++, seg++) {
  2044. oal_entry++;
  2045. /*
  2046. * Check for continuation requirements.
  2047. * It's strange but necessary.
  2048. */
  2049. if ((seg == 2 && seg_cnt > 3) ||
  2050. (seg == 7 && seg_cnt > 8) ||
  2051. (seg == 12 && seg_cnt > 13) ||
  2052. (seg == 17 && seg_cnt > 18)) {
  2053. pci_unmap_single(qdev->pdev,
  2054. dma_unmap_addr(&tx_cb->map[seg], mapaddr),
  2055. dma_unmap_len(&tx_cb->map[seg], maplen),
  2056. PCI_DMA_TODEVICE);
  2057. oal++;
  2058. seg++;
  2059. }
  2060. pci_unmap_page(qdev->pdev,
  2061. dma_unmap_addr(&tx_cb->map[seg], mapaddr),
  2062. dma_unmap_len(&tx_cb->map[seg], maplen),
  2063. PCI_DMA_TODEVICE);
  2064. }
  2065. pci_unmap_single(qdev->pdev,
  2066. dma_unmap_addr(&tx_cb->map[0], mapaddr),
  2067. dma_unmap_addr(&tx_cb->map[0], maplen),
  2068. PCI_DMA_TODEVICE);
  2069. return NETDEV_TX_BUSY;
  2070. }
  2071. /*
  2072. * The difference between 3022 and 3032 sends:
  2073. * 3022 only supports a simple single segment transmission.
  2074. * 3032 supports checksumming and scatter/gather lists (fragments).
  2075. * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
  2076. * in the IOCB plus a chain of outbound address lists (OAL) that
  2077. * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
  2078. * will be used to point to an OAL when more ALP entries are required.
  2079. * The IOCB is always the top of the chain followed by one or more
  2080. * OALs (when necessary).
  2081. */
  2082. static netdev_tx_t ql3xxx_send(struct sk_buff *skb,
  2083. struct net_device *ndev)
  2084. {
  2085. struct ql3_adapter *qdev = netdev_priv(ndev);
  2086. struct ql3xxx_port_registers __iomem *port_regs =
  2087. qdev->mem_map_registers;
  2088. struct ql_tx_buf_cb *tx_cb;
  2089. u32 tot_len = skb->len;
  2090. struct ob_mac_iocb_req *mac_iocb_ptr;
  2091. if (unlikely(atomic_read(&qdev->tx_count) < 2))
  2092. return NETDEV_TX_BUSY;
  2093. tx_cb = &qdev->tx_buf[qdev->req_producer_index];
  2094. tx_cb->seg_count = ql_get_seg_count(qdev,
  2095. skb_shinfo(skb)->nr_frags);
  2096. if (tx_cb->seg_count == -1) {
  2097. netdev_err(ndev, "%s: invalid segment count!\n", __func__);
  2098. return NETDEV_TX_OK;
  2099. }
  2100. mac_iocb_ptr = tx_cb->queue_entry;
  2101. memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
  2102. mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
  2103. mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
  2104. mac_iocb_ptr->flags |= qdev->mb_bit_mask;
  2105. mac_iocb_ptr->transaction_id = qdev->req_producer_index;
  2106. mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
  2107. tx_cb->skb = skb;
  2108. if (qdev->device_id == QL3032_DEVICE_ID &&
  2109. skb->ip_summed == CHECKSUM_PARTIAL)
  2110. ql_hw_csum_setup(skb, mac_iocb_ptr);
  2111. if (ql_send_map(qdev, mac_iocb_ptr, tx_cb, skb) != NETDEV_TX_OK) {
  2112. netdev_err(ndev, "%s: Could not map the segments!\n", __func__);
  2113. return NETDEV_TX_BUSY;
  2114. }
  2115. wmb();
  2116. qdev->req_producer_index++;
  2117. if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
  2118. qdev->req_producer_index = 0;
  2119. wmb();
  2120. ql_write_common_reg_l(qdev,
  2121. &port_regs->CommonRegs.reqQProducerIndex,
  2122. qdev->req_producer_index);
  2123. netif_printk(qdev, tx_queued, KERN_DEBUG, ndev,
  2124. "tx queued, slot %d, len %d\n",
  2125. qdev->req_producer_index, skb->len);
  2126. atomic_dec(&qdev->tx_count);
  2127. return NETDEV_TX_OK;
  2128. }
  2129. static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
  2130. {
  2131. qdev->req_q_size =
  2132. (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
  2133. qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
  2134. /* The barrier is required to ensure request and response queue
  2135. * addr writes to the registers.
  2136. */
  2137. wmb();
  2138. qdev->req_q_virt_addr =
  2139. pci_alloc_consistent(qdev->pdev,
  2140. (size_t) qdev->req_q_size,
  2141. &qdev->req_q_phy_addr);
  2142. if ((qdev->req_q_virt_addr == NULL) ||
  2143. LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
  2144. netdev_err(qdev->ndev, "reqQ failed\n");
  2145. return -ENOMEM;
  2146. }
  2147. qdev->rsp_q_virt_addr =
  2148. pci_alloc_consistent(qdev->pdev,
  2149. (size_t) qdev->rsp_q_size,
  2150. &qdev->rsp_q_phy_addr);
  2151. if ((qdev->rsp_q_virt_addr == NULL) ||
  2152. LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
  2153. netdev_err(qdev->ndev, "rspQ allocation failed\n");
  2154. pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
  2155. qdev->req_q_virt_addr,
  2156. qdev->req_q_phy_addr);
  2157. return -ENOMEM;
  2158. }
  2159. set_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
  2160. return 0;
  2161. }
  2162. static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
  2163. {
  2164. if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags)) {
  2165. netdev_info(qdev->ndev, "Already done\n");
  2166. return;
  2167. }
  2168. pci_free_consistent(qdev->pdev,
  2169. qdev->req_q_size,
  2170. qdev->req_q_virt_addr, qdev->req_q_phy_addr);
  2171. qdev->req_q_virt_addr = NULL;
  2172. pci_free_consistent(qdev->pdev,
  2173. qdev->rsp_q_size,
  2174. qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
  2175. qdev->rsp_q_virt_addr = NULL;
  2176. clear_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
  2177. }
  2178. static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
  2179. {
  2180. /* Create Large Buffer Queue */
  2181. qdev->lrg_buf_q_size =
  2182. qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
  2183. if (qdev->lrg_buf_q_size < PAGE_SIZE)
  2184. qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
  2185. else
  2186. qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
  2187. qdev->lrg_buf = kmalloc_array(qdev->num_large_buffers,
  2188. sizeof(struct ql_rcv_buf_cb),
  2189. GFP_KERNEL);
  2190. if (qdev->lrg_buf == NULL)
  2191. return -ENOMEM;
  2192. qdev->lrg_buf_q_alloc_virt_addr =
  2193. pci_alloc_consistent(qdev->pdev,
  2194. qdev->lrg_buf_q_alloc_size,
  2195. &qdev->lrg_buf_q_alloc_phy_addr);
  2196. if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
  2197. netdev_err(qdev->ndev, "lBufQ failed\n");
  2198. return -ENOMEM;
  2199. }
  2200. qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
  2201. qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
  2202. /* Create Small Buffer Queue */
  2203. qdev->small_buf_q_size =
  2204. NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
  2205. if (qdev->small_buf_q_size < PAGE_SIZE)
  2206. qdev->small_buf_q_alloc_size = PAGE_SIZE;
  2207. else
  2208. qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
  2209. qdev->small_buf_q_alloc_virt_addr =
  2210. pci_alloc_consistent(qdev->pdev,
  2211. qdev->small_buf_q_alloc_size,
  2212. &qdev->small_buf_q_alloc_phy_addr);
  2213. if (qdev->small_buf_q_alloc_virt_addr == NULL) {
  2214. netdev_err(qdev->ndev, "Small Buffer Queue allocation failed\n");
  2215. pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
  2216. qdev->lrg_buf_q_alloc_virt_addr,
  2217. qdev->lrg_buf_q_alloc_phy_addr);
  2218. return -ENOMEM;
  2219. }
  2220. qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
  2221. qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
  2222. set_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
  2223. return 0;
  2224. }
  2225. static void ql_free_buffer_queues(struct ql3_adapter *qdev)
  2226. {
  2227. if (!test_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags)) {
  2228. netdev_info(qdev->ndev, "Already done\n");
  2229. return;
  2230. }
  2231. kfree(qdev->lrg_buf);
  2232. pci_free_consistent(qdev->pdev,
  2233. qdev->lrg_buf_q_alloc_size,
  2234. qdev->lrg_buf_q_alloc_virt_addr,
  2235. qdev->lrg_buf_q_alloc_phy_addr);
  2236. qdev->lrg_buf_q_virt_addr = NULL;
  2237. pci_free_consistent(qdev->pdev,
  2238. qdev->small_buf_q_alloc_size,
  2239. qdev->small_buf_q_alloc_virt_addr,
  2240. qdev->small_buf_q_alloc_phy_addr);
  2241. qdev->small_buf_q_virt_addr = NULL;
  2242. clear_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
  2243. }
  2244. static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
  2245. {
  2246. int i;
  2247. struct bufq_addr_element *small_buf_q_entry;
  2248. /* Currently we allocate on one of memory and use it for smallbuffers */
  2249. qdev->small_buf_total_size =
  2250. (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
  2251. QL_SMALL_BUFFER_SIZE);
  2252. qdev->small_buf_virt_addr =
  2253. pci_alloc_consistent(qdev->pdev,
  2254. qdev->small_buf_total_size,
  2255. &qdev->small_buf_phy_addr);
  2256. if (qdev->small_buf_virt_addr == NULL) {
  2257. netdev_err(qdev->ndev, "Failed to get small buffer memory\n");
  2258. return -ENOMEM;
  2259. }
  2260. qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
  2261. qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
  2262. small_buf_q_entry = qdev->small_buf_q_virt_addr;
  2263. /* Initialize the small buffer queue. */
  2264. for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
  2265. small_buf_q_entry->addr_high =
  2266. cpu_to_le32(qdev->small_buf_phy_addr_high);
  2267. small_buf_q_entry->addr_low =
  2268. cpu_to_le32(qdev->small_buf_phy_addr_low +
  2269. (i * QL_SMALL_BUFFER_SIZE));
  2270. small_buf_q_entry++;
  2271. }
  2272. qdev->small_buf_index = 0;
  2273. set_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags);
  2274. return 0;
  2275. }
  2276. static void ql_free_small_buffers(struct ql3_adapter *qdev)
  2277. {
  2278. if (!test_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags)) {
  2279. netdev_info(qdev->ndev, "Already done\n");
  2280. return;
  2281. }
  2282. if (qdev->small_buf_virt_addr != NULL) {
  2283. pci_free_consistent(qdev->pdev,
  2284. qdev->small_buf_total_size,
  2285. qdev->small_buf_virt_addr,
  2286. qdev->small_buf_phy_addr);
  2287. qdev->small_buf_virt_addr = NULL;
  2288. }
  2289. }
  2290. static void ql_free_large_buffers(struct ql3_adapter *qdev)
  2291. {
  2292. int i = 0;
  2293. struct ql_rcv_buf_cb *lrg_buf_cb;
  2294. for (i = 0; i < qdev->num_large_buffers; i++) {
  2295. lrg_buf_cb = &qdev->lrg_buf[i];
  2296. if (lrg_buf_cb->skb) {
  2297. dev_kfree_skb(lrg_buf_cb->skb);
  2298. pci_unmap_single(qdev->pdev,
  2299. dma_unmap_addr(lrg_buf_cb, mapaddr),
  2300. dma_unmap_len(lrg_buf_cb, maplen),
  2301. PCI_DMA_FROMDEVICE);
  2302. memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
  2303. } else {
  2304. break;
  2305. }
  2306. }
  2307. }
  2308. static void ql_init_large_buffers(struct ql3_adapter *qdev)
  2309. {
  2310. int i;
  2311. struct ql_rcv_buf_cb *lrg_buf_cb;
  2312. struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
  2313. for (i = 0; i < qdev->num_large_buffers; i++) {
  2314. lrg_buf_cb = &qdev->lrg_buf[i];
  2315. buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
  2316. buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
  2317. buf_addr_ele++;
  2318. }
  2319. qdev->lrg_buf_index = 0;
  2320. qdev->lrg_buf_skb_check = 0;
  2321. }
  2322. static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
  2323. {
  2324. int i;
  2325. struct ql_rcv_buf_cb *lrg_buf_cb;
  2326. struct sk_buff *skb;
  2327. dma_addr_t map;
  2328. int err;
  2329. for (i = 0; i < qdev->num_large_buffers; i++) {
  2330. skb = netdev_alloc_skb(qdev->ndev,
  2331. qdev->lrg_buffer_len);
  2332. if (unlikely(!skb)) {
  2333. /* Better luck next round */
  2334. netdev_err(qdev->ndev,
  2335. "large buff alloc failed for %d bytes at index %d\n",
  2336. qdev->lrg_buffer_len * 2, i);
  2337. ql_free_large_buffers(qdev);
  2338. return -ENOMEM;
  2339. } else {
  2340. lrg_buf_cb = &qdev->lrg_buf[i];
  2341. memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
  2342. lrg_buf_cb->index = i;
  2343. lrg_buf_cb->skb = skb;
  2344. /*
  2345. * We save some space to copy the ethhdr from first
  2346. * buffer
  2347. */
  2348. skb_reserve(skb, QL_HEADER_SPACE);
  2349. map = pci_map_single(qdev->pdev,
  2350. skb->data,
  2351. qdev->lrg_buffer_len -
  2352. QL_HEADER_SPACE,
  2353. PCI_DMA_FROMDEVICE);
  2354. err = pci_dma_mapping_error(qdev->pdev, map);
  2355. if (err) {
  2356. netdev_err(qdev->ndev,
  2357. "PCI mapping failed with error: %d\n",
  2358. err);
  2359. ql_free_large_buffers(qdev);
  2360. return -ENOMEM;
  2361. }
  2362. dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  2363. dma_unmap_len_set(lrg_buf_cb, maplen,
  2364. qdev->lrg_buffer_len -
  2365. QL_HEADER_SPACE);
  2366. lrg_buf_cb->buf_phy_addr_low =
  2367. cpu_to_le32(LS_64BITS(map));
  2368. lrg_buf_cb->buf_phy_addr_high =
  2369. cpu_to_le32(MS_64BITS(map));
  2370. }
  2371. }
  2372. return 0;
  2373. }
  2374. static void ql_free_send_free_list(struct ql3_adapter *qdev)
  2375. {
  2376. struct ql_tx_buf_cb *tx_cb;
  2377. int i;
  2378. tx_cb = &qdev->tx_buf[0];
  2379. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  2380. kfree(tx_cb->oal);
  2381. tx_cb->oal = NULL;
  2382. tx_cb++;
  2383. }
  2384. }
  2385. static int ql_create_send_free_list(struct ql3_adapter *qdev)
  2386. {
  2387. struct ql_tx_buf_cb *tx_cb;
  2388. int i;
  2389. struct ob_mac_iocb_req *req_q_curr = qdev->req_q_virt_addr;
  2390. /* Create free list of transmit buffers */
  2391. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  2392. tx_cb = &qdev->tx_buf[i];
  2393. tx_cb->skb = NULL;
  2394. tx_cb->queue_entry = req_q_curr;
  2395. req_q_curr++;
  2396. tx_cb->oal = kmalloc(512, GFP_KERNEL);
  2397. if (tx_cb->oal == NULL)
  2398. return -ENOMEM;
  2399. }
  2400. return 0;
  2401. }
  2402. static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
  2403. {
  2404. if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
  2405. qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
  2406. qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
  2407. } else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
  2408. /*
  2409. * Bigger buffers, so less of them.
  2410. */
  2411. qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
  2412. qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
  2413. } else {
  2414. netdev_err(qdev->ndev, "Invalid mtu size: %d. Only %d and %d are accepted.\n",
  2415. qdev->ndev->mtu, NORMAL_MTU_SIZE, JUMBO_MTU_SIZE);
  2416. return -ENOMEM;
  2417. }
  2418. qdev->num_large_buffers =
  2419. qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
  2420. qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
  2421. qdev->max_frame_size =
  2422. (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
  2423. /*
  2424. * First allocate a page of shared memory and use it for shadow
  2425. * locations of Network Request Queue Consumer Address Register and
  2426. * Network Completion Queue Producer Index Register
  2427. */
  2428. qdev->shadow_reg_virt_addr =
  2429. pci_alloc_consistent(qdev->pdev,
  2430. PAGE_SIZE, &qdev->shadow_reg_phy_addr);
  2431. if (qdev->shadow_reg_virt_addr != NULL) {
  2432. qdev->preq_consumer_index = qdev->shadow_reg_virt_addr;
  2433. qdev->req_consumer_index_phy_addr_high =
  2434. MS_64BITS(qdev->shadow_reg_phy_addr);
  2435. qdev->req_consumer_index_phy_addr_low =
  2436. LS_64BITS(qdev->shadow_reg_phy_addr);
  2437. qdev->prsp_producer_index =
  2438. (__le32 *) (((u8 *) qdev->preq_consumer_index) + 8);
  2439. qdev->rsp_producer_index_phy_addr_high =
  2440. qdev->req_consumer_index_phy_addr_high;
  2441. qdev->rsp_producer_index_phy_addr_low =
  2442. qdev->req_consumer_index_phy_addr_low + 8;
  2443. } else {
  2444. netdev_err(qdev->ndev, "shadowReg Alloc failed\n");
  2445. return -ENOMEM;
  2446. }
  2447. if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
  2448. netdev_err(qdev->ndev, "ql_alloc_net_req_rsp_queues failed\n");
  2449. goto err_req_rsp;
  2450. }
  2451. if (ql_alloc_buffer_queues(qdev) != 0) {
  2452. netdev_err(qdev->ndev, "ql_alloc_buffer_queues failed\n");
  2453. goto err_buffer_queues;
  2454. }
  2455. if (ql_alloc_small_buffers(qdev) != 0) {
  2456. netdev_err(qdev->ndev, "ql_alloc_small_buffers failed\n");
  2457. goto err_small_buffers;
  2458. }
  2459. if (ql_alloc_large_buffers(qdev) != 0) {
  2460. netdev_err(qdev->ndev, "ql_alloc_large_buffers failed\n");
  2461. goto err_small_buffers;
  2462. }
  2463. /* Initialize the large buffer queue. */
  2464. ql_init_large_buffers(qdev);
  2465. if (ql_create_send_free_list(qdev))
  2466. goto err_free_list;
  2467. qdev->rsp_current = qdev->rsp_q_virt_addr;
  2468. return 0;
  2469. err_free_list:
  2470. ql_free_send_free_list(qdev);
  2471. err_small_buffers:
  2472. ql_free_buffer_queues(qdev);
  2473. err_buffer_queues:
  2474. ql_free_net_req_rsp_queues(qdev);
  2475. err_req_rsp:
  2476. pci_free_consistent(qdev->pdev,
  2477. PAGE_SIZE,
  2478. qdev->shadow_reg_virt_addr,
  2479. qdev->shadow_reg_phy_addr);
  2480. return -ENOMEM;
  2481. }
  2482. static void ql_free_mem_resources(struct ql3_adapter *qdev)
  2483. {
  2484. ql_free_send_free_list(qdev);
  2485. ql_free_large_buffers(qdev);
  2486. ql_free_small_buffers(qdev);
  2487. ql_free_buffer_queues(qdev);
  2488. ql_free_net_req_rsp_queues(qdev);
  2489. if (qdev->shadow_reg_virt_addr != NULL) {
  2490. pci_free_consistent(qdev->pdev,
  2491. PAGE_SIZE,
  2492. qdev->shadow_reg_virt_addr,
  2493. qdev->shadow_reg_phy_addr);
  2494. qdev->shadow_reg_virt_addr = NULL;
  2495. }
  2496. }
  2497. static int ql_init_misc_registers(struct ql3_adapter *qdev)
  2498. {
  2499. struct ql3xxx_local_ram_registers __iomem *local_ram =
  2500. (void __iomem *)qdev->mem_map_registers;
  2501. if (ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
  2502. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  2503. 2) << 4))
  2504. return -1;
  2505. ql_write_page2_reg(qdev,
  2506. &local_ram->bufletSize, qdev->nvram_data.bufletSize);
  2507. ql_write_page2_reg(qdev,
  2508. &local_ram->maxBufletCount,
  2509. qdev->nvram_data.bufletCount);
  2510. ql_write_page2_reg(qdev,
  2511. &local_ram->freeBufletThresholdLow,
  2512. (qdev->nvram_data.tcpWindowThreshold25 << 16) |
  2513. (qdev->nvram_data.tcpWindowThreshold0));
  2514. ql_write_page2_reg(qdev,
  2515. &local_ram->freeBufletThresholdHigh,
  2516. qdev->nvram_data.tcpWindowThreshold50);
  2517. ql_write_page2_reg(qdev,
  2518. &local_ram->ipHashTableBase,
  2519. (qdev->nvram_data.ipHashTableBaseHi << 16) |
  2520. qdev->nvram_data.ipHashTableBaseLo);
  2521. ql_write_page2_reg(qdev,
  2522. &local_ram->ipHashTableCount,
  2523. qdev->nvram_data.ipHashTableSize);
  2524. ql_write_page2_reg(qdev,
  2525. &local_ram->tcpHashTableBase,
  2526. (qdev->nvram_data.tcpHashTableBaseHi << 16) |
  2527. qdev->nvram_data.tcpHashTableBaseLo);
  2528. ql_write_page2_reg(qdev,
  2529. &local_ram->tcpHashTableCount,
  2530. qdev->nvram_data.tcpHashTableSize);
  2531. ql_write_page2_reg(qdev,
  2532. &local_ram->ncbBase,
  2533. (qdev->nvram_data.ncbTableBaseHi << 16) |
  2534. qdev->nvram_data.ncbTableBaseLo);
  2535. ql_write_page2_reg(qdev,
  2536. &local_ram->maxNcbCount,
  2537. qdev->nvram_data.ncbTableSize);
  2538. ql_write_page2_reg(qdev,
  2539. &local_ram->drbBase,
  2540. (qdev->nvram_data.drbTableBaseHi << 16) |
  2541. qdev->nvram_data.drbTableBaseLo);
  2542. ql_write_page2_reg(qdev,
  2543. &local_ram->maxDrbCount,
  2544. qdev->nvram_data.drbTableSize);
  2545. ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
  2546. return 0;
  2547. }
  2548. static int ql_adapter_initialize(struct ql3_adapter *qdev)
  2549. {
  2550. u32 value;
  2551. struct ql3xxx_port_registers __iomem *port_regs =
  2552. qdev->mem_map_registers;
  2553. __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
  2554. struct ql3xxx_host_memory_registers __iomem *hmem_regs =
  2555. (void __iomem *)port_regs;
  2556. u32 delay = 10;
  2557. int status = 0;
  2558. if (ql_mii_setup(qdev))
  2559. return -1;
  2560. /* Bring out PHY out of reset */
  2561. ql_write_common_reg(qdev, spir,
  2562. (ISP_SERIAL_PORT_IF_WE |
  2563. (ISP_SERIAL_PORT_IF_WE << 16)));
  2564. /* Give the PHY time to come out of reset. */
  2565. mdelay(100);
  2566. qdev->port_link_state = LS_DOWN;
  2567. netif_carrier_off(qdev->ndev);
  2568. /* V2 chip fix for ARS-39168. */
  2569. ql_write_common_reg(qdev, spir,
  2570. (ISP_SERIAL_PORT_IF_SDE |
  2571. (ISP_SERIAL_PORT_IF_SDE << 16)));
  2572. /* Request Queue Registers */
  2573. *((u32 *)(qdev->preq_consumer_index)) = 0;
  2574. atomic_set(&qdev->tx_count, NUM_REQ_Q_ENTRIES);
  2575. qdev->req_producer_index = 0;
  2576. ql_write_page1_reg(qdev,
  2577. &hmem_regs->reqConsumerIndexAddrHigh,
  2578. qdev->req_consumer_index_phy_addr_high);
  2579. ql_write_page1_reg(qdev,
  2580. &hmem_regs->reqConsumerIndexAddrLow,
  2581. qdev->req_consumer_index_phy_addr_low);
  2582. ql_write_page1_reg(qdev,
  2583. &hmem_regs->reqBaseAddrHigh,
  2584. MS_64BITS(qdev->req_q_phy_addr));
  2585. ql_write_page1_reg(qdev,
  2586. &hmem_regs->reqBaseAddrLow,
  2587. LS_64BITS(qdev->req_q_phy_addr));
  2588. ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
  2589. /* Response Queue Registers */
  2590. *((__le16 *) (qdev->prsp_producer_index)) = 0;
  2591. qdev->rsp_consumer_index = 0;
  2592. qdev->rsp_current = qdev->rsp_q_virt_addr;
  2593. ql_write_page1_reg(qdev,
  2594. &hmem_regs->rspProducerIndexAddrHigh,
  2595. qdev->rsp_producer_index_phy_addr_high);
  2596. ql_write_page1_reg(qdev,
  2597. &hmem_regs->rspProducerIndexAddrLow,
  2598. qdev->rsp_producer_index_phy_addr_low);
  2599. ql_write_page1_reg(qdev,
  2600. &hmem_regs->rspBaseAddrHigh,
  2601. MS_64BITS(qdev->rsp_q_phy_addr));
  2602. ql_write_page1_reg(qdev,
  2603. &hmem_regs->rspBaseAddrLow,
  2604. LS_64BITS(qdev->rsp_q_phy_addr));
  2605. ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
  2606. /* Large Buffer Queue */
  2607. ql_write_page1_reg(qdev,
  2608. &hmem_regs->rxLargeQBaseAddrHigh,
  2609. MS_64BITS(qdev->lrg_buf_q_phy_addr));
  2610. ql_write_page1_reg(qdev,
  2611. &hmem_regs->rxLargeQBaseAddrLow,
  2612. LS_64BITS(qdev->lrg_buf_q_phy_addr));
  2613. ql_write_page1_reg(qdev,
  2614. &hmem_regs->rxLargeQLength,
  2615. qdev->num_lbufq_entries);
  2616. ql_write_page1_reg(qdev,
  2617. &hmem_regs->rxLargeBufferLength,
  2618. qdev->lrg_buffer_len);
  2619. /* Small Buffer Queue */
  2620. ql_write_page1_reg(qdev,
  2621. &hmem_regs->rxSmallQBaseAddrHigh,
  2622. MS_64BITS(qdev->small_buf_q_phy_addr));
  2623. ql_write_page1_reg(qdev,
  2624. &hmem_regs->rxSmallQBaseAddrLow,
  2625. LS_64BITS(qdev->small_buf_q_phy_addr));
  2626. ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
  2627. ql_write_page1_reg(qdev,
  2628. &hmem_regs->rxSmallBufferLength,
  2629. QL_SMALL_BUFFER_SIZE);
  2630. qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
  2631. qdev->small_buf_release_cnt = 8;
  2632. qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
  2633. qdev->lrg_buf_release_cnt = 8;
  2634. qdev->lrg_buf_next_free = qdev->lrg_buf_q_virt_addr;
  2635. qdev->small_buf_index = 0;
  2636. qdev->lrg_buf_index = 0;
  2637. qdev->lrg_buf_free_count = 0;
  2638. qdev->lrg_buf_free_head = NULL;
  2639. qdev->lrg_buf_free_tail = NULL;
  2640. ql_write_common_reg(qdev,
  2641. &port_regs->CommonRegs.
  2642. rxSmallQProducerIndex,
  2643. qdev->small_buf_q_producer_index);
  2644. ql_write_common_reg(qdev,
  2645. &port_regs->CommonRegs.
  2646. rxLargeQProducerIndex,
  2647. qdev->lrg_buf_q_producer_index);
  2648. /*
  2649. * Find out if the chip has already been initialized. If it has, then
  2650. * we skip some of the initialization.
  2651. */
  2652. clear_bit(QL_LINK_MASTER, &qdev->flags);
  2653. value = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2654. if ((value & PORT_STATUS_IC) == 0) {
  2655. /* Chip has not been configured yet, so let it rip. */
  2656. if (ql_init_misc_registers(qdev)) {
  2657. status = -1;
  2658. goto out;
  2659. }
  2660. value = qdev->nvram_data.tcpMaxWindowSize;
  2661. ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
  2662. value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
  2663. if (ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
  2664. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
  2665. * 2) << 13)) {
  2666. status = -1;
  2667. goto out;
  2668. }
  2669. ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
  2670. ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
  2671. (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
  2672. 16) | (INTERNAL_CHIP_SD |
  2673. INTERNAL_CHIP_WE)));
  2674. ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
  2675. }
  2676. if (qdev->mac_index)
  2677. ql_write_page0_reg(qdev,
  2678. &port_regs->mac1MaxFrameLengthReg,
  2679. qdev->max_frame_size);
  2680. else
  2681. ql_write_page0_reg(qdev,
  2682. &port_regs->mac0MaxFrameLengthReg,
  2683. qdev->max_frame_size);
  2684. if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  2685. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  2686. 2) << 7)) {
  2687. status = -1;
  2688. goto out;
  2689. }
  2690. PHY_Setup(qdev);
  2691. ql_init_scan_mode(qdev);
  2692. ql_get_phy_owner(qdev);
  2693. /* Load the MAC Configuration */
  2694. /* Program lower 32 bits of the MAC address */
  2695. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2696. (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
  2697. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2698. ((qdev->ndev->dev_addr[2] << 24)
  2699. | (qdev->ndev->dev_addr[3] << 16)
  2700. | (qdev->ndev->dev_addr[4] << 8)
  2701. | qdev->ndev->dev_addr[5]));
  2702. /* Program top 16 bits of the MAC address */
  2703. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2704. ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
  2705. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2706. ((qdev->ndev->dev_addr[0] << 8)
  2707. | qdev->ndev->dev_addr[1]));
  2708. /* Enable Primary MAC */
  2709. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2710. ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
  2711. MAC_ADDR_INDIRECT_PTR_REG_PE));
  2712. /* Clear Primary and Secondary IP addresses */
  2713. ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
  2714. ((IP_ADDR_INDEX_REG_MASK << 16) |
  2715. (qdev->mac_index << 2)));
  2716. ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
  2717. ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
  2718. ((IP_ADDR_INDEX_REG_MASK << 16) |
  2719. ((qdev->mac_index << 2) + 1)));
  2720. ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
  2721. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  2722. /* Indicate Configuration Complete */
  2723. ql_write_page0_reg(qdev,
  2724. &port_regs->portControl,
  2725. ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
  2726. do {
  2727. value = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2728. if (value & PORT_STATUS_IC)
  2729. break;
  2730. spin_unlock_irq(&qdev->hw_lock);
  2731. msleep(500);
  2732. spin_lock_irq(&qdev->hw_lock);
  2733. } while (--delay);
  2734. if (delay == 0) {
  2735. netdev_err(qdev->ndev, "Hw Initialization timeout\n");
  2736. status = -1;
  2737. goto out;
  2738. }
  2739. /* Enable Ethernet Function */
  2740. if (qdev->device_id == QL3032_DEVICE_ID) {
  2741. value =
  2742. (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
  2743. QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
  2744. QL3032_PORT_CONTROL_ET);
  2745. ql_write_page0_reg(qdev, &port_regs->functionControl,
  2746. ((value << 16) | value));
  2747. } else {
  2748. value =
  2749. (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
  2750. PORT_CONTROL_HH);
  2751. ql_write_page0_reg(qdev, &port_regs->portControl,
  2752. ((value << 16) | value));
  2753. }
  2754. out:
  2755. return status;
  2756. }
  2757. /*
  2758. * Caller holds hw_lock.
  2759. */
  2760. static int ql_adapter_reset(struct ql3_adapter *qdev)
  2761. {
  2762. struct ql3xxx_port_registers __iomem *port_regs =
  2763. qdev->mem_map_registers;
  2764. int status = 0;
  2765. u16 value;
  2766. int max_wait_time;
  2767. set_bit(QL_RESET_ACTIVE, &qdev->flags);
  2768. clear_bit(QL_RESET_DONE, &qdev->flags);
  2769. /*
  2770. * Issue soft reset to chip.
  2771. */
  2772. netdev_printk(KERN_DEBUG, qdev->ndev, "Issue soft reset to chip\n");
  2773. ql_write_common_reg(qdev,
  2774. &port_regs->CommonRegs.ispControlStatus,
  2775. ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
  2776. /* Wait 3 seconds for reset to complete. */
  2777. netdev_printk(KERN_DEBUG, qdev->ndev,
  2778. "Wait 10 milliseconds for reset to complete\n");
  2779. /* Wait until the firmware tells us the Soft Reset is done */
  2780. max_wait_time = 5;
  2781. do {
  2782. value =
  2783. ql_read_common_reg(qdev,
  2784. &port_regs->CommonRegs.ispControlStatus);
  2785. if ((value & ISP_CONTROL_SR) == 0)
  2786. break;
  2787. ssleep(1);
  2788. } while ((--max_wait_time));
  2789. /*
  2790. * Also, make sure that the Network Reset Interrupt bit has been
  2791. * cleared after the soft reset has taken place.
  2792. */
  2793. value =
  2794. ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
  2795. if (value & ISP_CONTROL_RI) {
  2796. netdev_printk(KERN_DEBUG, qdev->ndev,
  2797. "clearing RI after reset\n");
  2798. ql_write_common_reg(qdev,
  2799. &port_regs->CommonRegs.
  2800. ispControlStatus,
  2801. ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
  2802. }
  2803. if (max_wait_time == 0) {
  2804. /* Issue Force Soft Reset */
  2805. ql_write_common_reg(qdev,
  2806. &port_regs->CommonRegs.
  2807. ispControlStatus,
  2808. ((ISP_CONTROL_FSR << 16) |
  2809. ISP_CONTROL_FSR));
  2810. /*
  2811. * Wait until the firmware tells us the Force Soft Reset is
  2812. * done
  2813. */
  2814. max_wait_time = 5;
  2815. do {
  2816. value = ql_read_common_reg(qdev,
  2817. &port_regs->CommonRegs.
  2818. ispControlStatus);
  2819. if ((value & ISP_CONTROL_FSR) == 0)
  2820. break;
  2821. ssleep(1);
  2822. } while ((--max_wait_time));
  2823. }
  2824. if (max_wait_time == 0)
  2825. status = 1;
  2826. clear_bit(QL_RESET_ACTIVE, &qdev->flags);
  2827. set_bit(QL_RESET_DONE, &qdev->flags);
  2828. return status;
  2829. }
  2830. static void ql_set_mac_info(struct ql3_adapter *qdev)
  2831. {
  2832. struct ql3xxx_port_registers __iomem *port_regs =
  2833. qdev->mem_map_registers;
  2834. u32 value, port_status;
  2835. u8 func_number;
  2836. /* Get the function number */
  2837. value =
  2838. ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
  2839. func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
  2840. port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2841. switch (value & ISP_CONTROL_FN_MASK) {
  2842. case ISP_CONTROL_FN0_NET:
  2843. qdev->mac_index = 0;
  2844. qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
  2845. qdev->mb_bit_mask = FN0_MA_BITS_MASK;
  2846. qdev->PHYAddr = PORT0_PHY_ADDRESS;
  2847. if (port_status & PORT_STATUS_SM0)
  2848. set_bit(QL_LINK_OPTICAL, &qdev->flags);
  2849. else
  2850. clear_bit(QL_LINK_OPTICAL, &qdev->flags);
  2851. break;
  2852. case ISP_CONTROL_FN1_NET:
  2853. qdev->mac_index = 1;
  2854. qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
  2855. qdev->mb_bit_mask = FN1_MA_BITS_MASK;
  2856. qdev->PHYAddr = PORT1_PHY_ADDRESS;
  2857. if (port_status & PORT_STATUS_SM1)
  2858. set_bit(QL_LINK_OPTICAL, &qdev->flags);
  2859. else
  2860. clear_bit(QL_LINK_OPTICAL, &qdev->flags);
  2861. break;
  2862. case ISP_CONTROL_FN0_SCSI:
  2863. case ISP_CONTROL_FN1_SCSI:
  2864. default:
  2865. netdev_printk(KERN_DEBUG, qdev->ndev,
  2866. "Invalid function number, ispControlStatus = 0x%x\n",
  2867. value);
  2868. break;
  2869. }
  2870. qdev->numPorts = qdev->nvram_data.version_and_numPorts >> 8;
  2871. }
  2872. static void ql_display_dev_info(struct net_device *ndev)
  2873. {
  2874. struct ql3_adapter *qdev = netdev_priv(ndev);
  2875. struct pci_dev *pdev = qdev->pdev;
  2876. netdev_info(ndev,
  2877. "%s Adapter %d RevisionID %d found %s on PCI slot %d\n",
  2878. DRV_NAME, qdev->index, qdev->chip_rev_id,
  2879. qdev->device_id == QL3032_DEVICE_ID ? "QLA3032" : "QLA3022",
  2880. qdev->pci_slot);
  2881. netdev_info(ndev, "%s Interface\n",
  2882. test_bit(QL_LINK_OPTICAL, &qdev->flags) ? "OPTICAL" : "COPPER");
  2883. /*
  2884. * Print PCI bus width/type.
  2885. */
  2886. netdev_info(ndev, "Bus interface is %s %s\n",
  2887. ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
  2888. ((qdev->pci_x) ? "PCI-X" : "PCI"));
  2889. netdev_info(ndev, "mem IO base address adjusted = 0x%p\n",
  2890. qdev->mem_map_registers);
  2891. netdev_info(ndev, "Interrupt number = %d\n", pdev->irq);
  2892. netif_info(qdev, probe, ndev, "MAC address %pM\n", ndev->dev_addr);
  2893. }
  2894. static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
  2895. {
  2896. struct net_device *ndev = qdev->ndev;
  2897. int retval = 0;
  2898. netif_stop_queue(ndev);
  2899. netif_carrier_off(ndev);
  2900. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  2901. clear_bit(QL_LINK_MASTER, &qdev->flags);
  2902. ql_disable_interrupts(qdev);
  2903. free_irq(qdev->pdev->irq, ndev);
  2904. if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
  2905. netdev_info(qdev->ndev, "calling pci_disable_msi()\n");
  2906. clear_bit(QL_MSI_ENABLED, &qdev->flags);
  2907. pci_disable_msi(qdev->pdev);
  2908. }
  2909. del_timer_sync(&qdev->adapter_timer);
  2910. napi_disable(&qdev->napi);
  2911. if (do_reset) {
  2912. int soft_reset;
  2913. unsigned long hw_flags;
  2914. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  2915. if (ql_wait_for_drvr_lock(qdev)) {
  2916. soft_reset = ql_adapter_reset(qdev);
  2917. if (soft_reset) {
  2918. netdev_err(ndev, "ql_adapter_reset(%d) FAILED!\n",
  2919. qdev->index);
  2920. }
  2921. netdev_err(ndev,
  2922. "Releasing driver lock via chip reset\n");
  2923. } else {
  2924. netdev_err(ndev,
  2925. "Could not acquire driver lock to do reset!\n");
  2926. retval = -1;
  2927. }
  2928. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  2929. }
  2930. ql_free_mem_resources(qdev);
  2931. return retval;
  2932. }
  2933. static int ql_adapter_up(struct ql3_adapter *qdev)
  2934. {
  2935. struct net_device *ndev = qdev->ndev;
  2936. int err;
  2937. unsigned long irq_flags = IRQF_SHARED;
  2938. unsigned long hw_flags;
  2939. if (ql_alloc_mem_resources(qdev)) {
  2940. netdev_err(ndev, "Unable to allocate buffers\n");
  2941. return -ENOMEM;
  2942. }
  2943. if (qdev->msi) {
  2944. if (pci_enable_msi(qdev->pdev)) {
  2945. netdev_err(ndev,
  2946. "User requested MSI, but MSI failed to initialize. Continuing without MSI.\n");
  2947. qdev->msi = 0;
  2948. } else {
  2949. netdev_info(ndev, "MSI Enabled...\n");
  2950. set_bit(QL_MSI_ENABLED, &qdev->flags);
  2951. irq_flags &= ~IRQF_SHARED;
  2952. }
  2953. }
  2954. err = request_irq(qdev->pdev->irq, ql3xxx_isr,
  2955. irq_flags, ndev->name, ndev);
  2956. if (err) {
  2957. netdev_err(ndev,
  2958. "Failed to reserve interrupt %d - already in use\n",
  2959. qdev->pdev->irq);
  2960. goto err_irq;
  2961. }
  2962. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  2963. err = ql_wait_for_drvr_lock(qdev);
  2964. if (err) {
  2965. err = ql_adapter_initialize(qdev);
  2966. if (err) {
  2967. netdev_err(ndev, "Unable to initialize adapter\n");
  2968. goto err_init;
  2969. }
  2970. netdev_err(ndev, "Releasing driver lock\n");
  2971. ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
  2972. } else {
  2973. netdev_err(ndev, "Could not acquire driver lock\n");
  2974. goto err_lock;
  2975. }
  2976. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  2977. set_bit(QL_ADAPTER_UP, &qdev->flags);
  2978. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  2979. napi_enable(&qdev->napi);
  2980. ql_enable_interrupts(qdev);
  2981. return 0;
  2982. err_init:
  2983. ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
  2984. err_lock:
  2985. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  2986. free_irq(qdev->pdev->irq, ndev);
  2987. err_irq:
  2988. if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
  2989. netdev_info(ndev, "calling pci_disable_msi()\n");
  2990. clear_bit(QL_MSI_ENABLED, &qdev->flags);
  2991. pci_disable_msi(qdev->pdev);
  2992. }
  2993. return err;
  2994. }
  2995. static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
  2996. {
  2997. if (ql_adapter_down(qdev, reset) || ql_adapter_up(qdev)) {
  2998. netdev_err(qdev->ndev,
  2999. "Driver up/down cycle failed, closing device\n");
  3000. rtnl_lock();
  3001. dev_close(qdev->ndev);
  3002. rtnl_unlock();
  3003. return -1;
  3004. }
  3005. return 0;
  3006. }
  3007. static int ql3xxx_close(struct net_device *ndev)
  3008. {
  3009. struct ql3_adapter *qdev = netdev_priv(ndev);
  3010. /*
  3011. * Wait for device to recover from a reset.
  3012. * (Rarely happens, but possible.)
  3013. */
  3014. while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
  3015. msleep(50);
  3016. ql_adapter_down(qdev, QL_DO_RESET);
  3017. return 0;
  3018. }
  3019. static int ql3xxx_open(struct net_device *ndev)
  3020. {
  3021. struct ql3_adapter *qdev = netdev_priv(ndev);
  3022. return ql_adapter_up(qdev);
  3023. }
  3024. static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
  3025. {
  3026. struct ql3_adapter *qdev = netdev_priv(ndev);
  3027. struct ql3xxx_port_registers __iomem *port_regs =
  3028. qdev->mem_map_registers;
  3029. struct sockaddr *addr = p;
  3030. unsigned long hw_flags;
  3031. if (netif_running(ndev))
  3032. return -EBUSY;
  3033. if (!is_valid_ether_addr(addr->sa_data))
  3034. return -EADDRNOTAVAIL;
  3035. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  3036. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3037. /* Program lower 32 bits of the MAC address */
  3038. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  3039. (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
  3040. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  3041. ((ndev->dev_addr[2] << 24) | (ndev->
  3042. dev_addr[3] << 16) |
  3043. (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
  3044. /* Program top 16 bits of the MAC address */
  3045. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  3046. ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
  3047. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  3048. ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
  3049. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3050. return 0;
  3051. }
  3052. static void ql3xxx_tx_timeout(struct net_device *ndev)
  3053. {
  3054. struct ql3_adapter *qdev = netdev_priv(ndev);
  3055. netdev_err(ndev, "Resetting...\n");
  3056. /*
  3057. * Stop the queues, we've got a problem.
  3058. */
  3059. netif_stop_queue(ndev);
  3060. /*
  3061. * Wake up the worker to process this event.
  3062. */
  3063. queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
  3064. }
  3065. static void ql_reset_work(struct work_struct *work)
  3066. {
  3067. struct ql3_adapter *qdev =
  3068. container_of(work, struct ql3_adapter, reset_work.work);
  3069. struct net_device *ndev = qdev->ndev;
  3070. u32 value;
  3071. struct ql_tx_buf_cb *tx_cb;
  3072. int max_wait_time, i;
  3073. struct ql3xxx_port_registers __iomem *port_regs =
  3074. qdev->mem_map_registers;
  3075. unsigned long hw_flags;
  3076. if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START), &qdev->flags)) {
  3077. clear_bit(QL_LINK_MASTER, &qdev->flags);
  3078. /*
  3079. * Loop through the active list and return the skb.
  3080. */
  3081. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  3082. int j;
  3083. tx_cb = &qdev->tx_buf[i];
  3084. if (tx_cb->skb) {
  3085. netdev_printk(KERN_DEBUG, ndev,
  3086. "Freeing lost SKB\n");
  3087. pci_unmap_single(qdev->pdev,
  3088. dma_unmap_addr(&tx_cb->map[0],
  3089. mapaddr),
  3090. dma_unmap_len(&tx_cb->map[0], maplen),
  3091. PCI_DMA_TODEVICE);
  3092. for (j = 1; j < tx_cb->seg_count; j++) {
  3093. pci_unmap_page(qdev->pdev,
  3094. dma_unmap_addr(&tx_cb->map[j],
  3095. mapaddr),
  3096. dma_unmap_len(&tx_cb->map[j],
  3097. maplen),
  3098. PCI_DMA_TODEVICE);
  3099. }
  3100. dev_kfree_skb(tx_cb->skb);
  3101. tx_cb->skb = NULL;
  3102. }
  3103. }
  3104. netdev_err(ndev, "Clearing NRI after reset\n");
  3105. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3106. ql_write_common_reg(qdev,
  3107. &port_regs->CommonRegs.
  3108. ispControlStatus,
  3109. ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
  3110. /*
  3111. * Wait the for Soft Reset to Complete.
  3112. */
  3113. max_wait_time = 10;
  3114. do {
  3115. value = ql_read_common_reg(qdev,
  3116. &port_regs->CommonRegs.
  3117. ispControlStatus);
  3118. if ((value & ISP_CONTROL_SR) == 0) {
  3119. netdev_printk(KERN_DEBUG, ndev,
  3120. "reset completed\n");
  3121. break;
  3122. }
  3123. if (value & ISP_CONTROL_RI) {
  3124. netdev_printk(KERN_DEBUG, ndev,
  3125. "clearing NRI after reset\n");
  3126. ql_write_common_reg(qdev,
  3127. &port_regs->
  3128. CommonRegs.
  3129. ispControlStatus,
  3130. ((ISP_CONTROL_RI <<
  3131. 16) | ISP_CONTROL_RI));
  3132. }
  3133. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3134. ssleep(1);
  3135. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3136. } while (--max_wait_time);
  3137. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3138. if (value & ISP_CONTROL_SR) {
  3139. /*
  3140. * Set the reset flags and clear the board again.
  3141. * Nothing else to do...
  3142. */
  3143. netdev_err(ndev,
  3144. "Timed out waiting for reset to complete\n");
  3145. netdev_err(ndev, "Do a reset\n");
  3146. clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
  3147. clear_bit(QL_RESET_START, &qdev->flags);
  3148. ql_cycle_adapter(qdev, QL_DO_RESET);
  3149. return;
  3150. }
  3151. clear_bit(QL_RESET_ACTIVE, &qdev->flags);
  3152. clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
  3153. clear_bit(QL_RESET_START, &qdev->flags);
  3154. ql_cycle_adapter(qdev, QL_NO_RESET);
  3155. }
  3156. }
  3157. static void ql_tx_timeout_work(struct work_struct *work)
  3158. {
  3159. struct ql3_adapter *qdev =
  3160. container_of(work, struct ql3_adapter, tx_timeout_work.work);
  3161. ql_cycle_adapter(qdev, QL_DO_RESET);
  3162. }
  3163. static void ql_get_board_info(struct ql3_adapter *qdev)
  3164. {
  3165. struct ql3xxx_port_registers __iomem *port_regs =
  3166. qdev->mem_map_registers;
  3167. u32 value;
  3168. value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
  3169. qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
  3170. if (value & PORT_STATUS_64)
  3171. qdev->pci_width = 64;
  3172. else
  3173. qdev->pci_width = 32;
  3174. if (value & PORT_STATUS_X)
  3175. qdev->pci_x = 1;
  3176. else
  3177. qdev->pci_x = 0;
  3178. qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
  3179. }
  3180. static void ql3xxx_timer(unsigned long ptr)
  3181. {
  3182. struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
  3183. queue_delayed_work(qdev->workqueue, &qdev->link_state_work, 0);
  3184. }
  3185. static const struct net_device_ops ql3xxx_netdev_ops = {
  3186. .ndo_open = ql3xxx_open,
  3187. .ndo_start_xmit = ql3xxx_send,
  3188. .ndo_stop = ql3xxx_close,
  3189. .ndo_change_mtu = eth_change_mtu,
  3190. .ndo_validate_addr = eth_validate_addr,
  3191. .ndo_set_mac_address = ql3xxx_set_mac_address,
  3192. .ndo_tx_timeout = ql3xxx_tx_timeout,
  3193. };
  3194. static int ql3xxx_probe(struct pci_dev *pdev,
  3195. const struct pci_device_id *pci_entry)
  3196. {
  3197. struct net_device *ndev = NULL;
  3198. struct ql3_adapter *qdev = NULL;
  3199. static int cards_found;
  3200. int uninitialized_var(pci_using_dac), err;
  3201. err = pci_enable_device(pdev);
  3202. if (err) {
  3203. pr_err("%s cannot enable PCI device\n", pci_name(pdev));
  3204. goto err_out;
  3205. }
  3206. err = pci_request_regions(pdev, DRV_NAME);
  3207. if (err) {
  3208. pr_err("%s cannot obtain PCI resources\n", pci_name(pdev));
  3209. goto err_out_disable_pdev;
  3210. }
  3211. pci_set_master(pdev);
  3212. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  3213. pci_using_dac = 1;
  3214. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3215. } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  3216. pci_using_dac = 0;
  3217. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3218. }
  3219. if (err) {
  3220. pr_err("%s no usable DMA configuration\n", pci_name(pdev));
  3221. goto err_out_free_regions;
  3222. }
  3223. ndev = alloc_etherdev(sizeof(struct ql3_adapter));
  3224. if (!ndev) {
  3225. err = -ENOMEM;
  3226. goto err_out_free_regions;
  3227. }
  3228. SET_NETDEV_DEV(ndev, &pdev->dev);
  3229. pci_set_drvdata(pdev, ndev);
  3230. qdev = netdev_priv(ndev);
  3231. qdev->index = cards_found;
  3232. qdev->ndev = ndev;
  3233. qdev->pdev = pdev;
  3234. qdev->device_id = pci_entry->device;
  3235. qdev->port_link_state = LS_DOWN;
  3236. if (msi)
  3237. qdev->msi = 1;
  3238. qdev->msg_enable = netif_msg_init(debug, default_msg);
  3239. if (pci_using_dac)
  3240. ndev->features |= NETIF_F_HIGHDMA;
  3241. if (qdev->device_id == QL3032_DEVICE_ID)
  3242. ndev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  3243. qdev->mem_map_registers = pci_ioremap_bar(pdev, 1);
  3244. if (!qdev->mem_map_registers) {
  3245. pr_err("%s: cannot map device registers\n", pci_name(pdev));
  3246. err = -EIO;
  3247. goto err_out_free_ndev;
  3248. }
  3249. spin_lock_init(&qdev->adapter_lock);
  3250. spin_lock_init(&qdev->hw_lock);
  3251. /* Set driver entry points */
  3252. ndev->netdev_ops = &ql3xxx_netdev_ops;
  3253. ndev->ethtool_ops = &ql3xxx_ethtool_ops;
  3254. ndev->watchdog_timeo = 5 * HZ;
  3255. netif_napi_add(ndev, &qdev->napi, ql_poll, 64);
  3256. ndev->irq = pdev->irq;
  3257. /* make sure the EEPROM is good */
  3258. if (ql_get_nvram_params(qdev)) {
  3259. pr_alert("%s: Adapter #%d, Invalid NVRAM parameters\n",
  3260. __func__, qdev->index);
  3261. err = -EIO;
  3262. goto err_out_iounmap;
  3263. }
  3264. ql_set_mac_info(qdev);
  3265. /* Validate and set parameters */
  3266. if (qdev->mac_index) {
  3267. ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
  3268. ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn2.macAddress);
  3269. } else {
  3270. ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
  3271. ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn0.macAddress);
  3272. }
  3273. ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
  3274. /* Record PCI bus information. */
  3275. ql_get_board_info(qdev);
  3276. /*
  3277. * Set the Maximum Memory Read Byte Count value. We do this to handle
  3278. * jumbo frames.
  3279. */
  3280. if (qdev->pci_x)
  3281. pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
  3282. err = register_netdev(ndev);
  3283. if (err) {
  3284. pr_err("%s: cannot register net device\n", pci_name(pdev));
  3285. goto err_out_iounmap;
  3286. }
  3287. /* we're going to reset, so assume we have no link for now */
  3288. netif_carrier_off(ndev);
  3289. netif_stop_queue(ndev);
  3290. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  3291. INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
  3292. INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
  3293. INIT_DELAYED_WORK(&qdev->link_state_work, ql_link_state_machine_work);
  3294. init_timer(&qdev->adapter_timer);
  3295. qdev->adapter_timer.function = ql3xxx_timer;
  3296. qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
  3297. qdev->adapter_timer.data = (unsigned long)qdev;
  3298. if (!cards_found) {
  3299. pr_alert("%s\n", DRV_STRING);
  3300. pr_alert("Driver name: %s, Version: %s\n",
  3301. DRV_NAME, DRV_VERSION);
  3302. }
  3303. ql_display_dev_info(ndev);
  3304. cards_found++;
  3305. return 0;
  3306. err_out_iounmap:
  3307. iounmap(qdev->mem_map_registers);
  3308. err_out_free_ndev:
  3309. free_netdev(ndev);
  3310. err_out_free_regions:
  3311. pci_release_regions(pdev);
  3312. err_out_disable_pdev:
  3313. pci_disable_device(pdev);
  3314. err_out:
  3315. return err;
  3316. }
  3317. static void ql3xxx_remove(struct pci_dev *pdev)
  3318. {
  3319. struct net_device *ndev = pci_get_drvdata(pdev);
  3320. struct ql3_adapter *qdev = netdev_priv(ndev);
  3321. unregister_netdev(ndev);
  3322. ql_disable_interrupts(qdev);
  3323. if (qdev->workqueue) {
  3324. cancel_delayed_work(&qdev->reset_work);
  3325. cancel_delayed_work(&qdev->tx_timeout_work);
  3326. destroy_workqueue(qdev->workqueue);
  3327. qdev->workqueue = NULL;
  3328. }
  3329. iounmap(qdev->mem_map_registers);
  3330. pci_release_regions(pdev);
  3331. free_netdev(ndev);
  3332. }
  3333. static struct pci_driver ql3xxx_driver = {
  3334. .name = DRV_NAME,
  3335. .id_table = ql3xxx_pci_tbl,
  3336. .probe = ql3xxx_probe,
  3337. .remove = ql3xxx_remove,
  3338. };
  3339. module_pci_driver(ql3xxx_driver);