sc92031.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584
  1. /* Silan SC92031 PCI Fast Ethernet Adapter driver
  2. *
  3. * Based on vendor drivers:
  4. * Silan Fast Ethernet Netcard Driver:
  5. * MODULE_AUTHOR ("gaoyonghong");
  6. * MODULE_DESCRIPTION ("SILAN Fast Ethernet driver");
  7. * MODULE_LICENSE("GPL");
  8. * 8139D Fast Ethernet driver:
  9. * (C) 2002 by gaoyonghong
  10. * MODULE_AUTHOR ("gaoyonghong");
  11. * MODULE_DESCRIPTION ("Rsltek 8139D PCI Fast Ethernet Adapter driver");
  12. * MODULE_LICENSE("GPL");
  13. * Both are almost identical and seem to be based on pci-skeleton.c
  14. *
  15. * Rewritten for 2.6 by Cesar Eduardo Barros
  16. *
  17. * A datasheet for this chip can be found at
  18. * http://www.silan.com.cn/english/product/pdf/SC92031AY.pdf
  19. */
  20. /* Note about set_mac_address: I don't know how to change the hardware
  21. * matching, so you need to enable IFF_PROMISC when using it.
  22. */
  23. #include <linux/interrupt.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/delay.h>
  27. #include <linux/pci.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/crc32.h>
  34. #include <asm/irq.h>
  35. #define SC92031_NAME "sc92031"
  36. /* BAR 0 is MMIO, BAR 1 is PIO */
  37. #define SC92031_USE_PIO 0
  38. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
  39. static int multicast_filter_limit = 64;
  40. module_param(multicast_filter_limit, int, 0);
  41. MODULE_PARM_DESC(multicast_filter_limit,
  42. "Maximum number of filtered multicast addresses");
  43. static int media;
  44. module_param(media, int, 0);
  45. MODULE_PARM_DESC(media, "Media type (0x00 = autodetect,"
  46. " 0x01 = 10M half, 0x02 = 10M full,"
  47. " 0x04 = 100M half, 0x08 = 100M full)");
  48. /* Size of the in-memory receive ring. */
  49. #define RX_BUF_LEN_IDX 3 /* 0==8K, 1==16K, 2==32K, 3==64K ,4==128K*/
  50. #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
  51. /* Number of Tx descriptor registers. */
  52. #define NUM_TX_DESC 4
  53. /* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
  54. #define MAX_ETH_FRAME_SIZE 1536
  55. /* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
  56. #define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
  57. #define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
  58. /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
  59. #define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
  60. /* Time in jiffies before concluding the transmitter is hung. */
  61. #define TX_TIMEOUT (4*HZ)
  62. #define SILAN_STATS_NUM 2 /* number of ETHTOOL_GSTATS */
  63. /* media options */
  64. #define AUTOSELECT 0x00
  65. #define M10_HALF 0x01
  66. #define M10_FULL 0x02
  67. #define M100_HALF 0x04
  68. #define M100_FULL 0x08
  69. /* Symbolic offsets to registers. */
  70. enum silan_registers {
  71. Config0 = 0x00, // Config0
  72. Config1 = 0x04, // Config1
  73. RxBufWPtr = 0x08, // Rx buffer writer poiter
  74. IntrStatus = 0x0C, // Interrupt status
  75. IntrMask = 0x10, // Interrupt mask
  76. RxbufAddr = 0x14, // Rx buffer start address
  77. RxBufRPtr = 0x18, // Rx buffer read pointer
  78. Txstatusall = 0x1C, // Transmit status of all descriptors
  79. TxStatus0 = 0x20, // Transmit status (Four 32bit registers).
  80. TxAddr0 = 0x30, // Tx descriptors (also four 32bit).
  81. RxConfig = 0x40, // Rx configuration
  82. MAC0 = 0x44, // Ethernet hardware address.
  83. MAR0 = 0x4C, // Multicast filter.
  84. RxStatus0 = 0x54, // Rx status
  85. TxConfig = 0x5C, // Tx configuration
  86. PhyCtrl = 0x60, // physical control
  87. FlowCtrlConfig = 0x64, // flow control
  88. Miicmd0 = 0x68, // Mii command0 register
  89. Miicmd1 = 0x6C, // Mii command1 register
  90. Miistatus = 0x70, // Mii status register
  91. Timercnt = 0x74, // Timer counter register
  92. TimerIntr = 0x78, // Timer interrupt register
  93. PMConfig = 0x7C, // Power Manager configuration
  94. CRC0 = 0x80, // Power Manager CRC ( Two 32bit regisers)
  95. Wakeup0 = 0x88, // power Manager wakeup( Eight 64bit regiser)
  96. LSBCRC0 = 0xC8, // power Manager LSBCRC(Two 32bit regiser)
  97. TestD0 = 0xD0,
  98. TestD4 = 0xD4,
  99. TestD8 = 0xD8,
  100. };
  101. #define MII_JAB 16
  102. #define MII_OutputStatus 24
  103. #define PHY_16_JAB_ENB 0x1000
  104. #define PHY_16_PORT_ENB 0x1
  105. enum IntrStatusBits {
  106. LinkFail = 0x80000000,
  107. LinkOK = 0x40000000,
  108. TimeOut = 0x20000000,
  109. RxOverflow = 0x0040,
  110. RxOK = 0x0020,
  111. TxOK = 0x0001,
  112. IntrBits = LinkFail|LinkOK|TimeOut|RxOverflow|RxOK|TxOK,
  113. };
  114. enum TxStatusBits {
  115. TxCarrierLost = 0x20000000,
  116. TxAborted = 0x10000000,
  117. TxOutOfWindow = 0x08000000,
  118. TxNccShift = 22,
  119. EarlyTxThresShift = 16,
  120. TxStatOK = 0x8000,
  121. TxUnderrun = 0x4000,
  122. TxOwn = 0x2000,
  123. };
  124. enum RxStatusBits {
  125. RxStatesOK = 0x80000,
  126. RxBadAlign = 0x40000,
  127. RxHugeFrame = 0x20000,
  128. RxSmallFrame = 0x10000,
  129. RxCRCOK = 0x8000,
  130. RxCrlFrame = 0x4000,
  131. Rx_Broadcast = 0x2000,
  132. Rx_Multicast = 0x1000,
  133. RxAddrMatch = 0x0800,
  134. MiiErr = 0x0400,
  135. };
  136. enum RxConfigBits {
  137. RxFullDx = 0x80000000,
  138. RxEnb = 0x40000000,
  139. RxSmall = 0x20000000,
  140. RxHuge = 0x10000000,
  141. RxErr = 0x08000000,
  142. RxAllphys = 0x04000000,
  143. RxMulticast = 0x02000000,
  144. RxBroadcast = 0x01000000,
  145. RxLoopBack = (1 << 23) | (1 << 22),
  146. LowThresholdShift = 12,
  147. HighThresholdShift = 2,
  148. };
  149. enum TxConfigBits {
  150. TxFullDx = 0x80000000,
  151. TxEnb = 0x40000000,
  152. TxEnbPad = 0x20000000,
  153. TxEnbHuge = 0x10000000,
  154. TxEnbFCS = 0x08000000,
  155. TxNoBackOff = 0x04000000,
  156. TxEnbPrem = 0x02000000,
  157. TxCareLostCrs = 0x1000000,
  158. TxExdCollNum = 0xf00000,
  159. TxDataRate = 0x80000,
  160. };
  161. enum PhyCtrlconfigbits {
  162. PhyCtrlAne = 0x80000000,
  163. PhyCtrlSpd100 = 0x40000000,
  164. PhyCtrlSpd10 = 0x20000000,
  165. PhyCtrlPhyBaseAddr = 0x1f000000,
  166. PhyCtrlDux = 0x800000,
  167. PhyCtrlReset = 0x400000,
  168. };
  169. enum FlowCtrlConfigBits {
  170. FlowCtrlFullDX = 0x80000000,
  171. FlowCtrlEnb = 0x40000000,
  172. };
  173. enum Config0Bits {
  174. Cfg0_Reset = 0x80000000,
  175. Cfg0_Anaoff = 0x40000000,
  176. Cfg0_LDPS = 0x20000000,
  177. };
  178. enum Config1Bits {
  179. Cfg1_EarlyRx = 1 << 31,
  180. Cfg1_EarlyTx = 1 << 30,
  181. //rx buffer size
  182. Cfg1_Rcv8K = 0x0,
  183. Cfg1_Rcv16K = 0x1,
  184. Cfg1_Rcv32K = 0x3,
  185. Cfg1_Rcv64K = 0x7,
  186. Cfg1_Rcv128K = 0xf,
  187. };
  188. enum MiiCmd0Bits {
  189. Mii_Divider = 0x20000000,
  190. Mii_WRITE = 0x400000,
  191. Mii_READ = 0x200000,
  192. Mii_SCAN = 0x100000,
  193. Mii_Tamod = 0x80000,
  194. Mii_Drvmod = 0x40000,
  195. Mii_mdc = 0x20000,
  196. Mii_mdoen = 0x10000,
  197. Mii_mdo = 0x8000,
  198. Mii_mdi = 0x4000,
  199. };
  200. enum MiiStatusBits {
  201. Mii_StatusBusy = 0x80000000,
  202. };
  203. enum PMConfigBits {
  204. PM_Enable = 1 << 31,
  205. PM_LongWF = 1 << 30,
  206. PM_Magic = 1 << 29,
  207. PM_LANWake = 1 << 28,
  208. PM_LWPTN = (1 << 27 | 1<< 26),
  209. PM_LinkUp = 1 << 25,
  210. PM_WakeUp = 1 << 24,
  211. };
  212. /* Locking rules:
  213. * priv->lock protects most of the fields of priv and most of the
  214. * hardware registers. It does not have to protect against softirqs
  215. * between sc92031_disable_interrupts and sc92031_enable_interrupts;
  216. * it also does not need to be used in ->open and ->stop while the
  217. * device interrupts are off.
  218. * Not having to protect against softirqs is very useful due to heavy
  219. * use of mdelay() at _sc92031_reset.
  220. * Functions prefixed with _sc92031_ must be called with the lock held;
  221. * functions prefixed with sc92031_ must be called without the lock held.
  222. * Use mmiowb() before unlocking if the hardware was written to.
  223. */
  224. /* Locking rules for the interrupt:
  225. * - the interrupt and the tasklet never run at the same time
  226. * - neither run between sc92031_disable_interrupts and
  227. * sc92031_enable_interrupt
  228. */
  229. struct sc92031_priv {
  230. spinlock_t lock;
  231. /* iomap.h cookie */
  232. void __iomem *port_base;
  233. /* pci device structure */
  234. struct pci_dev *pdev;
  235. /* tasklet */
  236. struct tasklet_struct tasklet;
  237. /* CPU address of rx ring */
  238. void *rx_ring;
  239. /* PCI address of rx ring */
  240. dma_addr_t rx_ring_dma_addr;
  241. /* PCI address of rx ring read pointer */
  242. dma_addr_t rx_ring_tail;
  243. /* tx ring write index */
  244. unsigned tx_head;
  245. /* tx ring read index */
  246. unsigned tx_tail;
  247. /* CPU address of tx bounce buffer */
  248. void *tx_bufs;
  249. /* PCI address of tx bounce buffer */
  250. dma_addr_t tx_bufs_dma_addr;
  251. /* copies of some hardware registers */
  252. u32 intr_status;
  253. atomic_t intr_mask;
  254. u32 rx_config;
  255. u32 tx_config;
  256. u32 pm_config;
  257. /* copy of some flags from dev->flags */
  258. unsigned int mc_flags;
  259. /* for ETHTOOL_GSTATS */
  260. u64 tx_timeouts;
  261. u64 rx_loss;
  262. /* for dev->get_stats */
  263. long rx_value;
  264. };
  265. /* I don't know which registers can be safely read; however, I can guess
  266. * MAC0 is one of them. */
  267. static inline void _sc92031_dummy_read(void __iomem *port_base)
  268. {
  269. ioread32(port_base + MAC0);
  270. }
  271. static u32 _sc92031_mii_wait(void __iomem *port_base)
  272. {
  273. u32 mii_status;
  274. do {
  275. udelay(10);
  276. mii_status = ioread32(port_base + Miistatus);
  277. } while (mii_status & Mii_StatusBusy);
  278. return mii_status;
  279. }
  280. static u32 _sc92031_mii_cmd(void __iomem *port_base, u32 cmd0, u32 cmd1)
  281. {
  282. iowrite32(Mii_Divider, port_base + Miicmd0);
  283. _sc92031_mii_wait(port_base);
  284. iowrite32(cmd1, port_base + Miicmd1);
  285. iowrite32(Mii_Divider | cmd0, port_base + Miicmd0);
  286. return _sc92031_mii_wait(port_base);
  287. }
  288. static void _sc92031_mii_scan(void __iomem *port_base)
  289. {
  290. _sc92031_mii_cmd(port_base, Mii_SCAN, 0x1 << 6);
  291. }
  292. static u16 _sc92031_mii_read(void __iomem *port_base, unsigned reg)
  293. {
  294. return _sc92031_mii_cmd(port_base, Mii_READ, reg << 6) >> 13;
  295. }
  296. static void _sc92031_mii_write(void __iomem *port_base, unsigned reg, u16 val)
  297. {
  298. _sc92031_mii_cmd(port_base, Mii_WRITE, (reg << 6) | ((u32)val << 11));
  299. }
  300. static void sc92031_disable_interrupts(struct net_device *dev)
  301. {
  302. struct sc92031_priv *priv = netdev_priv(dev);
  303. void __iomem *port_base = priv->port_base;
  304. /* tell the tasklet/interrupt not to enable interrupts */
  305. atomic_set(&priv->intr_mask, 0);
  306. wmb();
  307. /* stop interrupts */
  308. iowrite32(0, port_base + IntrMask);
  309. _sc92031_dummy_read(port_base);
  310. mmiowb();
  311. /* wait for any concurrent interrupt/tasklet to finish */
  312. synchronize_irq(priv->pdev->irq);
  313. tasklet_disable(&priv->tasklet);
  314. }
  315. static void sc92031_enable_interrupts(struct net_device *dev)
  316. {
  317. struct sc92031_priv *priv = netdev_priv(dev);
  318. void __iomem *port_base = priv->port_base;
  319. tasklet_enable(&priv->tasklet);
  320. atomic_set(&priv->intr_mask, IntrBits);
  321. wmb();
  322. iowrite32(IntrBits, port_base + IntrMask);
  323. mmiowb();
  324. }
  325. static void _sc92031_disable_tx_rx(struct net_device *dev)
  326. {
  327. struct sc92031_priv *priv = netdev_priv(dev);
  328. void __iomem *port_base = priv->port_base;
  329. priv->rx_config &= ~RxEnb;
  330. priv->tx_config &= ~TxEnb;
  331. iowrite32(priv->rx_config, port_base + RxConfig);
  332. iowrite32(priv->tx_config, port_base + TxConfig);
  333. }
  334. static void _sc92031_enable_tx_rx(struct net_device *dev)
  335. {
  336. struct sc92031_priv *priv = netdev_priv(dev);
  337. void __iomem *port_base = priv->port_base;
  338. priv->rx_config |= RxEnb;
  339. priv->tx_config |= TxEnb;
  340. iowrite32(priv->rx_config, port_base + RxConfig);
  341. iowrite32(priv->tx_config, port_base + TxConfig);
  342. }
  343. static void _sc92031_tx_clear(struct net_device *dev)
  344. {
  345. struct sc92031_priv *priv = netdev_priv(dev);
  346. while (priv->tx_head - priv->tx_tail > 0) {
  347. priv->tx_tail++;
  348. dev->stats.tx_dropped++;
  349. }
  350. priv->tx_head = priv->tx_tail = 0;
  351. }
  352. static void _sc92031_set_mar(struct net_device *dev)
  353. {
  354. struct sc92031_priv *priv = netdev_priv(dev);
  355. void __iomem *port_base = priv->port_base;
  356. u32 mar0 = 0, mar1 = 0;
  357. if ((dev->flags & IFF_PROMISC) ||
  358. netdev_mc_count(dev) > multicast_filter_limit ||
  359. (dev->flags & IFF_ALLMULTI))
  360. mar0 = mar1 = 0xffffffff;
  361. else if (dev->flags & IFF_MULTICAST) {
  362. struct netdev_hw_addr *ha;
  363. netdev_for_each_mc_addr(ha, dev) {
  364. u32 crc;
  365. unsigned bit = 0;
  366. crc = ~ether_crc(ETH_ALEN, ha->addr);
  367. crc >>= 24;
  368. if (crc & 0x01) bit |= 0x02;
  369. if (crc & 0x02) bit |= 0x01;
  370. if (crc & 0x10) bit |= 0x20;
  371. if (crc & 0x20) bit |= 0x10;
  372. if (crc & 0x40) bit |= 0x08;
  373. if (crc & 0x80) bit |= 0x04;
  374. if (bit > 31)
  375. mar0 |= 0x1 << (bit - 32);
  376. else
  377. mar1 |= 0x1 << bit;
  378. }
  379. }
  380. iowrite32(mar0, port_base + MAR0);
  381. iowrite32(mar1, port_base + MAR0 + 4);
  382. }
  383. static void _sc92031_set_rx_config(struct net_device *dev)
  384. {
  385. struct sc92031_priv *priv = netdev_priv(dev);
  386. void __iomem *port_base = priv->port_base;
  387. unsigned int old_mc_flags;
  388. u32 rx_config_bits = 0;
  389. old_mc_flags = priv->mc_flags;
  390. if (dev->flags & IFF_PROMISC)
  391. rx_config_bits |= RxSmall | RxHuge | RxErr | RxBroadcast
  392. | RxMulticast | RxAllphys;
  393. if (dev->flags & (IFF_ALLMULTI | IFF_MULTICAST))
  394. rx_config_bits |= RxMulticast;
  395. if (dev->flags & IFF_BROADCAST)
  396. rx_config_bits |= RxBroadcast;
  397. priv->rx_config &= ~(RxSmall | RxHuge | RxErr | RxBroadcast
  398. | RxMulticast | RxAllphys);
  399. priv->rx_config |= rx_config_bits;
  400. priv->mc_flags = dev->flags & (IFF_PROMISC | IFF_ALLMULTI
  401. | IFF_MULTICAST | IFF_BROADCAST);
  402. if (netif_carrier_ok(dev) && priv->mc_flags != old_mc_flags)
  403. iowrite32(priv->rx_config, port_base + RxConfig);
  404. }
  405. static bool _sc92031_check_media(struct net_device *dev)
  406. {
  407. struct sc92031_priv *priv = netdev_priv(dev);
  408. void __iomem *port_base = priv->port_base;
  409. u16 bmsr;
  410. bmsr = _sc92031_mii_read(port_base, MII_BMSR);
  411. rmb();
  412. if (bmsr & BMSR_LSTATUS) {
  413. bool speed_100, duplex_full;
  414. u32 flow_ctrl_config = 0;
  415. u16 output_status = _sc92031_mii_read(port_base,
  416. MII_OutputStatus);
  417. _sc92031_mii_scan(port_base);
  418. speed_100 = output_status & 0x2;
  419. duplex_full = output_status & 0x4;
  420. /* Initial Tx/Rx configuration */
  421. priv->rx_config = (0x40 << LowThresholdShift) | (0x1c0 << HighThresholdShift);
  422. priv->tx_config = 0x48800000;
  423. /* NOTE: vendor driver had dead code here to enable tx padding */
  424. if (!speed_100)
  425. priv->tx_config |= 0x80000;
  426. // configure rx mode
  427. _sc92031_set_rx_config(dev);
  428. if (duplex_full) {
  429. priv->rx_config |= RxFullDx;
  430. priv->tx_config |= TxFullDx;
  431. flow_ctrl_config = FlowCtrlFullDX | FlowCtrlEnb;
  432. } else {
  433. priv->rx_config &= ~RxFullDx;
  434. priv->tx_config &= ~TxFullDx;
  435. }
  436. _sc92031_set_mar(dev);
  437. _sc92031_set_rx_config(dev);
  438. _sc92031_enable_tx_rx(dev);
  439. iowrite32(flow_ctrl_config, port_base + FlowCtrlConfig);
  440. netif_carrier_on(dev);
  441. if (printk_ratelimit())
  442. printk(KERN_INFO "%s: link up, %sMbps, %s-duplex\n",
  443. dev->name,
  444. speed_100 ? "100" : "10",
  445. duplex_full ? "full" : "half");
  446. return true;
  447. } else {
  448. _sc92031_mii_scan(port_base);
  449. netif_carrier_off(dev);
  450. _sc92031_disable_tx_rx(dev);
  451. if (printk_ratelimit())
  452. printk(KERN_INFO "%s: link down\n", dev->name);
  453. return false;
  454. }
  455. }
  456. static void _sc92031_phy_reset(struct net_device *dev)
  457. {
  458. struct sc92031_priv *priv = netdev_priv(dev);
  459. void __iomem *port_base = priv->port_base;
  460. u32 phy_ctrl;
  461. phy_ctrl = ioread32(port_base + PhyCtrl);
  462. phy_ctrl &= ~(PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10);
  463. phy_ctrl |= PhyCtrlAne | PhyCtrlReset;
  464. switch (media) {
  465. default:
  466. case AUTOSELECT:
  467. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  468. break;
  469. case M10_HALF:
  470. phy_ctrl |= PhyCtrlSpd10;
  471. break;
  472. case M10_FULL:
  473. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd10;
  474. break;
  475. case M100_HALF:
  476. phy_ctrl |= PhyCtrlSpd100;
  477. break;
  478. case M100_FULL:
  479. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  480. break;
  481. }
  482. iowrite32(phy_ctrl, port_base + PhyCtrl);
  483. mdelay(10);
  484. phy_ctrl &= ~PhyCtrlReset;
  485. iowrite32(phy_ctrl, port_base + PhyCtrl);
  486. mdelay(1);
  487. _sc92031_mii_write(port_base, MII_JAB,
  488. PHY_16_JAB_ENB | PHY_16_PORT_ENB);
  489. _sc92031_mii_scan(port_base);
  490. netif_carrier_off(dev);
  491. netif_stop_queue(dev);
  492. }
  493. static void _sc92031_reset(struct net_device *dev)
  494. {
  495. struct sc92031_priv *priv = netdev_priv(dev);
  496. void __iomem *port_base = priv->port_base;
  497. /* disable PM */
  498. iowrite32(0, port_base + PMConfig);
  499. /* soft reset the chip */
  500. iowrite32(Cfg0_Reset, port_base + Config0);
  501. mdelay(200);
  502. iowrite32(0, port_base + Config0);
  503. mdelay(10);
  504. /* disable interrupts */
  505. iowrite32(0, port_base + IntrMask);
  506. /* clear multicast address */
  507. iowrite32(0, port_base + MAR0);
  508. iowrite32(0, port_base + MAR0 + 4);
  509. /* init rx ring */
  510. iowrite32(priv->rx_ring_dma_addr, port_base + RxbufAddr);
  511. priv->rx_ring_tail = priv->rx_ring_dma_addr;
  512. /* init tx ring */
  513. _sc92031_tx_clear(dev);
  514. /* clear old register values */
  515. priv->intr_status = 0;
  516. atomic_set(&priv->intr_mask, 0);
  517. priv->rx_config = 0;
  518. priv->tx_config = 0;
  519. priv->mc_flags = 0;
  520. /* configure rx buffer size */
  521. /* NOTE: vendor driver had dead code here to enable early tx/rx */
  522. iowrite32(Cfg1_Rcv64K, port_base + Config1);
  523. _sc92031_phy_reset(dev);
  524. _sc92031_check_media(dev);
  525. /* calculate rx fifo overflow */
  526. priv->rx_value = 0;
  527. /* enable PM */
  528. iowrite32(priv->pm_config, port_base + PMConfig);
  529. /* clear intr register */
  530. ioread32(port_base + IntrStatus);
  531. }
  532. static void _sc92031_tx_tasklet(struct net_device *dev)
  533. {
  534. struct sc92031_priv *priv = netdev_priv(dev);
  535. void __iomem *port_base = priv->port_base;
  536. unsigned old_tx_tail;
  537. unsigned entry;
  538. u32 tx_status;
  539. old_tx_tail = priv->tx_tail;
  540. while (priv->tx_head - priv->tx_tail > 0) {
  541. entry = priv->tx_tail % NUM_TX_DESC;
  542. tx_status = ioread32(port_base + TxStatus0 + entry * 4);
  543. if (!(tx_status & (TxStatOK | TxUnderrun | TxAborted)))
  544. break;
  545. priv->tx_tail++;
  546. if (tx_status & TxStatOK) {
  547. dev->stats.tx_bytes += tx_status & 0x1fff;
  548. dev->stats.tx_packets++;
  549. /* Note: TxCarrierLost is always asserted at 100mbps. */
  550. dev->stats.collisions += (tx_status >> 22) & 0xf;
  551. }
  552. if (tx_status & (TxOutOfWindow | TxAborted)) {
  553. dev->stats.tx_errors++;
  554. if (tx_status & TxAborted)
  555. dev->stats.tx_aborted_errors++;
  556. if (tx_status & TxCarrierLost)
  557. dev->stats.tx_carrier_errors++;
  558. if (tx_status & TxOutOfWindow)
  559. dev->stats.tx_window_errors++;
  560. }
  561. if (tx_status & TxUnderrun)
  562. dev->stats.tx_fifo_errors++;
  563. }
  564. if (priv->tx_tail != old_tx_tail)
  565. if (netif_queue_stopped(dev))
  566. netif_wake_queue(dev);
  567. }
  568. static void _sc92031_rx_tasklet_error(struct net_device *dev,
  569. u32 rx_status, unsigned rx_size)
  570. {
  571. if(rx_size > (MAX_ETH_FRAME_SIZE + 4) || rx_size < 16) {
  572. dev->stats.rx_errors++;
  573. dev->stats.rx_length_errors++;
  574. }
  575. if (!(rx_status & RxStatesOK)) {
  576. dev->stats.rx_errors++;
  577. if (rx_status & (RxHugeFrame | RxSmallFrame))
  578. dev->stats.rx_length_errors++;
  579. if (rx_status & RxBadAlign)
  580. dev->stats.rx_frame_errors++;
  581. if (!(rx_status & RxCRCOK))
  582. dev->stats.rx_crc_errors++;
  583. } else {
  584. struct sc92031_priv *priv = netdev_priv(dev);
  585. priv->rx_loss++;
  586. }
  587. }
  588. static void _sc92031_rx_tasklet(struct net_device *dev)
  589. {
  590. struct sc92031_priv *priv = netdev_priv(dev);
  591. void __iomem *port_base = priv->port_base;
  592. dma_addr_t rx_ring_head;
  593. unsigned rx_len;
  594. unsigned rx_ring_offset;
  595. void *rx_ring = priv->rx_ring;
  596. rx_ring_head = ioread32(port_base + RxBufWPtr);
  597. rmb();
  598. /* rx_ring_head is only 17 bits in the RxBufWPtr register.
  599. * we need to change it to 32 bits physical address
  600. */
  601. rx_ring_head &= (dma_addr_t)(RX_BUF_LEN - 1);
  602. rx_ring_head |= priv->rx_ring_dma_addr & ~(dma_addr_t)(RX_BUF_LEN - 1);
  603. if (rx_ring_head < priv->rx_ring_dma_addr)
  604. rx_ring_head += RX_BUF_LEN;
  605. if (rx_ring_head >= priv->rx_ring_tail)
  606. rx_len = rx_ring_head - priv->rx_ring_tail;
  607. else
  608. rx_len = RX_BUF_LEN - (priv->rx_ring_tail - rx_ring_head);
  609. if (!rx_len)
  610. return;
  611. if (unlikely(rx_len > RX_BUF_LEN)) {
  612. if (printk_ratelimit())
  613. printk(KERN_ERR "%s: rx packets length > rx buffer\n",
  614. dev->name);
  615. return;
  616. }
  617. rx_ring_offset = (priv->rx_ring_tail - priv->rx_ring_dma_addr) % RX_BUF_LEN;
  618. while (rx_len) {
  619. u32 rx_status;
  620. unsigned rx_size, rx_size_align, pkt_size;
  621. struct sk_buff *skb;
  622. rx_status = le32_to_cpup((__le32 *)(rx_ring + rx_ring_offset));
  623. rmb();
  624. rx_size = rx_status >> 20;
  625. rx_size_align = (rx_size + 3) & ~3; // for 4 bytes aligned
  626. pkt_size = rx_size - 4; // Omit the four octet CRC from the length.
  627. rx_ring_offset = (rx_ring_offset + 4) % RX_BUF_LEN;
  628. if (unlikely(rx_status == 0 ||
  629. rx_size > (MAX_ETH_FRAME_SIZE + 4) ||
  630. rx_size < 16 ||
  631. !(rx_status & RxStatesOK))) {
  632. _sc92031_rx_tasklet_error(dev, rx_status, rx_size);
  633. break;
  634. }
  635. if (unlikely(rx_size_align + 4 > rx_len)) {
  636. if (printk_ratelimit())
  637. printk(KERN_ERR "%s: rx_len is too small\n", dev->name);
  638. break;
  639. }
  640. rx_len -= rx_size_align + 4;
  641. skb = netdev_alloc_skb_ip_align(dev, pkt_size);
  642. if (unlikely(!skb)) {
  643. if (printk_ratelimit())
  644. printk(KERN_ERR "%s: Couldn't allocate a skb_buff for a packet of size %u\n",
  645. dev->name, pkt_size);
  646. goto next;
  647. }
  648. if ((rx_ring_offset + pkt_size) > RX_BUF_LEN) {
  649. memcpy(skb_put(skb, RX_BUF_LEN - rx_ring_offset),
  650. rx_ring + rx_ring_offset, RX_BUF_LEN - rx_ring_offset);
  651. memcpy(skb_put(skb, pkt_size - (RX_BUF_LEN - rx_ring_offset)),
  652. rx_ring, pkt_size - (RX_BUF_LEN - rx_ring_offset));
  653. } else {
  654. memcpy(skb_put(skb, pkt_size), rx_ring + rx_ring_offset, pkt_size);
  655. }
  656. skb->protocol = eth_type_trans(skb, dev);
  657. netif_rx(skb);
  658. dev->stats.rx_bytes += pkt_size;
  659. dev->stats.rx_packets++;
  660. if (rx_status & Rx_Multicast)
  661. dev->stats.multicast++;
  662. next:
  663. rx_ring_offset = (rx_ring_offset + rx_size_align) % RX_BUF_LEN;
  664. }
  665. mb();
  666. priv->rx_ring_tail = rx_ring_head;
  667. iowrite32(priv->rx_ring_tail, port_base + RxBufRPtr);
  668. }
  669. static void _sc92031_link_tasklet(struct net_device *dev)
  670. {
  671. if (_sc92031_check_media(dev))
  672. netif_wake_queue(dev);
  673. else {
  674. netif_stop_queue(dev);
  675. dev->stats.tx_carrier_errors++;
  676. }
  677. }
  678. static void sc92031_tasklet(unsigned long data)
  679. {
  680. struct net_device *dev = (struct net_device *)data;
  681. struct sc92031_priv *priv = netdev_priv(dev);
  682. void __iomem *port_base = priv->port_base;
  683. u32 intr_status, intr_mask;
  684. intr_status = priv->intr_status;
  685. spin_lock(&priv->lock);
  686. if (unlikely(!netif_running(dev)))
  687. goto out;
  688. if (intr_status & TxOK)
  689. _sc92031_tx_tasklet(dev);
  690. if (intr_status & RxOK)
  691. _sc92031_rx_tasklet(dev);
  692. if (intr_status & RxOverflow)
  693. dev->stats.rx_errors++;
  694. if (intr_status & TimeOut) {
  695. dev->stats.rx_errors++;
  696. dev->stats.rx_length_errors++;
  697. }
  698. if (intr_status & (LinkFail | LinkOK))
  699. _sc92031_link_tasklet(dev);
  700. out:
  701. intr_mask = atomic_read(&priv->intr_mask);
  702. rmb();
  703. iowrite32(intr_mask, port_base + IntrMask);
  704. mmiowb();
  705. spin_unlock(&priv->lock);
  706. }
  707. static irqreturn_t sc92031_interrupt(int irq, void *dev_id)
  708. {
  709. struct net_device *dev = dev_id;
  710. struct sc92031_priv *priv = netdev_priv(dev);
  711. void __iomem *port_base = priv->port_base;
  712. u32 intr_status, intr_mask;
  713. /* mask interrupts before clearing IntrStatus */
  714. iowrite32(0, port_base + IntrMask);
  715. _sc92031_dummy_read(port_base);
  716. intr_status = ioread32(port_base + IntrStatus);
  717. if (unlikely(intr_status == 0xffffffff))
  718. return IRQ_NONE; // hardware has gone missing
  719. intr_status &= IntrBits;
  720. if (!intr_status)
  721. goto out_none;
  722. priv->intr_status = intr_status;
  723. tasklet_schedule(&priv->tasklet);
  724. return IRQ_HANDLED;
  725. out_none:
  726. intr_mask = atomic_read(&priv->intr_mask);
  727. rmb();
  728. iowrite32(intr_mask, port_base + IntrMask);
  729. mmiowb();
  730. return IRQ_NONE;
  731. }
  732. static struct net_device_stats *sc92031_get_stats(struct net_device *dev)
  733. {
  734. struct sc92031_priv *priv = netdev_priv(dev);
  735. void __iomem *port_base = priv->port_base;
  736. // FIXME I do not understand what is this trying to do.
  737. if (netif_running(dev)) {
  738. int temp;
  739. spin_lock_bh(&priv->lock);
  740. /* Update the error count. */
  741. temp = (ioread32(port_base + RxStatus0) >> 16) & 0xffff;
  742. if (temp == 0xffff) {
  743. priv->rx_value += temp;
  744. dev->stats.rx_fifo_errors = priv->rx_value;
  745. } else
  746. dev->stats.rx_fifo_errors = temp + priv->rx_value;
  747. spin_unlock_bh(&priv->lock);
  748. }
  749. return &dev->stats;
  750. }
  751. static netdev_tx_t sc92031_start_xmit(struct sk_buff *skb,
  752. struct net_device *dev)
  753. {
  754. struct sc92031_priv *priv = netdev_priv(dev);
  755. void __iomem *port_base = priv->port_base;
  756. unsigned len;
  757. unsigned entry;
  758. u32 tx_status;
  759. if (unlikely(skb->len > TX_BUF_SIZE)) {
  760. dev->stats.tx_dropped++;
  761. goto out;
  762. }
  763. spin_lock(&priv->lock);
  764. if (unlikely(!netif_carrier_ok(dev))) {
  765. dev->stats.tx_dropped++;
  766. goto out_unlock;
  767. }
  768. BUG_ON(priv->tx_head - priv->tx_tail >= NUM_TX_DESC);
  769. entry = priv->tx_head++ % NUM_TX_DESC;
  770. skb_copy_and_csum_dev(skb, priv->tx_bufs + entry * TX_BUF_SIZE);
  771. len = skb->len;
  772. if (len < ETH_ZLEN) {
  773. memset(priv->tx_bufs + entry * TX_BUF_SIZE + len,
  774. 0, ETH_ZLEN - len);
  775. len = ETH_ZLEN;
  776. }
  777. wmb();
  778. if (len < 100)
  779. tx_status = len;
  780. else if (len < 300)
  781. tx_status = 0x30000 | len;
  782. else
  783. tx_status = 0x50000 | len;
  784. iowrite32(priv->tx_bufs_dma_addr + entry * TX_BUF_SIZE,
  785. port_base + TxAddr0 + entry * 4);
  786. iowrite32(tx_status, port_base + TxStatus0 + entry * 4);
  787. mmiowb();
  788. if (priv->tx_head - priv->tx_tail >= NUM_TX_DESC)
  789. netif_stop_queue(dev);
  790. out_unlock:
  791. spin_unlock(&priv->lock);
  792. out:
  793. dev_consume_skb_any(skb);
  794. return NETDEV_TX_OK;
  795. }
  796. static int sc92031_open(struct net_device *dev)
  797. {
  798. int err;
  799. struct sc92031_priv *priv = netdev_priv(dev);
  800. struct pci_dev *pdev = priv->pdev;
  801. priv->rx_ring = pci_alloc_consistent(pdev, RX_BUF_LEN,
  802. &priv->rx_ring_dma_addr);
  803. if (unlikely(!priv->rx_ring)) {
  804. err = -ENOMEM;
  805. goto out_alloc_rx_ring;
  806. }
  807. priv->tx_bufs = pci_alloc_consistent(pdev, TX_BUF_TOT_LEN,
  808. &priv->tx_bufs_dma_addr);
  809. if (unlikely(!priv->tx_bufs)) {
  810. err = -ENOMEM;
  811. goto out_alloc_tx_bufs;
  812. }
  813. priv->tx_head = priv->tx_tail = 0;
  814. err = request_irq(pdev->irq, sc92031_interrupt,
  815. IRQF_SHARED, dev->name, dev);
  816. if (unlikely(err < 0))
  817. goto out_request_irq;
  818. priv->pm_config = 0;
  819. /* Interrupts already disabled by sc92031_stop or sc92031_probe */
  820. spin_lock_bh(&priv->lock);
  821. _sc92031_reset(dev);
  822. mmiowb();
  823. spin_unlock_bh(&priv->lock);
  824. sc92031_enable_interrupts(dev);
  825. if (netif_carrier_ok(dev))
  826. netif_start_queue(dev);
  827. else
  828. netif_tx_disable(dev);
  829. return 0;
  830. out_request_irq:
  831. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  832. priv->tx_bufs_dma_addr);
  833. out_alloc_tx_bufs:
  834. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  835. priv->rx_ring_dma_addr);
  836. out_alloc_rx_ring:
  837. return err;
  838. }
  839. static int sc92031_stop(struct net_device *dev)
  840. {
  841. struct sc92031_priv *priv = netdev_priv(dev);
  842. struct pci_dev *pdev = priv->pdev;
  843. netif_tx_disable(dev);
  844. /* Disable interrupts, stop Tx and Rx. */
  845. sc92031_disable_interrupts(dev);
  846. spin_lock_bh(&priv->lock);
  847. _sc92031_disable_tx_rx(dev);
  848. _sc92031_tx_clear(dev);
  849. mmiowb();
  850. spin_unlock_bh(&priv->lock);
  851. free_irq(pdev->irq, dev);
  852. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  853. priv->tx_bufs_dma_addr);
  854. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  855. priv->rx_ring_dma_addr);
  856. return 0;
  857. }
  858. static void sc92031_set_multicast_list(struct net_device *dev)
  859. {
  860. struct sc92031_priv *priv = netdev_priv(dev);
  861. spin_lock_bh(&priv->lock);
  862. _sc92031_set_mar(dev);
  863. _sc92031_set_rx_config(dev);
  864. mmiowb();
  865. spin_unlock_bh(&priv->lock);
  866. }
  867. static void sc92031_tx_timeout(struct net_device *dev)
  868. {
  869. struct sc92031_priv *priv = netdev_priv(dev);
  870. /* Disable interrupts by clearing the interrupt mask.*/
  871. sc92031_disable_interrupts(dev);
  872. spin_lock(&priv->lock);
  873. priv->tx_timeouts++;
  874. _sc92031_reset(dev);
  875. mmiowb();
  876. spin_unlock(&priv->lock);
  877. /* enable interrupts */
  878. sc92031_enable_interrupts(dev);
  879. if (netif_carrier_ok(dev))
  880. netif_wake_queue(dev);
  881. }
  882. #ifdef CONFIG_NET_POLL_CONTROLLER
  883. static void sc92031_poll_controller(struct net_device *dev)
  884. {
  885. struct sc92031_priv *priv = netdev_priv(dev);
  886. const int irq = priv->pdev->irq;
  887. disable_irq(irq);
  888. if (sc92031_interrupt(irq, dev) != IRQ_NONE)
  889. sc92031_tasklet((unsigned long)dev);
  890. enable_irq(irq);
  891. }
  892. #endif
  893. static int sc92031_ethtool_get_settings(struct net_device *dev,
  894. struct ethtool_cmd *cmd)
  895. {
  896. struct sc92031_priv *priv = netdev_priv(dev);
  897. void __iomem *port_base = priv->port_base;
  898. u8 phy_address;
  899. u32 phy_ctrl;
  900. u16 output_status;
  901. spin_lock_bh(&priv->lock);
  902. phy_address = ioread32(port_base + Miicmd1) >> 27;
  903. phy_ctrl = ioread32(port_base + PhyCtrl);
  904. output_status = _sc92031_mii_read(port_base, MII_OutputStatus);
  905. _sc92031_mii_scan(port_base);
  906. mmiowb();
  907. spin_unlock_bh(&priv->lock);
  908. cmd->supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full
  909. | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full
  910. | SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII;
  911. cmd->advertising = ADVERTISED_TP | ADVERTISED_MII;
  912. if ((phy_ctrl & (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  913. == (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  914. cmd->advertising |= ADVERTISED_Autoneg;
  915. if ((phy_ctrl & PhyCtrlSpd10) == PhyCtrlSpd10)
  916. cmd->advertising |= ADVERTISED_10baseT_Half;
  917. if ((phy_ctrl & (PhyCtrlSpd10 | PhyCtrlDux))
  918. == (PhyCtrlSpd10 | PhyCtrlDux))
  919. cmd->advertising |= ADVERTISED_10baseT_Full;
  920. if ((phy_ctrl & PhyCtrlSpd100) == PhyCtrlSpd100)
  921. cmd->advertising |= ADVERTISED_100baseT_Half;
  922. if ((phy_ctrl & (PhyCtrlSpd100 | PhyCtrlDux))
  923. == (PhyCtrlSpd100 | PhyCtrlDux))
  924. cmd->advertising |= ADVERTISED_100baseT_Full;
  925. if (phy_ctrl & PhyCtrlAne)
  926. cmd->advertising |= ADVERTISED_Autoneg;
  927. ethtool_cmd_speed_set(cmd,
  928. (output_status & 0x2) ? SPEED_100 : SPEED_10);
  929. cmd->duplex = (output_status & 0x4) ? DUPLEX_FULL : DUPLEX_HALF;
  930. cmd->port = PORT_MII;
  931. cmd->phy_address = phy_address;
  932. cmd->transceiver = XCVR_INTERNAL;
  933. cmd->autoneg = (phy_ctrl & PhyCtrlAne) ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  934. return 0;
  935. }
  936. static int sc92031_ethtool_set_settings(struct net_device *dev,
  937. struct ethtool_cmd *cmd)
  938. {
  939. struct sc92031_priv *priv = netdev_priv(dev);
  940. void __iomem *port_base = priv->port_base;
  941. u32 speed = ethtool_cmd_speed(cmd);
  942. u32 phy_ctrl;
  943. u32 old_phy_ctrl;
  944. if (!(speed == SPEED_10 || speed == SPEED_100))
  945. return -EINVAL;
  946. if (!(cmd->duplex == DUPLEX_HALF || cmd->duplex == DUPLEX_FULL))
  947. return -EINVAL;
  948. if (!(cmd->port == PORT_MII))
  949. return -EINVAL;
  950. if (!(cmd->phy_address == 0x1f))
  951. return -EINVAL;
  952. if (!(cmd->transceiver == XCVR_INTERNAL))
  953. return -EINVAL;
  954. if (!(cmd->autoneg == AUTONEG_DISABLE || cmd->autoneg == AUTONEG_ENABLE))
  955. return -EINVAL;
  956. if (cmd->autoneg == AUTONEG_ENABLE) {
  957. if (!(cmd->advertising & (ADVERTISED_Autoneg
  958. | ADVERTISED_100baseT_Full
  959. | ADVERTISED_100baseT_Half
  960. | ADVERTISED_10baseT_Full
  961. | ADVERTISED_10baseT_Half)))
  962. return -EINVAL;
  963. phy_ctrl = PhyCtrlAne;
  964. // FIXME: I'm not sure what the original code was trying to do
  965. if (cmd->advertising & ADVERTISED_Autoneg)
  966. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  967. if (cmd->advertising & ADVERTISED_100baseT_Full)
  968. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  969. if (cmd->advertising & ADVERTISED_100baseT_Half)
  970. phy_ctrl |= PhyCtrlSpd100;
  971. if (cmd->advertising & ADVERTISED_10baseT_Full)
  972. phy_ctrl |= PhyCtrlSpd10 | PhyCtrlDux;
  973. if (cmd->advertising & ADVERTISED_10baseT_Half)
  974. phy_ctrl |= PhyCtrlSpd10;
  975. } else {
  976. // FIXME: Whole branch guessed
  977. phy_ctrl = 0;
  978. if (speed == SPEED_10)
  979. phy_ctrl |= PhyCtrlSpd10;
  980. else /* cmd->speed == SPEED_100 */
  981. phy_ctrl |= PhyCtrlSpd100;
  982. if (cmd->duplex == DUPLEX_FULL)
  983. phy_ctrl |= PhyCtrlDux;
  984. }
  985. spin_lock_bh(&priv->lock);
  986. old_phy_ctrl = ioread32(port_base + PhyCtrl);
  987. phy_ctrl |= old_phy_ctrl & ~(PhyCtrlAne | PhyCtrlDux
  988. | PhyCtrlSpd100 | PhyCtrlSpd10);
  989. if (phy_ctrl != old_phy_ctrl)
  990. iowrite32(phy_ctrl, port_base + PhyCtrl);
  991. spin_unlock_bh(&priv->lock);
  992. return 0;
  993. }
  994. static void sc92031_ethtool_get_wol(struct net_device *dev,
  995. struct ethtool_wolinfo *wolinfo)
  996. {
  997. struct sc92031_priv *priv = netdev_priv(dev);
  998. void __iomem *port_base = priv->port_base;
  999. u32 pm_config;
  1000. spin_lock_bh(&priv->lock);
  1001. pm_config = ioread32(port_base + PMConfig);
  1002. spin_unlock_bh(&priv->lock);
  1003. // FIXME: Guessed
  1004. wolinfo->supported = WAKE_PHY | WAKE_MAGIC
  1005. | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1006. wolinfo->wolopts = 0;
  1007. if (pm_config & PM_LinkUp)
  1008. wolinfo->wolopts |= WAKE_PHY;
  1009. if (pm_config & PM_Magic)
  1010. wolinfo->wolopts |= WAKE_MAGIC;
  1011. if (pm_config & PM_WakeUp)
  1012. // FIXME: Guessed
  1013. wolinfo->wolopts |= WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1014. }
  1015. static int sc92031_ethtool_set_wol(struct net_device *dev,
  1016. struct ethtool_wolinfo *wolinfo)
  1017. {
  1018. struct sc92031_priv *priv = netdev_priv(dev);
  1019. void __iomem *port_base = priv->port_base;
  1020. u32 pm_config;
  1021. spin_lock_bh(&priv->lock);
  1022. pm_config = ioread32(port_base + PMConfig)
  1023. & ~(PM_LinkUp | PM_Magic | PM_WakeUp);
  1024. if (wolinfo->wolopts & WAKE_PHY)
  1025. pm_config |= PM_LinkUp;
  1026. if (wolinfo->wolopts & WAKE_MAGIC)
  1027. pm_config |= PM_Magic;
  1028. // FIXME: Guessed
  1029. if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST))
  1030. pm_config |= PM_WakeUp;
  1031. priv->pm_config = pm_config;
  1032. iowrite32(pm_config, port_base + PMConfig);
  1033. mmiowb();
  1034. spin_unlock_bh(&priv->lock);
  1035. return 0;
  1036. }
  1037. static int sc92031_ethtool_nway_reset(struct net_device *dev)
  1038. {
  1039. int err = 0;
  1040. struct sc92031_priv *priv = netdev_priv(dev);
  1041. void __iomem *port_base = priv->port_base;
  1042. u16 bmcr;
  1043. spin_lock_bh(&priv->lock);
  1044. bmcr = _sc92031_mii_read(port_base, MII_BMCR);
  1045. if (!(bmcr & BMCR_ANENABLE)) {
  1046. err = -EINVAL;
  1047. goto out;
  1048. }
  1049. _sc92031_mii_write(port_base, MII_BMCR, bmcr | BMCR_ANRESTART);
  1050. out:
  1051. _sc92031_mii_scan(port_base);
  1052. mmiowb();
  1053. spin_unlock_bh(&priv->lock);
  1054. return err;
  1055. }
  1056. static const char sc92031_ethtool_stats_strings[SILAN_STATS_NUM][ETH_GSTRING_LEN] = {
  1057. "tx_timeout",
  1058. "rx_loss",
  1059. };
  1060. static void sc92031_ethtool_get_strings(struct net_device *dev,
  1061. u32 stringset, u8 *data)
  1062. {
  1063. if (stringset == ETH_SS_STATS)
  1064. memcpy(data, sc92031_ethtool_stats_strings,
  1065. SILAN_STATS_NUM * ETH_GSTRING_LEN);
  1066. }
  1067. static int sc92031_ethtool_get_sset_count(struct net_device *dev, int sset)
  1068. {
  1069. switch (sset) {
  1070. case ETH_SS_STATS:
  1071. return SILAN_STATS_NUM;
  1072. default:
  1073. return -EOPNOTSUPP;
  1074. }
  1075. }
  1076. static void sc92031_ethtool_get_ethtool_stats(struct net_device *dev,
  1077. struct ethtool_stats *stats, u64 *data)
  1078. {
  1079. struct sc92031_priv *priv = netdev_priv(dev);
  1080. spin_lock_bh(&priv->lock);
  1081. data[0] = priv->tx_timeouts;
  1082. data[1] = priv->rx_loss;
  1083. spin_unlock_bh(&priv->lock);
  1084. }
  1085. static const struct ethtool_ops sc92031_ethtool_ops = {
  1086. .get_settings = sc92031_ethtool_get_settings,
  1087. .set_settings = sc92031_ethtool_set_settings,
  1088. .get_wol = sc92031_ethtool_get_wol,
  1089. .set_wol = sc92031_ethtool_set_wol,
  1090. .nway_reset = sc92031_ethtool_nway_reset,
  1091. .get_link = ethtool_op_get_link,
  1092. .get_strings = sc92031_ethtool_get_strings,
  1093. .get_sset_count = sc92031_ethtool_get_sset_count,
  1094. .get_ethtool_stats = sc92031_ethtool_get_ethtool_stats,
  1095. };
  1096. static const struct net_device_ops sc92031_netdev_ops = {
  1097. .ndo_get_stats = sc92031_get_stats,
  1098. .ndo_start_xmit = sc92031_start_xmit,
  1099. .ndo_open = sc92031_open,
  1100. .ndo_stop = sc92031_stop,
  1101. .ndo_set_rx_mode = sc92031_set_multicast_list,
  1102. .ndo_change_mtu = eth_change_mtu,
  1103. .ndo_validate_addr = eth_validate_addr,
  1104. .ndo_set_mac_address = eth_mac_addr,
  1105. .ndo_tx_timeout = sc92031_tx_timeout,
  1106. #ifdef CONFIG_NET_POLL_CONTROLLER
  1107. .ndo_poll_controller = sc92031_poll_controller,
  1108. #endif
  1109. };
  1110. static int sc92031_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1111. {
  1112. int err;
  1113. void __iomem* port_base;
  1114. struct net_device *dev;
  1115. struct sc92031_priv *priv;
  1116. u32 mac0, mac1;
  1117. err = pci_enable_device(pdev);
  1118. if (unlikely(err < 0))
  1119. goto out_enable_device;
  1120. pci_set_master(pdev);
  1121. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1122. if (unlikely(err < 0))
  1123. goto out_set_dma_mask;
  1124. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1125. if (unlikely(err < 0))
  1126. goto out_set_dma_mask;
  1127. err = pci_request_regions(pdev, SC92031_NAME);
  1128. if (unlikely(err < 0))
  1129. goto out_request_regions;
  1130. port_base = pci_iomap(pdev, SC92031_USE_PIO, 0);
  1131. if (unlikely(!port_base)) {
  1132. err = -EIO;
  1133. goto out_iomap;
  1134. }
  1135. dev = alloc_etherdev(sizeof(struct sc92031_priv));
  1136. if (unlikely(!dev)) {
  1137. err = -ENOMEM;
  1138. goto out_alloc_etherdev;
  1139. }
  1140. pci_set_drvdata(pdev, dev);
  1141. SET_NETDEV_DEV(dev, &pdev->dev);
  1142. /* faked with skb_copy_and_csum_dev */
  1143. dev->features = NETIF_F_SG | NETIF_F_HIGHDMA |
  1144. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1145. dev->netdev_ops = &sc92031_netdev_ops;
  1146. dev->watchdog_timeo = TX_TIMEOUT;
  1147. dev->ethtool_ops = &sc92031_ethtool_ops;
  1148. priv = netdev_priv(dev);
  1149. spin_lock_init(&priv->lock);
  1150. priv->port_base = port_base;
  1151. priv->pdev = pdev;
  1152. tasklet_init(&priv->tasklet, sc92031_tasklet, (unsigned long)dev);
  1153. /* Fudge tasklet count so the call to sc92031_enable_interrupts at
  1154. * sc92031_open will work correctly */
  1155. tasklet_disable_nosync(&priv->tasklet);
  1156. /* PCI PM Wakeup */
  1157. iowrite32((~PM_LongWF & ~PM_LWPTN) | PM_Enable, port_base + PMConfig);
  1158. mac0 = ioread32(port_base + MAC0);
  1159. mac1 = ioread32(port_base + MAC0 + 4);
  1160. dev->dev_addr[0] = mac0 >> 24;
  1161. dev->dev_addr[1] = mac0 >> 16;
  1162. dev->dev_addr[2] = mac0 >> 8;
  1163. dev->dev_addr[3] = mac0;
  1164. dev->dev_addr[4] = mac1 >> 8;
  1165. dev->dev_addr[5] = mac1;
  1166. err = register_netdev(dev);
  1167. if (err < 0)
  1168. goto out_register_netdev;
  1169. printk(KERN_INFO "%s: SC92031 at 0x%lx, %pM, IRQ %d\n", dev->name,
  1170. (long)pci_resource_start(pdev, SC92031_USE_PIO), dev->dev_addr,
  1171. pdev->irq);
  1172. return 0;
  1173. out_register_netdev:
  1174. free_netdev(dev);
  1175. out_alloc_etherdev:
  1176. pci_iounmap(pdev, port_base);
  1177. out_iomap:
  1178. pci_release_regions(pdev);
  1179. out_request_regions:
  1180. out_set_dma_mask:
  1181. pci_disable_device(pdev);
  1182. out_enable_device:
  1183. return err;
  1184. }
  1185. static void sc92031_remove(struct pci_dev *pdev)
  1186. {
  1187. struct net_device *dev = pci_get_drvdata(pdev);
  1188. struct sc92031_priv *priv = netdev_priv(dev);
  1189. void __iomem* port_base = priv->port_base;
  1190. unregister_netdev(dev);
  1191. free_netdev(dev);
  1192. pci_iounmap(pdev, port_base);
  1193. pci_release_regions(pdev);
  1194. pci_disable_device(pdev);
  1195. }
  1196. static int sc92031_suspend(struct pci_dev *pdev, pm_message_t state)
  1197. {
  1198. struct net_device *dev = pci_get_drvdata(pdev);
  1199. struct sc92031_priv *priv = netdev_priv(dev);
  1200. pci_save_state(pdev);
  1201. if (!netif_running(dev))
  1202. goto out;
  1203. netif_device_detach(dev);
  1204. /* Disable interrupts, stop Tx and Rx. */
  1205. sc92031_disable_interrupts(dev);
  1206. spin_lock_bh(&priv->lock);
  1207. _sc92031_disable_tx_rx(dev);
  1208. _sc92031_tx_clear(dev);
  1209. mmiowb();
  1210. spin_unlock_bh(&priv->lock);
  1211. out:
  1212. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1213. return 0;
  1214. }
  1215. static int sc92031_resume(struct pci_dev *pdev)
  1216. {
  1217. struct net_device *dev = pci_get_drvdata(pdev);
  1218. struct sc92031_priv *priv = netdev_priv(dev);
  1219. pci_restore_state(pdev);
  1220. pci_set_power_state(pdev, PCI_D0);
  1221. if (!netif_running(dev))
  1222. goto out;
  1223. /* Interrupts already disabled by sc92031_suspend */
  1224. spin_lock_bh(&priv->lock);
  1225. _sc92031_reset(dev);
  1226. mmiowb();
  1227. spin_unlock_bh(&priv->lock);
  1228. sc92031_enable_interrupts(dev);
  1229. netif_device_attach(dev);
  1230. if (netif_carrier_ok(dev))
  1231. netif_wake_queue(dev);
  1232. else
  1233. netif_tx_disable(dev);
  1234. out:
  1235. return 0;
  1236. }
  1237. static const struct pci_device_id sc92031_pci_device_id_table[] = {
  1238. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x2031) },
  1239. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x8139) },
  1240. { PCI_DEVICE(0x1088, 0x2031) },
  1241. { 0, }
  1242. };
  1243. MODULE_DEVICE_TABLE(pci, sc92031_pci_device_id_table);
  1244. static struct pci_driver sc92031_pci_driver = {
  1245. .name = SC92031_NAME,
  1246. .id_table = sc92031_pci_device_id_table,
  1247. .probe = sc92031_probe,
  1248. .remove = sc92031_remove,
  1249. .suspend = sc92031_suspend,
  1250. .resume = sc92031_resume,
  1251. };
  1252. module_pci_driver(sc92031_pci_driver);
  1253. MODULE_LICENSE("GPL");
  1254. MODULE_AUTHOR("Cesar Eduardo Barros <cesarb@cesarb.net>");
  1255. MODULE_DESCRIPTION("Silan SC92031 PCI Fast Ethernet Adapter driver");