mmc_core.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*******************************************************************************
  2. DWMAC Management Counters
  3. Copyright (C) 2011 STMicroelectronics Ltd
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
  17. *******************************************************************************/
  18. #include <linux/kernel.h>
  19. #include <linux/io.h>
  20. #include "mmc.h"
  21. /* MAC Management Counters register offset */
  22. #define MMC_CNTRL 0x00000100 /* MMC Control */
  23. #define MMC_RX_INTR 0x00000104 /* MMC RX Interrupt */
  24. #define MMC_TX_INTR 0x00000108 /* MMC TX Interrupt */
  25. #define MMC_RX_INTR_MASK 0x0000010c /* MMC Interrupt Mask */
  26. #define MMC_TX_INTR_MASK 0x00000110 /* MMC Interrupt Mask */
  27. #define MMC_DEFAULT_MASK 0xffffffff
  28. /* MMC TX counter registers */
  29. /* Note:
  30. * _GB register stands for good and bad frames
  31. * _G is for good only.
  32. */
  33. #define MMC_TX_OCTETCOUNT_GB 0x00000114
  34. #define MMC_TX_FRAMECOUNT_GB 0x00000118
  35. #define MMC_TX_BROADCASTFRAME_G 0x0000011c
  36. #define MMC_TX_MULTICASTFRAME_G 0x00000120
  37. #define MMC_TX_64_OCTETS_GB 0x00000124
  38. #define MMC_TX_65_TO_127_OCTETS_GB 0x00000128
  39. #define MMC_TX_128_TO_255_OCTETS_GB 0x0000012c
  40. #define MMC_TX_256_TO_511_OCTETS_GB 0x00000130
  41. #define MMC_TX_512_TO_1023_OCTETS_GB 0x00000134
  42. #define MMC_TX_1024_TO_MAX_OCTETS_GB 0x00000138
  43. #define MMC_TX_UNICAST_GB 0x0000013c
  44. #define MMC_TX_MULTICAST_GB 0x00000140
  45. #define MMC_TX_BROADCAST_GB 0x00000144
  46. #define MMC_TX_UNDERFLOW_ERROR 0x00000148
  47. #define MMC_TX_SINGLECOL_G 0x0000014c
  48. #define MMC_TX_MULTICOL_G 0x00000150
  49. #define MMC_TX_DEFERRED 0x00000154
  50. #define MMC_TX_LATECOL 0x00000158
  51. #define MMC_TX_EXESSCOL 0x0000015c
  52. #define MMC_TX_CARRIER_ERROR 0x00000160
  53. #define MMC_TX_OCTETCOUNT_G 0x00000164
  54. #define MMC_TX_FRAMECOUNT_G 0x00000168
  55. #define MMC_TX_EXCESSDEF 0x0000016c
  56. #define MMC_TX_PAUSE_FRAME 0x00000170
  57. #define MMC_TX_VLAN_FRAME_G 0x00000174
  58. /* MMC RX counter registers */
  59. #define MMC_RX_FRAMECOUNT_GB 0x00000180
  60. #define MMC_RX_OCTETCOUNT_GB 0x00000184
  61. #define MMC_RX_OCTETCOUNT_G 0x00000188
  62. #define MMC_RX_BROADCASTFRAME_G 0x0000018c
  63. #define MMC_RX_MULTICASTFRAME_G 0x00000190
  64. #define MMC_RX_CRC_ERROR 0x00000194
  65. #define MMC_RX_ALIGN_ERROR 0x00000198
  66. #define MMC_RX_RUN_ERROR 0x0000019C
  67. #define MMC_RX_JABBER_ERROR 0x000001A0
  68. #define MMC_RX_UNDERSIZE_G 0x000001A4
  69. #define MMC_RX_OVERSIZE_G 0x000001A8
  70. #define MMC_RX_64_OCTETS_GB 0x000001AC
  71. #define MMC_RX_65_TO_127_OCTETS_GB 0x000001b0
  72. #define MMC_RX_128_TO_255_OCTETS_GB 0x000001b4
  73. #define MMC_RX_256_TO_511_OCTETS_GB 0x000001b8
  74. #define MMC_RX_512_TO_1023_OCTETS_GB 0x000001bc
  75. #define MMC_RX_1024_TO_MAX_OCTETS_GB 0x000001c0
  76. #define MMC_RX_UNICAST_G 0x000001c4
  77. #define MMC_RX_LENGTH_ERROR 0x000001c8
  78. #define MMC_RX_AUTOFRANGETYPE 0x000001cc
  79. #define MMC_RX_PAUSE_FRAMES 0x000001d0
  80. #define MMC_RX_FIFO_OVERFLOW 0x000001d4
  81. #define MMC_RX_VLAN_FRAMES_GB 0x000001d8
  82. #define MMC_RX_WATCHDOG_ERROR 0x000001dc
  83. /* IPC*/
  84. #define MMC_RX_IPC_INTR_MASK 0x00000200
  85. #define MMC_RX_IPC_INTR 0x00000208
  86. /* IPv4*/
  87. #define MMC_RX_IPV4_GD 0x00000210
  88. #define MMC_RX_IPV4_HDERR 0x00000214
  89. #define MMC_RX_IPV4_NOPAY 0x00000218
  90. #define MMC_RX_IPV4_FRAG 0x0000021C
  91. #define MMC_RX_IPV4_UDSBL 0x00000220
  92. #define MMC_RX_IPV4_GD_OCTETS 0x00000250
  93. #define MMC_RX_IPV4_HDERR_OCTETS 0x00000254
  94. #define MMC_RX_IPV4_NOPAY_OCTETS 0x00000258
  95. #define MMC_RX_IPV4_FRAG_OCTETS 0x0000025c
  96. #define MMC_RX_IPV4_UDSBL_OCTETS 0x00000260
  97. /* IPV6*/
  98. #define MMC_RX_IPV6_GD_OCTETS 0x00000264
  99. #define MMC_RX_IPV6_HDERR_OCTETS 0x00000268
  100. #define MMC_RX_IPV6_NOPAY_OCTETS 0x0000026c
  101. #define MMC_RX_IPV6_GD 0x00000224
  102. #define MMC_RX_IPV6_HDERR 0x00000228
  103. #define MMC_RX_IPV6_NOPAY 0x0000022c
  104. /* Protocols*/
  105. #define MMC_RX_UDP_GD 0x00000230
  106. #define MMC_RX_UDP_ERR 0x00000234
  107. #define MMC_RX_TCP_GD 0x00000238
  108. #define MMC_RX_TCP_ERR 0x0000023c
  109. #define MMC_RX_ICMP_GD 0x00000240
  110. #define MMC_RX_ICMP_ERR 0x00000244
  111. #define MMC_RX_UDP_GD_OCTETS 0x00000270
  112. #define MMC_RX_UDP_ERR_OCTETS 0x00000274
  113. #define MMC_RX_TCP_GD_OCTETS 0x00000278
  114. #define MMC_RX_TCP_ERR_OCTETS 0x0000027c
  115. #define MMC_RX_ICMP_GD_OCTETS 0x00000280
  116. #define MMC_RX_ICMP_ERR_OCTETS 0x00000284
  117. void dwmac_mmc_ctrl(void __iomem *ioaddr, unsigned int mode)
  118. {
  119. u32 value = readl(ioaddr + MMC_CNTRL);
  120. value |= (mode & 0x3F);
  121. writel(value, ioaddr + MMC_CNTRL);
  122. pr_debug("stmmac: MMC ctrl register (offset 0x%x): 0x%08x\n",
  123. MMC_CNTRL, value);
  124. }
  125. /* To mask all all interrupts.*/
  126. void dwmac_mmc_intr_all_mask(void __iomem *ioaddr)
  127. {
  128. writel(MMC_DEFAULT_MASK, ioaddr + MMC_RX_INTR_MASK);
  129. writel(MMC_DEFAULT_MASK, ioaddr + MMC_TX_INTR_MASK);
  130. writel(MMC_DEFAULT_MASK, ioaddr + MMC_RX_IPC_INTR_MASK);
  131. }
  132. /* This reads the MAC core counters (if actaully supported).
  133. * by default the MMC core is programmed to reset each
  134. * counter after a read. So all the field of the mmc struct
  135. * have to be incremented.
  136. */
  137. void dwmac_mmc_read(void __iomem *ioaddr, struct stmmac_counters *mmc)
  138. {
  139. mmc->mmc_tx_octetcount_gb += readl(ioaddr + MMC_TX_OCTETCOUNT_GB);
  140. mmc->mmc_tx_framecount_gb += readl(ioaddr + MMC_TX_FRAMECOUNT_GB);
  141. mmc->mmc_tx_broadcastframe_g += readl(ioaddr + MMC_TX_BROADCASTFRAME_G);
  142. mmc->mmc_tx_multicastframe_g += readl(ioaddr + MMC_TX_MULTICASTFRAME_G);
  143. mmc->mmc_tx_64_octets_gb += readl(ioaddr + MMC_TX_64_OCTETS_GB);
  144. mmc->mmc_tx_65_to_127_octets_gb +=
  145. readl(ioaddr + MMC_TX_65_TO_127_OCTETS_GB);
  146. mmc->mmc_tx_128_to_255_octets_gb +=
  147. readl(ioaddr + MMC_TX_128_TO_255_OCTETS_GB);
  148. mmc->mmc_tx_256_to_511_octets_gb +=
  149. readl(ioaddr + MMC_TX_256_TO_511_OCTETS_GB);
  150. mmc->mmc_tx_512_to_1023_octets_gb +=
  151. readl(ioaddr + MMC_TX_512_TO_1023_OCTETS_GB);
  152. mmc->mmc_tx_1024_to_max_octets_gb +=
  153. readl(ioaddr + MMC_TX_1024_TO_MAX_OCTETS_GB);
  154. mmc->mmc_tx_unicast_gb += readl(ioaddr + MMC_TX_UNICAST_GB);
  155. mmc->mmc_tx_multicast_gb += readl(ioaddr + MMC_TX_MULTICAST_GB);
  156. mmc->mmc_tx_broadcast_gb += readl(ioaddr + MMC_TX_BROADCAST_GB);
  157. mmc->mmc_tx_underflow_error += readl(ioaddr + MMC_TX_UNDERFLOW_ERROR);
  158. mmc->mmc_tx_singlecol_g += readl(ioaddr + MMC_TX_SINGLECOL_G);
  159. mmc->mmc_tx_multicol_g += readl(ioaddr + MMC_TX_MULTICOL_G);
  160. mmc->mmc_tx_deferred += readl(ioaddr + MMC_TX_DEFERRED);
  161. mmc->mmc_tx_latecol += readl(ioaddr + MMC_TX_LATECOL);
  162. mmc->mmc_tx_exesscol += readl(ioaddr + MMC_TX_EXESSCOL);
  163. mmc->mmc_tx_carrier_error += readl(ioaddr + MMC_TX_CARRIER_ERROR);
  164. mmc->mmc_tx_octetcount_g += readl(ioaddr + MMC_TX_OCTETCOUNT_G);
  165. mmc->mmc_tx_framecount_g += readl(ioaddr + MMC_TX_FRAMECOUNT_G);
  166. mmc->mmc_tx_excessdef += readl(ioaddr + MMC_TX_EXCESSDEF);
  167. mmc->mmc_tx_pause_frame += readl(ioaddr + MMC_TX_PAUSE_FRAME);
  168. mmc->mmc_tx_vlan_frame_g += readl(ioaddr + MMC_TX_VLAN_FRAME_G);
  169. /* MMC RX counter registers */
  170. mmc->mmc_rx_framecount_gb += readl(ioaddr + MMC_RX_FRAMECOUNT_GB);
  171. mmc->mmc_rx_octetcount_gb += readl(ioaddr + MMC_RX_OCTETCOUNT_GB);
  172. mmc->mmc_rx_octetcount_g += readl(ioaddr + MMC_RX_OCTETCOUNT_G);
  173. mmc->mmc_rx_broadcastframe_g += readl(ioaddr + MMC_RX_BROADCASTFRAME_G);
  174. mmc->mmc_rx_multicastframe_g += readl(ioaddr + MMC_RX_MULTICASTFRAME_G);
  175. mmc->mmc_rx_crc_error += readl(ioaddr + MMC_RX_CRC_ERROR);
  176. mmc->mmc_rx_align_error += readl(ioaddr + MMC_RX_ALIGN_ERROR);
  177. mmc->mmc_rx_run_error += readl(ioaddr + MMC_RX_RUN_ERROR);
  178. mmc->mmc_rx_jabber_error += readl(ioaddr + MMC_RX_JABBER_ERROR);
  179. mmc->mmc_rx_undersize_g += readl(ioaddr + MMC_RX_UNDERSIZE_G);
  180. mmc->mmc_rx_oversize_g += readl(ioaddr + MMC_RX_OVERSIZE_G);
  181. mmc->mmc_rx_64_octets_gb += readl(ioaddr + MMC_RX_64_OCTETS_GB);
  182. mmc->mmc_rx_65_to_127_octets_gb +=
  183. readl(ioaddr + MMC_RX_65_TO_127_OCTETS_GB);
  184. mmc->mmc_rx_128_to_255_octets_gb +=
  185. readl(ioaddr + MMC_RX_128_TO_255_OCTETS_GB);
  186. mmc->mmc_rx_256_to_511_octets_gb +=
  187. readl(ioaddr + MMC_RX_256_TO_511_OCTETS_GB);
  188. mmc->mmc_rx_512_to_1023_octets_gb +=
  189. readl(ioaddr + MMC_RX_512_TO_1023_OCTETS_GB);
  190. mmc->mmc_rx_1024_to_max_octets_gb +=
  191. readl(ioaddr + MMC_RX_1024_TO_MAX_OCTETS_GB);
  192. mmc->mmc_rx_unicast_g += readl(ioaddr + MMC_RX_UNICAST_G);
  193. mmc->mmc_rx_length_error += readl(ioaddr + MMC_RX_LENGTH_ERROR);
  194. mmc->mmc_rx_autofrangetype += readl(ioaddr + MMC_RX_AUTOFRANGETYPE);
  195. mmc->mmc_rx_pause_frames += readl(ioaddr + MMC_RX_PAUSE_FRAMES);
  196. mmc->mmc_rx_fifo_overflow += readl(ioaddr + MMC_RX_FIFO_OVERFLOW);
  197. mmc->mmc_rx_vlan_frames_gb += readl(ioaddr + MMC_RX_VLAN_FRAMES_GB);
  198. mmc->mmc_rx_watchdog_error += readl(ioaddr + MMC_RX_WATCHDOG_ERROR);
  199. /* IPC */
  200. mmc->mmc_rx_ipc_intr_mask += readl(ioaddr + MMC_RX_IPC_INTR_MASK);
  201. mmc->mmc_rx_ipc_intr += readl(ioaddr + MMC_RX_IPC_INTR);
  202. /* IPv4 */
  203. mmc->mmc_rx_ipv4_gd += readl(ioaddr + MMC_RX_IPV4_GD);
  204. mmc->mmc_rx_ipv4_hderr += readl(ioaddr + MMC_RX_IPV4_HDERR);
  205. mmc->mmc_rx_ipv4_nopay += readl(ioaddr + MMC_RX_IPV4_NOPAY);
  206. mmc->mmc_rx_ipv4_frag += readl(ioaddr + MMC_RX_IPV4_FRAG);
  207. mmc->mmc_rx_ipv4_udsbl += readl(ioaddr + MMC_RX_IPV4_UDSBL);
  208. mmc->mmc_rx_ipv4_gd_octets += readl(ioaddr + MMC_RX_IPV4_GD_OCTETS);
  209. mmc->mmc_rx_ipv4_hderr_octets +=
  210. readl(ioaddr + MMC_RX_IPV4_HDERR_OCTETS);
  211. mmc->mmc_rx_ipv4_nopay_octets +=
  212. readl(ioaddr + MMC_RX_IPV4_NOPAY_OCTETS);
  213. mmc->mmc_rx_ipv4_frag_octets += readl(ioaddr + MMC_RX_IPV4_FRAG_OCTETS);
  214. mmc->mmc_rx_ipv4_udsbl_octets +=
  215. readl(ioaddr + MMC_RX_IPV4_UDSBL_OCTETS);
  216. /* IPV6 */
  217. mmc->mmc_rx_ipv6_gd_octets += readl(ioaddr + MMC_RX_IPV6_GD_OCTETS);
  218. mmc->mmc_rx_ipv6_hderr_octets +=
  219. readl(ioaddr + MMC_RX_IPV6_HDERR_OCTETS);
  220. mmc->mmc_rx_ipv6_nopay_octets +=
  221. readl(ioaddr + MMC_RX_IPV6_NOPAY_OCTETS);
  222. mmc->mmc_rx_ipv6_gd += readl(ioaddr + MMC_RX_IPV6_GD);
  223. mmc->mmc_rx_ipv6_hderr += readl(ioaddr + MMC_RX_IPV6_HDERR);
  224. mmc->mmc_rx_ipv6_nopay += readl(ioaddr + MMC_RX_IPV6_NOPAY);
  225. /* Protocols */
  226. mmc->mmc_rx_udp_gd += readl(ioaddr + MMC_RX_UDP_GD);
  227. mmc->mmc_rx_udp_err += readl(ioaddr + MMC_RX_UDP_ERR);
  228. mmc->mmc_rx_tcp_gd += readl(ioaddr + MMC_RX_TCP_GD);
  229. mmc->mmc_rx_tcp_err += readl(ioaddr + MMC_RX_TCP_ERR);
  230. mmc->mmc_rx_icmp_gd += readl(ioaddr + MMC_RX_ICMP_GD);
  231. mmc->mmc_rx_icmp_err += readl(ioaddr + MMC_RX_ICMP_ERR);
  232. mmc->mmc_rx_udp_gd_octets += readl(ioaddr + MMC_RX_UDP_GD_OCTETS);
  233. mmc->mmc_rx_udp_err_octets += readl(ioaddr + MMC_RX_UDP_ERR_OCTETS);
  234. mmc->mmc_rx_tcp_gd_octets += readl(ioaddr + MMC_RX_TCP_GD_OCTETS);
  235. mmc->mmc_rx_tcp_err_octets += readl(ioaddr + MMC_RX_TCP_ERR_OCTETS);
  236. mmc->mmc_rx_icmp_gd_octets += readl(ioaddr + MMC_RX_ICMP_GD_OCTETS);
  237. mmc->mmc_rx_icmp_err_octets += readl(ioaddr + MMC_RX_ICMP_ERR_OCTETS);
  238. }