sungem.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030
  1. /* $Id: sungem.c,v 1.44.2.22 2002/03/13 01:18:12 davem Exp $
  2. * sungem.c: Sun GEM ethernet driver.
  3. *
  4. * Copyright (C) 2000, 2001, 2002, 2003 David S. Miller (davem@redhat.com)
  5. *
  6. * Support for Apple GMAC and assorted PHYs, WOL, Power Management
  7. * (C) 2001,2002,2003 Benjamin Herrenscmidt (benh@kernel.crashing.org)
  8. * (C) 2004,2005 Benjamin Herrenscmidt, IBM Corp.
  9. *
  10. * NAPI and NETPOLL support
  11. * (C) 2004 by Eric Lemoine (eric.lemoine@gmail.com)
  12. *
  13. */
  14. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/types.h>
  18. #include <linux/fcntl.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/ioport.h>
  21. #include <linux/in.h>
  22. #include <linux/sched.h>
  23. #include <linux/string.h>
  24. #include <linux/delay.h>
  25. #include <linux/errno.h>
  26. #include <linux/pci.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/crc32.h>
  34. #include <linux/random.h>
  35. #include <linux/workqueue.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/bitops.h>
  38. #include <linux/mm.h>
  39. #include <linux/gfp.h>
  40. #include <asm/io.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/uaccess.h>
  43. #include <asm/irq.h>
  44. #ifdef CONFIG_SPARC
  45. #include <asm/idprom.h>
  46. #include <asm/prom.h>
  47. #endif
  48. #ifdef CONFIG_PPC_PMAC
  49. #include <asm/pci-bridge.h>
  50. #include <asm/prom.h>
  51. #include <asm/machdep.h>
  52. #include <asm/pmac_feature.h>
  53. #endif
  54. #include <linux/sungem_phy.h>
  55. #include "sungem.h"
  56. #define STRIP_FCS
  57. #define DEFAULT_MSG (NETIF_MSG_DRV | \
  58. NETIF_MSG_PROBE | \
  59. NETIF_MSG_LINK)
  60. #define ADVERTISE_MASK (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | \
  61. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | \
  62. SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full | \
  63. SUPPORTED_Pause | SUPPORTED_Autoneg)
  64. #define DRV_NAME "sungem"
  65. #define DRV_VERSION "1.0"
  66. #define DRV_AUTHOR "David S. Miller <davem@redhat.com>"
  67. static char version[] =
  68. DRV_NAME ".c:v" DRV_VERSION " " DRV_AUTHOR "\n";
  69. MODULE_AUTHOR(DRV_AUTHOR);
  70. MODULE_DESCRIPTION("Sun GEM Gbit ethernet driver");
  71. MODULE_LICENSE("GPL");
  72. #define GEM_MODULE_NAME "gem"
  73. static const struct pci_device_id gem_pci_tbl[] = {
  74. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_GEM,
  75. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  76. /* These models only differ from the original GEM in
  77. * that their tx/rx fifos are of a different size and
  78. * they only support 10/100 speeds. -DaveM
  79. *
  80. * Apple's GMAC does support gigabit on machines with
  81. * the BCM54xx PHYs. -BenH
  82. */
  83. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_RIO_GEM,
  84. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  85. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC,
  86. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  87. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMACP,
  88. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  89. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC2,
  90. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  91. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_GMAC,
  92. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  93. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_SUNGEM,
  94. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  95. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_GMAC,
  96. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  97. {0, }
  98. };
  99. MODULE_DEVICE_TABLE(pci, gem_pci_tbl);
  100. static u16 __sungem_phy_read(struct gem *gp, int phy_addr, int reg)
  101. {
  102. u32 cmd;
  103. int limit = 10000;
  104. cmd = (1 << 30);
  105. cmd |= (2 << 28);
  106. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  107. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  108. cmd |= (MIF_FRAME_TAMSB);
  109. writel(cmd, gp->regs + MIF_FRAME);
  110. while (--limit) {
  111. cmd = readl(gp->regs + MIF_FRAME);
  112. if (cmd & MIF_FRAME_TALSB)
  113. break;
  114. udelay(10);
  115. }
  116. if (!limit)
  117. cmd = 0xffff;
  118. return cmd & MIF_FRAME_DATA;
  119. }
  120. static inline int _sungem_phy_read(struct net_device *dev, int mii_id, int reg)
  121. {
  122. struct gem *gp = netdev_priv(dev);
  123. return __sungem_phy_read(gp, mii_id, reg);
  124. }
  125. static inline u16 sungem_phy_read(struct gem *gp, int reg)
  126. {
  127. return __sungem_phy_read(gp, gp->mii_phy_addr, reg);
  128. }
  129. static void __sungem_phy_write(struct gem *gp, int phy_addr, int reg, u16 val)
  130. {
  131. u32 cmd;
  132. int limit = 10000;
  133. cmd = (1 << 30);
  134. cmd |= (1 << 28);
  135. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  136. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  137. cmd |= (MIF_FRAME_TAMSB);
  138. cmd |= (val & MIF_FRAME_DATA);
  139. writel(cmd, gp->regs + MIF_FRAME);
  140. while (limit--) {
  141. cmd = readl(gp->regs + MIF_FRAME);
  142. if (cmd & MIF_FRAME_TALSB)
  143. break;
  144. udelay(10);
  145. }
  146. }
  147. static inline void _sungem_phy_write(struct net_device *dev, int mii_id, int reg, int val)
  148. {
  149. struct gem *gp = netdev_priv(dev);
  150. __sungem_phy_write(gp, mii_id, reg, val & 0xffff);
  151. }
  152. static inline void sungem_phy_write(struct gem *gp, int reg, u16 val)
  153. {
  154. __sungem_phy_write(gp, gp->mii_phy_addr, reg, val);
  155. }
  156. static inline void gem_enable_ints(struct gem *gp)
  157. {
  158. /* Enable all interrupts but TXDONE */
  159. writel(GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  160. }
  161. static inline void gem_disable_ints(struct gem *gp)
  162. {
  163. /* Disable all interrupts, including TXDONE */
  164. writel(GREG_STAT_NAPI | GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  165. (void)readl(gp->regs + GREG_IMASK); /* write posting */
  166. }
  167. static void gem_get_cell(struct gem *gp)
  168. {
  169. BUG_ON(gp->cell_enabled < 0);
  170. gp->cell_enabled++;
  171. #ifdef CONFIG_PPC_PMAC
  172. if (gp->cell_enabled == 1) {
  173. mb();
  174. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 1);
  175. udelay(10);
  176. }
  177. #endif /* CONFIG_PPC_PMAC */
  178. }
  179. /* Turn off the chip's clock */
  180. static void gem_put_cell(struct gem *gp)
  181. {
  182. BUG_ON(gp->cell_enabled <= 0);
  183. gp->cell_enabled--;
  184. #ifdef CONFIG_PPC_PMAC
  185. if (gp->cell_enabled == 0) {
  186. mb();
  187. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 0);
  188. udelay(10);
  189. }
  190. #endif /* CONFIG_PPC_PMAC */
  191. }
  192. static inline void gem_netif_stop(struct gem *gp)
  193. {
  194. gp->dev->trans_start = jiffies; /* prevent tx timeout */
  195. napi_disable(&gp->napi);
  196. netif_tx_disable(gp->dev);
  197. }
  198. static inline void gem_netif_start(struct gem *gp)
  199. {
  200. /* NOTE: unconditional netif_wake_queue is only
  201. * appropriate so long as all callers are assured to
  202. * have free tx slots.
  203. */
  204. netif_wake_queue(gp->dev);
  205. napi_enable(&gp->napi);
  206. }
  207. static void gem_schedule_reset(struct gem *gp)
  208. {
  209. gp->reset_task_pending = 1;
  210. schedule_work(&gp->reset_task);
  211. }
  212. static void gem_handle_mif_event(struct gem *gp, u32 reg_val, u32 changed_bits)
  213. {
  214. if (netif_msg_intr(gp))
  215. printk(KERN_DEBUG "%s: mif interrupt\n", gp->dev->name);
  216. }
  217. static int gem_pcs_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  218. {
  219. u32 pcs_istat = readl(gp->regs + PCS_ISTAT);
  220. u32 pcs_miistat;
  221. if (netif_msg_intr(gp))
  222. printk(KERN_DEBUG "%s: pcs interrupt, pcs_istat: 0x%x\n",
  223. gp->dev->name, pcs_istat);
  224. if (!(pcs_istat & PCS_ISTAT_LSC)) {
  225. netdev_err(dev, "PCS irq but no link status change???\n");
  226. return 0;
  227. }
  228. /* The link status bit latches on zero, so you must
  229. * read it twice in such a case to see a transition
  230. * to the link being up.
  231. */
  232. pcs_miistat = readl(gp->regs + PCS_MIISTAT);
  233. if (!(pcs_miistat & PCS_MIISTAT_LS))
  234. pcs_miistat |=
  235. (readl(gp->regs + PCS_MIISTAT) &
  236. PCS_MIISTAT_LS);
  237. if (pcs_miistat & PCS_MIISTAT_ANC) {
  238. /* The remote-fault indication is only valid
  239. * when autoneg has completed.
  240. */
  241. if (pcs_miistat & PCS_MIISTAT_RF)
  242. netdev_info(dev, "PCS AutoNEG complete, RemoteFault\n");
  243. else
  244. netdev_info(dev, "PCS AutoNEG complete\n");
  245. }
  246. if (pcs_miistat & PCS_MIISTAT_LS) {
  247. netdev_info(dev, "PCS link is now up\n");
  248. netif_carrier_on(gp->dev);
  249. } else {
  250. netdev_info(dev, "PCS link is now down\n");
  251. netif_carrier_off(gp->dev);
  252. /* If this happens and the link timer is not running,
  253. * reset so we re-negotiate.
  254. */
  255. if (!timer_pending(&gp->link_timer))
  256. return 1;
  257. }
  258. return 0;
  259. }
  260. static int gem_txmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  261. {
  262. u32 txmac_stat = readl(gp->regs + MAC_TXSTAT);
  263. if (netif_msg_intr(gp))
  264. printk(KERN_DEBUG "%s: txmac interrupt, txmac_stat: 0x%x\n",
  265. gp->dev->name, txmac_stat);
  266. /* Defer timer expiration is quite normal,
  267. * don't even log the event.
  268. */
  269. if ((txmac_stat & MAC_TXSTAT_DTE) &&
  270. !(txmac_stat & ~MAC_TXSTAT_DTE))
  271. return 0;
  272. if (txmac_stat & MAC_TXSTAT_URUN) {
  273. netdev_err(dev, "TX MAC xmit underrun\n");
  274. dev->stats.tx_fifo_errors++;
  275. }
  276. if (txmac_stat & MAC_TXSTAT_MPE) {
  277. netdev_err(dev, "TX MAC max packet size error\n");
  278. dev->stats.tx_errors++;
  279. }
  280. /* The rest are all cases of one of the 16-bit TX
  281. * counters expiring.
  282. */
  283. if (txmac_stat & MAC_TXSTAT_NCE)
  284. dev->stats.collisions += 0x10000;
  285. if (txmac_stat & MAC_TXSTAT_ECE) {
  286. dev->stats.tx_aborted_errors += 0x10000;
  287. dev->stats.collisions += 0x10000;
  288. }
  289. if (txmac_stat & MAC_TXSTAT_LCE) {
  290. dev->stats.tx_aborted_errors += 0x10000;
  291. dev->stats.collisions += 0x10000;
  292. }
  293. /* We do not keep track of MAC_TXSTAT_FCE and
  294. * MAC_TXSTAT_PCE events.
  295. */
  296. return 0;
  297. }
  298. /* When we get a RX fifo overflow, the RX unit in GEM is probably hung
  299. * so we do the following.
  300. *
  301. * If any part of the reset goes wrong, we return 1 and that causes the
  302. * whole chip to be reset.
  303. */
  304. static int gem_rxmac_reset(struct gem *gp)
  305. {
  306. struct net_device *dev = gp->dev;
  307. int limit, i;
  308. u64 desc_dma;
  309. u32 val;
  310. /* First, reset & disable MAC RX. */
  311. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  312. for (limit = 0; limit < 5000; limit++) {
  313. if (!(readl(gp->regs + MAC_RXRST) & MAC_RXRST_CMD))
  314. break;
  315. udelay(10);
  316. }
  317. if (limit == 5000) {
  318. netdev_err(dev, "RX MAC will not reset, resetting whole chip\n");
  319. return 1;
  320. }
  321. writel(gp->mac_rx_cfg & ~MAC_RXCFG_ENAB,
  322. gp->regs + MAC_RXCFG);
  323. for (limit = 0; limit < 5000; limit++) {
  324. if (!(readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB))
  325. break;
  326. udelay(10);
  327. }
  328. if (limit == 5000) {
  329. netdev_err(dev, "RX MAC will not disable, resetting whole chip\n");
  330. return 1;
  331. }
  332. /* Second, disable RX DMA. */
  333. writel(0, gp->regs + RXDMA_CFG);
  334. for (limit = 0; limit < 5000; limit++) {
  335. if (!(readl(gp->regs + RXDMA_CFG) & RXDMA_CFG_ENABLE))
  336. break;
  337. udelay(10);
  338. }
  339. if (limit == 5000) {
  340. netdev_err(dev, "RX DMA will not disable, resetting whole chip\n");
  341. return 1;
  342. }
  343. mdelay(5);
  344. /* Execute RX reset command. */
  345. writel(gp->swrst_base | GREG_SWRST_RXRST,
  346. gp->regs + GREG_SWRST);
  347. for (limit = 0; limit < 5000; limit++) {
  348. if (!(readl(gp->regs + GREG_SWRST) & GREG_SWRST_RXRST))
  349. break;
  350. udelay(10);
  351. }
  352. if (limit == 5000) {
  353. netdev_err(dev, "RX reset command will not execute, resetting whole chip\n");
  354. return 1;
  355. }
  356. /* Refresh the RX ring. */
  357. for (i = 0; i < RX_RING_SIZE; i++) {
  358. struct gem_rxd *rxd = &gp->init_block->rxd[i];
  359. if (gp->rx_skbs[i] == NULL) {
  360. netdev_err(dev, "Parts of RX ring empty, resetting whole chip\n");
  361. return 1;
  362. }
  363. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  364. }
  365. gp->rx_new = gp->rx_old = 0;
  366. /* Now we must reprogram the rest of RX unit. */
  367. desc_dma = (u64) gp->gblock_dvma;
  368. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  369. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  370. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  371. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  372. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  373. (ETH_HLEN << 13) | RXDMA_CFG_FTHRESH_128);
  374. writel(val, gp->regs + RXDMA_CFG);
  375. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  376. writel(((5 & RXDMA_BLANK_IPKTS) |
  377. ((8 << 12) & RXDMA_BLANK_ITIME)),
  378. gp->regs + RXDMA_BLANK);
  379. else
  380. writel(((5 & RXDMA_BLANK_IPKTS) |
  381. ((4 << 12) & RXDMA_BLANK_ITIME)),
  382. gp->regs + RXDMA_BLANK);
  383. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  384. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  385. writel(val, gp->regs + RXDMA_PTHRESH);
  386. val = readl(gp->regs + RXDMA_CFG);
  387. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  388. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  389. val = readl(gp->regs + MAC_RXCFG);
  390. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  391. return 0;
  392. }
  393. static int gem_rxmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  394. {
  395. u32 rxmac_stat = readl(gp->regs + MAC_RXSTAT);
  396. int ret = 0;
  397. if (netif_msg_intr(gp))
  398. printk(KERN_DEBUG "%s: rxmac interrupt, rxmac_stat: 0x%x\n",
  399. gp->dev->name, rxmac_stat);
  400. if (rxmac_stat & MAC_RXSTAT_OFLW) {
  401. u32 smac = readl(gp->regs + MAC_SMACHINE);
  402. netdev_err(dev, "RX MAC fifo overflow smac[%08x]\n", smac);
  403. dev->stats.rx_over_errors++;
  404. dev->stats.rx_fifo_errors++;
  405. ret = gem_rxmac_reset(gp);
  406. }
  407. if (rxmac_stat & MAC_RXSTAT_ACE)
  408. dev->stats.rx_frame_errors += 0x10000;
  409. if (rxmac_stat & MAC_RXSTAT_CCE)
  410. dev->stats.rx_crc_errors += 0x10000;
  411. if (rxmac_stat & MAC_RXSTAT_LCE)
  412. dev->stats.rx_length_errors += 0x10000;
  413. /* We do not track MAC_RXSTAT_FCE and MAC_RXSTAT_VCE
  414. * events.
  415. */
  416. return ret;
  417. }
  418. static int gem_mac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  419. {
  420. u32 mac_cstat = readl(gp->regs + MAC_CSTAT);
  421. if (netif_msg_intr(gp))
  422. printk(KERN_DEBUG "%s: mac interrupt, mac_cstat: 0x%x\n",
  423. gp->dev->name, mac_cstat);
  424. /* This interrupt is just for pause frame and pause
  425. * tracking. It is useful for diagnostics and debug
  426. * but probably by default we will mask these events.
  427. */
  428. if (mac_cstat & MAC_CSTAT_PS)
  429. gp->pause_entered++;
  430. if (mac_cstat & MAC_CSTAT_PRCV)
  431. gp->pause_last_time_recvd = (mac_cstat >> 16);
  432. return 0;
  433. }
  434. static int gem_mif_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  435. {
  436. u32 mif_status = readl(gp->regs + MIF_STATUS);
  437. u32 reg_val, changed_bits;
  438. reg_val = (mif_status & MIF_STATUS_DATA) >> 16;
  439. changed_bits = (mif_status & MIF_STATUS_STAT);
  440. gem_handle_mif_event(gp, reg_val, changed_bits);
  441. return 0;
  442. }
  443. static int gem_pci_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  444. {
  445. u32 pci_estat = readl(gp->regs + GREG_PCIESTAT);
  446. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  447. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  448. netdev_err(dev, "PCI error [%04x]", pci_estat);
  449. if (pci_estat & GREG_PCIESTAT_BADACK)
  450. pr_cont(" <No ACK64# during ABS64 cycle>");
  451. if (pci_estat & GREG_PCIESTAT_DTRTO)
  452. pr_cont(" <Delayed transaction timeout>");
  453. if (pci_estat & GREG_PCIESTAT_OTHER)
  454. pr_cont(" <other>");
  455. pr_cont("\n");
  456. } else {
  457. pci_estat |= GREG_PCIESTAT_OTHER;
  458. netdev_err(dev, "PCI error\n");
  459. }
  460. if (pci_estat & GREG_PCIESTAT_OTHER) {
  461. u16 pci_cfg_stat;
  462. /* Interrogate PCI config space for the
  463. * true cause.
  464. */
  465. pci_read_config_word(gp->pdev, PCI_STATUS,
  466. &pci_cfg_stat);
  467. netdev_err(dev, "Read PCI cfg space status [%04x]\n",
  468. pci_cfg_stat);
  469. if (pci_cfg_stat & PCI_STATUS_PARITY)
  470. netdev_err(dev, "PCI parity error detected\n");
  471. if (pci_cfg_stat & PCI_STATUS_SIG_TARGET_ABORT)
  472. netdev_err(dev, "PCI target abort\n");
  473. if (pci_cfg_stat & PCI_STATUS_REC_TARGET_ABORT)
  474. netdev_err(dev, "PCI master acks target abort\n");
  475. if (pci_cfg_stat & PCI_STATUS_REC_MASTER_ABORT)
  476. netdev_err(dev, "PCI master abort\n");
  477. if (pci_cfg_stat & PCI_STATUS_SIG_SYSTEM_ERROR)
  478. netdev_err(dev, "PCI system error SERR#\n");
  479. if (pci_cfg_stat & PCI_STATUS_DETECTED_PARITY)
  480. netdev_err(dev, "PCI parity error\n");
  481. /* Write the error bits back to clear them. */
  482. pci_cfg_stat &= (PCI_STATUS_PARITY |
  483. PCI_STATUS_SIG_TARGET_ABORT |
  484. PCI_STATUS_REC_TARGET_ABORT |
  485. PCI_STATUS_REC_MASTER_ABORT |
  486. PCI_STATUS_SIG_SYSTEM_ERROR |
  487. PCI_STATUS_DETECTED_PARITY);
  488. pci_write_config_word(gp->pdev,
  489. PCI_STATUS, pci_cfg_stat);
  490. }
  491. /* For all PCI errors, we should reset the chip. */
  492. return 1;
  493. }
  494. /* All non-normal interrupt conditions get serviced here.
  495. * Returns non-zero if we should just exit the interrupt
  496. * handler right now (ie. if we reset the card which invalidates
  497. * all of the other original irq status bits).
  498. */
  499. static int gem_abnormal_irq(struct net_device *dev, struct gem *gp, u32 gem_status)
  500. {
  501. if (gem_status & GREG_STAT_RXNOBUF) {
  502. /* Frame arrived, no free RX buffers available. */
  503. if (netif_msg_rx_err(gp))
  504. printk(KERN_DEBUG "%s: no buffer for rx frame\n",
  505. gp->dev->name);
  506. dev->stats.rx_dropped++;
  507. }
  508. if (gem_status & GREG_STAT_RXTAGERR) {
  509. /* corrupt RX tag framing */
  510. if (netif_msg_rx_err(gp))
  511. printk(KERN_DEBUG "%s: corrupt rx tag framing\n",
  512. gp->dev->name);
  513. dev->stats.rx_errors++;
  514. return 1;
  515. }
  516. if (gem_status & GREG_STAT_PCS) {
  517. if (gem_pcs_interrupt(dev, gp, gem_status))
  518. return 1;
  519. }
  520. if (gem_status & GREG_STAT_TXMAC) {
  521. if (gem_txmac_interrupt(dev, gp, gem_status))
  522. return 1;
  523. }
  524. if (gem_status & GREG_STAT_RXMAC) {
  525. if (gem_rxmac_interrupt(dev, gp, gem_status))
  526. return 1;
  527. }
  528. if (gem_status & GREG_STAT_MAC) {
  529. if (gem_mac_interrupt(dev, gp, gem_status))
  530. return 1;
  531. }
  532. if (gem_status & GREG_STAT_MIF) {
  533. if (gem_mif_interrupt(dev, gp, gem_status))
  534. return 1;
  535. }
  536. if (gem_status & GREG_STAT_PCIERR) {
  537. if (gem_pci_interrupt(dev, gp, gem_status))
  538. return 1;
  539. }
  540. return 0;
  541. }
  542. static __inline__ void gem_tx(struct net_device *dev, struct gem *gp, u32 gem_status)
  543. {
  544. int entry, limit;
  545. entry = gp->tx_old;
  546. limit = ((gem_status & GREG_STAT_TXNR) >> GREG_STAT_TXNR_SHIFT);
  547. while (entry != limit) {
  548. struct sk_buff *skb;
  549. struct gem_txd *txd;
  550. dma_addr_t dma_addr;
  551. u32 dma_len;
  552. int frag;
  553. if (netif_msg_tx_done(gp))
  554. printk(KERN_DEBUG "%s: tx done, slot %d\n",
  555. gp->dev->name, entry);
  556. skb = gp->tx_skbs[entry];
  557. if (skb_shinfo(skb)->nr_frags) {
  558. int last = entry + skb_shinfo(skb)->nr_frags;
  559. int walk = entry;
  560. int incomplete = 0;
  561. last &= (TX_RING_SIZE - 1);
  562. for (;;) {
  563. walk = NEXT_TX(walk);
  564. if (walk == limit)
  565. incomplete = 1;
  566. if (walk == last)
  567. break;
  568. }
  569. if (incomplete)
  570. break;
  571. }
  572. gp->tx_skbs[entry] = NULL;
  573. dev->stats.tx_bytes += skb->len;
  574. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  575. txd = &gp->init_block->txd[entry];
  576. dma_addr = le64_to_cpu(txd->buffer);
  577. dma_len = le64_to_cpu(txd->control_word) & TXDCTRL_BUFSZ;
  578. pci_unmap_page(gp->pdev, dma_addr, dma_len, PCI_DMA_TODEVICE);
  579. entry = NEXT_TX(entry);
  580. }
  581. dev->stats.tx_packets++;
  582. dev_consume_skb_any(skb);
  583. }
  584. gp->tx_old = entry;
  585. /* Need to make the tx_old update visible to gem_start_xmit()
  586. * before checking for netif_queue_stopped(). Without the
  587. * memory barrier, there is a small possibility that gem_start_xmit()
  588. * will miss it and cause the queue to be stopped forever.
  589. */
  590. smp_mb();
  591. if (unlikely(netif_queue_stopped(dev) &&
  592. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))) {
  593. struct netdev_queue *txq = netdev_get_tx_queue(dev, 0);
  594. __netif_tx_lock(txq, smp_processor_id());
  595. if (netif_queue_stopped(dev) &&
  596. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  597. netif_wake_queue(dev);
  598. __netif_tx_unlock(txq);
  599. }
  600. }
  601. static __inline__ void gem_post_rxds(struct gem *gp, int limit)
  602. {
  603. int cluster_start, curr, count, kick;
  604. cluster_start = curr = (gp->rx_new & ~(4 - 1));
  605. count = 0;
  606. kick = -1;
  607. dma_wmb();
  608. while (curr != limit) {
  609. curr = NEXT_RX(curr);
  610. if (++count == 4) {
  611. struct gem_rxd *rxd =
  612. &gp->init_block->rxd[cluster_start];
  613. for (;;) {
  614. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  615. rxd++;
  616. cluster_start = NEXT_RX(cluster_start);
  617. if (cluster_start == curr)
  618. break;
  619. }
  620. kick = curr;
  621. count = 0;
  622. }
  623. }
  624. if (kick >= 0) {
  625. mb();
  626. writel(kick, gp->regs + RXDMA_KICK);
  627. }
  628. }
  629. #define ALIGNED_RX_SKB_ADDR(addr) \
  630. ((((unsigned long)(addr) + (64UL - 1UL)) & ~(64UL - 1UL)) - (unsigned long)(addr))
  631. static __inline__ struct sk_buff *gem_alloc_skb(struct net_device *dev, int size,
  632. gfp_t gfp_flags)
  633. {
  634. struct sk_buff *skb = alloc_skb(size + 64, gfp_flags);
  635. if (likely(skb)) {
  636. unsigned long offset = ALIGNED_RX_SKB_ADDR(skb->data);
  637. skb_reserve(skb, offset);
  638. }
  639. return skb;
  640. }
  641. static int gem_rx(struct gem *gp, int work_to_do)
  642. {
  643. struct net_device *dev = gp->dev;
  644. int entry, drops, work_done = 0;
  645. u32 done;
  646. if (netif_msg_rx_status(gp))
  647. printk(KERN_DEBUG "%s: rx interrupt, done: %d, rx_new: %d\n",
  648. gp->dev->name, readl(gp->regs + RXDMA_DONE), gp->rx_new);
  649. entry = gp->rx_new;
  650. drops = 0;
  651. done = readl(gp->regs + RXDMA_DONE);
  652. for (;;) {
  653. struct gem_rxd *rxd = &gp->init_block->rxd[entry];
  654. struct sk_buff *skb;
  655. u64 status = le64_to_cpu(rxd->status_word);
  656. dma_addr_t dma_addr;
  657. int len;
  658. if ((status & RXDCTRL_OWN) != 0)
  659. break;
  660. if (work_done >= RX_RING_SIZE || work_done >= work_to_do)
  661. break;
  662. /* When writing back RX descriptor, GEM writes status
  663. * then buffer address, possibly in separate transactions.
  664. * If we don't wait for the chip to write both, we could
  665. * post a new buffer to this descriptor then have GEM spam
  666. * on the buffer address. We sync on the RX completion
  667. * register to prevent this from happening.
  668. */
  669. if (entry == done) {
  670. done = readl(gp->regs + RXDMA_DONE);
  671. if (entry == done)
  672. break;
  673. }
  674. /* We can now account for the work we're about to do */
  675. work_done++;
  676. skb = gp->rx_skbs[entry];
  677. len = (status & RXDCTRL_BUFSZ) >> 16;
  678. if ((len < ETH_ZLEN) || (status & RXDCTRL_BAD)) {
  679. dev->stats.rx_errors++;
  680. if (len < ETH_ZLEN)
  681. dev->stats.rx_length_errors++;
  682. if (len & RXDCTRL_BAD)
  683. dev->stats.rx_crc_errors++;
  684. /* We'll just return it to GEM. */
  685. drop_it:
  686. dev->stats.rx_dropped++;
  687. goto next;
  688. }
  689. dma_addr = le64_to_cpu(rxd->buffer);
  690. if (len > RX_COPY_THRESHOLD) {
  691. struct sk_buff *new_skb;
  692. new_skb = gem_alloc_skb(dev, RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  693. if (new_skb == NULL) {
  694. drops++;
  695. goto drop_it;
  696. }
  697. pci_unmap_page(gp->pdev, dma_addr,
  698. RX_BUF_ALLOC_SIZE(gp),
  699. PCI_DMA_FROMDEVICE);
  700. gp->rx_skbs[entry] = new_skb;
  701. skb_put(new_skb, (gp->rx_buf_sz + RX_OFFSET));
  702. rxd->buffer = cpu_to_le64(pci_map_page(gp->pdev,
  703. virt_to_page(new_skb->data),
  704. offset_in_page(new_skb->data),
  705. RX_BUF_ALLOC_SIZE(gp),
  706. PCI_DMA_FROMDEVICE));
  707. skb_reserve(new_skb, RX_OFFSET);
  708. /* Trim the original skb for the netif. */
  709. skb_trim(skb, len);
  710. } else {
  711. struct sk_buff *copy_skb = netdev_alloc_skb(dev, len + 2);
  712. if (copy_skb == NULL) {
  713. drops++;
  714. goto drop_it;
  715. }
  716. skb_reserve(copy_skb, 2);
  717. skb_put(copy_skb, len);
  718. pci_dma_sync_single_for_cpu(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  719. skb_copy_from_linear_data(skb, copy_skb->data, len);
  720. pci_dma_sync_single_for_device(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  721. /* We'll reuse the original ring buffer. */
  722. skb = copy_skb;
  723. }
  724. if (likely(dev->features & NETIF_F_RXCSUM)) {
  725. __sum16 csum;
  726. csum = (__force __sum16)htons((status & RXDCTRL_TCPCSUM) ^ 0xffff);
  727. skb->csum = csum_unfold(csum);
  728. skb->ip_summed = CHECKSUM_COMPLETE;
  729. }
  730. skb->protocol = eth_type_trans(skb, gp->dev);
  731. napi_gro_receive(&gp->napi, skb);
  732. dev->stats.rx_packets++;
  733. dev->stats.rx_bytes += len;
  734. next:
  735. entry = NEXT_RX(entry);
  736. }
  737. gem_post_rxds(gp, entry);
  738. gp->rx_new = entry;
  739. if (drops)
  740. netdev_info(gp->dev, "Memory squeeze, deferring packet\n");
  741. return work_done;
  742. }
  743. static int gem_poll(struct napi_struct *napi, int budget)
  744. {
  745. struct gem *gp = container_of(napi, struct gem, napi);
  746. struct net_device *dev = gp->dev;
  747. int work_done;
  748. work_done = 0;
  749. do {
  750. /* Handle anomalies */
  751. if (unlikely(gp->status & GREG_STAT_ABNORMAL)) {
  752. struct netdev_queue *txq = netdev_get_tx_queue(dev, 0);
  753. int reset;
  754. /* We run the abnormal interrupt handling code with
  755. * the Tx lock. It only resets the Rx portion of the
  756. * chip, but we need to guard it against DMA being
  757. * restarted by the link poll timer
  758. */
  759. __netif_tx_lock(txq, smp_processor_id());
  760. reset = gem_abnormal_irq(dev, gp, gp->status);
  761. __netif_tx_unlock(txq);
  762. if (reset) {
  763. gem_schedule_reset(gp);
  764. napi_complete(napi);
  765. return work_done;
  766. }
  767. }
  768. /* Run TX completion thread */
  769. gem_tx(dev, gp, gp->status);
  770. /* Run RX thread. We don't use any locking here,
  771. * code willing to do bad things - like cleaning the
  772. * rx ring - must call napi_disable(), which
  773. * schedule_timeout()'s if polling is already disabled.
  774. */
  775. work_done += gem_rx(gp, budget - work_done);
  776. if (work_done >= budget)
  777. return work_done;
  778. gp->status = readl(gp->regs + GREG_STAT);
  779. } while (gp->status & GREG_STAT_NAPI);
  780. napi_complete(napi);
  781. gem_enable_ints(gp);
  782. return work_done;
  783. }
  784. static irqreturn_t gem_interrupt(int irq, void *dev_id)
  785. {
  786. struct net_device *dev = dev_id;
  787. struct gem *gp = netdev_priv(dev);
  788. if (napi_schedule_prep(&gp->napi)) {
  789. u32 gem_status = readl(gp->regs + GREG_STAT);
  790. if (unlikely(gem_status == 0)) {
  791. napi_enable(&gp->napi);
  792. return IRQ_NONE;
  793. }
  794. if (netif_msg_intr(gp))
  795. printk(KERN_DEBUG "%s: gem_interrupt() gem_status: 0x%x\n",
  796. gp->dev->name, gem_status);
  797. gp->status = gem_status;
  798. gem_disable_ints(gp);
  799. __napi_schedule(&gp->napi);
  800. }
  801. /* If polling was disabled at the time we received that
  802. * interrupt, we may return IRQ_HANDLED here while we
  803. * should return IRQ_NONE. No big deal...
  804. */
  805. return IRQ_HANDLED;
  806. }
  807. #ifdef CONFIG_NET_POLL_CONTROLLER
  808. static void gem_poll_controller(struct net_device *dev)
  809. {
  810. struct gem *gp = netdev_priv(dev);
  811. disable_irq(gp->pdev->irq);
  812. gem_interrupt(gp->pdev->irq, dev);
  813. enable_irq(gp->pdev->irq);
  814. }
  815. #endif
  816. static void gem_tx_timeout(struct net_device *dev)
  817. {
  818. struct gem *gp = netdev_priv(dev);
  819. netdev_err(dev, "transmit timed out, resetting\n");
  820. netdev_err(dev, "TX_STATE[%08x:%08x:%08x]\n",
  821. readl(gp->regs + TXDMA_CFG),
  822. readl(gp->regs + MAC_TXSTAT),
  823. readl(gp->regs + MAC_TXCFG));
  824. netdev_err(dev, "RX_STATE[%08x:%08x:%08x]\n",
  825. readl(gp->regs + RXDMA_CFG),
  826. readl(gp->regs + MAC_RXSTAT),
  827. readl(gp->regs + MAC_RXCFG));
  828. gem_schedule_reset(gp);
  829. }
  830. static __inline__ int gem_intme(int entry)
  831. {
  832. /* Algorithm: IRQ every 1/2 of descriptors. */
  833. if (!(entry & ((TX_RING_SIZE>>1)-1)))
  834. return 1;
  835. return 0;
  836. }
  837. static netdev_tx_t gem_start_xmit(struct sk_buff *skb,
  838. struct net_device *dev)
  839. {
  840. struct gem *gp = netdev_priv(dev);
  841. int entry;
  842. u64 ctrl;
  843. ctrl = 0;
  844. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  845. const u64 csum_start_off = skb_checksum_start_offset(skb);
  846. const u64 csum_stuff_off = csum_start_off + skb->csum_offset;
  847. ctrl = (TXDCTRL_CENAB |
  848. (csum_start_off << 15) |
  849. (csum_stuff_off << 21));
  850. }
  851. if (unlikely(TX_BUFFS_AVAIL(gp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  852. /* This is a hard error, log it. */
  853. if (!netif_queue_stopped(dev)) {
  854. netif_stop_queue(dev);
  855. netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
  856. }
  857. return NETDEV_TX_BUSY;
  858. }
  859. entry = gp->tx_new;
  860. gp->tx_skbs[entry] = skb;
  861. if (skb_shinfo(skb)->nr_frags == 0) {
  862. struct gem_txd *txd = &gp->init_block->txd[entry];
  863. dma_addr_t mapping;
  864. u32 len;
  865. len = skb->len;
  866. mapping = pci_map_page(gp->pdev,
  867. virt_to_page(skb->data),
  868. offset_in_page(skb->data),
  869. len, PCI_DMA_TODEVICE);
  870. ctrl |= TXDCTRL_SOF | TXDCTRL_EOF | len;
  871. if (gem_intme(entry))
  872. ctrl |= TXDCTRL_INTME;
  873. txd->buffer = cpu_to_le64(mapping);
  874. dma_wmb();
  875. txd->control_word = cpu_to_le64(ctrl);
  876. entry = NEXT_TX(entry);
  877. } else {
  878. struct gem_txd *txd;
  879. u32 first_len;
  880. u64 intme;
  881. dma_addr_t first_mapping;
  882. int frag, first_entry = entry;
  883. intme = 0;
  884. if (gem_intme(entry))
  885. intme |= TXDCTRL_INTME;
  886. /* We must give this initial chunk to the device last.
  887. * Otherwise we could race with the device.
  888. */
  889. first_len = skb_headlen(skb);
  890. first_mapping = pci_map_page(gp->pdev, virt_to_page(skb->data),
  891. offset_in_page(skb->data),
  892. first_len, PCI_DMA_TODEVICE);
  893. entry = NEXT_TX(entry);
  894. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  895. const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  896. u32 len;
  897. dma_addr_t mapping;
  898. u64 this_ctrl;
  899. len = skb_frag_size(this_frag);
  900. mapping = skb_frag_dma_map(&gp->pdev->dev, this_frag,
  901. 0, len, DMA_TO_DEVICE);
  902. this_ctrl = ctrl;
  903. if (frag == skb_shinfo(skb)->nr_frags - 1)
  904. this_ctrl |= TXDCTRL_EOF;
  905. txd = &gp->init_block->txd[entry];
  906. txd->buffer = cpu_to_le64(mapping);
  907. dma_wmb();
  908. txd->control_word = cpu_to_le64(this_ctrl | len);
  909. if (gem_intme(entry))
  910. intme |= TXDCTRL_INTME;
  911. entry = NEXT_TX(entry);
  912. }
  913. txd = &gp->init_block->txd[first_entry];
  914. txd->buffer = cpu_to_le64(first_mapping);
  915. dma_wmb();
  916. txd->control_word =
  917. cpu_to_le64(ctrl | TXDCTRL_SOF | intme | first_len);
  918. }
  919. gp->tx_new = entry;
  920. if (unlikely(TX_BUFFS_AVAIL(gp) <= (MAX_SKB_FRAGS + 1))) {
  921. netif_stop_queue(dev);
  922. /* netif_stop_queue() must be done before checking
  923. * checking tx index in TX_BUFFS_AVAIL() below, because
  924. * in gem_tx(), we update tx_old before checking for
  925. * netif_queue_stopped().
  926. */
  927. smp_mb();
  928. if (TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  929. netif_wake_queue(dev);
  930. }
  931. if (netif_msg_tx_queued(gp))
  932. printk(KERN_DEBUG "%s: tx queued, slot %d, skblen %d\n",
  933. dev->name, entry, skb->len);
  934. mb();
  935. writel(gp->tx_new, gp->regs + TXDMA_KICK);
  936. return NETDEV_TX_OK;
  937. }
  938. static void gem_pcs_reset(struct gem *gp)
  939. {
  940. int limit;
  941. u32 val;
  942. /* Reset PCS unit. */
  943. val = readl(gp->regs + PCS_MIICTRL);
  944. val |= PCS_MIICTRL_RST;
  945. writel(val, gp->regs + PCS_MIICTRL);
  946. limit = 32;
  947. while (readl(gp->regs + PCS_MIICTRL) & PCS_MIICTRL_RST) {
  948. udelay(100);
  949. if (limit-- <= 0)
  950. break;
  951. }
  952. if (limit < 0)
  953. netdev_warn(gp->dev, "PCS reset bit would not clear\n");
  954. }
  955. static void gem_pcs_reinit_adv(struct gem *gp)
  956. {
  957. u32 val;
  958. /* Make sure PCS is disabled while changing advertisement
  959. * configuration.
  960. */
  961. val = readl(gp->regs + PCS_CFG);
  962. val &= ~(PCS_CFG_ENABLE | PCS_CFG_TO);
  963. writel(val, gp->regs + PCS_CFG);
  964. /* Advertise all capabilities except asymmetric
  965. * pause.
  966. */
  967. val = readl(gp->regs + PCS_MIIADV);
  968. val |= (PCS_MIIADV_FD | PCS_MIIADV_HD |
  969. PCS_MIIADV_SP | PCS_MIIADV_AP);
  970. writel(val, gp->regs + PCS_MIIADV);
  971. /* Enable and restart auto-negotiation, disable wrapback/loopback,
  972. * and re-enable PCS.
  973. */
  974. val = readl(gp->regs + PCS_MIICTRL);
  975. val |= (PCS_MIICTRL_RAN | PCS_MIICTRL_ANE);
  976. val &= ~PCS_MIICTRL_WB;
  977. writel(val, gp->regs + PCS_MIICTRL);
  978. val = readl(gp->regs + PCS_CFG);
  979. val |= PCS_CFG_ENABLE;
  980. writel(val, gp->regs + PCS_CFG);
  981. /* Make sure serialink loopback is off. The meaning
  982. * of this bit is logically inverted based upon whether
  983. * you are in Serialink or SERDES mode.
  984. */
  985. val = readl(gp->regs + PCS_SCTRL);
  986. if (gp->phy_type == phy_serialink)
  987. val &= ~PCS_SCTRL_LOOP;
  988. else
  989. val |= PCS_SCTRL_LOOP;
  990. writel(val, gp->regs + PCS_SCTRL);
  991. }
  992. #define STOP_TRIES 32
  993. static void gem_reset(struct gem *gp)
  994. {
  995. int limit;
  996. u32 val;
  997. /* Make sure we won't get any more interrupts */
  998. writel(0xffffffff, gp->regs + GREG_IMASK);
  999. /* Reset the chip */
  1000. writel(gp->swrst_base | GREG_SWRST_TXRST | GREG_SWRST_RXRST,
  1001. gp->regs + GREG_SWRST);
  1002. limit = STOP_TRIES;
  1003. do {
  1004. udelay(20);
  1005. val = readl(gp->regs + GREG_SWRST);
  1006. if (limit-- <= 0)
  1007. break;
  1008. } while (val & (GREG_SWRST_TXRST | GREG_SWRST_RXRST));
  1009. if (limit < 0)
  1010. netdev_err(gp->dev, "SW reset is ghetto\n");
  1011. if (gp->phy_type == phy_serialink || gp->phy_type == phy_serdes)
  1012. gem_pcs_reinit_adv(gp);
  1013. }
  1014. static void gem_start_dma(struct gem *gp)
  1015. {
  1016. u32 val;
  1017. /* We are ready to rock, turn everything on. */
  1018. val = readl(gp->regs + TXDMA_CFG);
  1019. writel(val | TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1020. val = readl(gp->regs + RXDMA_CFG);
  1021. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1022. val = readl(gp->regs + MAC_TXCFG);
  1023. writel(val | MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1024. val = readl(gp->regs + MAC_RXCFG);
  1025. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1026. (void) readl(gp->regs + MAC_RXCFG);
  1027. udelay(100);
  1028. gem_enable_ints(gp);
  1029. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1030. }
  1031. /* DMA won't be actually stopped before about 4ms tho ...
  1032. */
  1033. static void gem_stop_dma(struct gem *gp)
  1034. {
  1035. u32 val;
  1036. /* We are done rocking, turn everything off. */
  1037. val = readl(gp->regs + TXDMA_CFG);
  1038. writel(val & ~TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1039. val = readl(gp->regs + RXDMA_CFG);
  1040. writel(val & ~RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1041. val = readl(gp->regs + MAC_TXCFG);
  1042. writel(val & ~MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1043. val = readl(gp->regs + MAC_RXCFG);
  1044. writel(val & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1045. (void) readl(gp->regs + MAC_RXCFG);
  1046. /* Need to wait a bit ... done by the caller */
  1047. }
  1048. // XXX dbl check what that function should do when called on PCS PHY
  1049. static void gem_begin_auto_negotiation(struct gem *gp, struct ethtool_cmd *ep)
  1050. {
  1051. u32 advertise, features;
  1052. int autoneg;
  1053. int speed;
  1054. int duplex;
  1055. if (gp->phy_type != phy_mii_mdio0 &&
  1056. gp->phy_type != phy_mii_mdio1)
  1057. goto non_mii;
  1058. /* Setup advertise */
  1059. if (found_mii_phy(gp))
  1060. features = gp->phy_mii.def->features;
  1061. else
  1062. features = 0;
  1063. advertise = features & ADVERTISE_MASK;
  1064. if (gp->phy_mii.advertising != 0)
  1065. advertise &= gp->phy_mii.advertising;
  1066. autoneg = gp->want_autoneg;
  1067. speed = gp->phy_mii.speed;
  1068. duplex = gp->phy_mii.duplex;
  1069. /* Setup link parameters */
  1070. if (!ep)
  1071. goto start_aneg;
  1072. if (ep->autoneg == AUTONEG_ENABLE) {
  1073. advertise = ep->advertising;
  1074. autoneg = 1;
  1075. } else {
  1076. autoneg = 0;
  1077. speed = ethtool_cmd_speed(ep);
  1078. duplex = ep->duplex;
  1079. }
  1080. start_aneg:
  1081. /* Sanitize settings based on PHY capabilities */
  1082. if ((features & SUPPORTED_Autoneg) == 0)
  1083. autoneg = 0;
  1084. if (speed == SPEED_1000 &&
  1085. !(features & (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)))
  1086. speed = SPEED_100;
  1087. if (speed == SPEED_100 &&
  1088. !(features & (SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full)))
  1089. speed = SPEED_10;
  1090. if (duplex == DUPLEX_FULL &&
  1091. !(features & (SUPPORTED_1000baseT_Full |
  1092. SUPPORTED_100baseT_Full |
  1093. SUPPORTED_10baseT_Full)))
  1094. duplex = DUPLEX_HALF;
  1095. if (speed == 0)
  1096. speed = SPEED_10;
  1097. /* If we are asleep, we don't try to actually setup the PHY, we
  1098. * just store the settings
  1099. */
  1100. if (!netif_device_present(gp->dev)) {
  1101. gp->phy_mii.autoneg = gp->want_autoneg = autoneg;
  1102. gp->phy_mii.speed = speed;
  1103. gp->phy_mii.duplex = duplex;
  1104. return;
  1105. }
  1106. /* Configure PHY & start aneg */
  1107. gp->want_autoneg = autoneg;
  1108. if (autoneg) {
  1109. if (found_mii_phy(gp))
  1110. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, advertise);
  1111. gp->lstate = link_aneg;
  1112. } else {
  1113. if (found_mii_phy(gp))
  1114. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, speed, duplex);
  1115. gp->lstate = link_force_ok;
  1116. }
  1117. non_mii:
  1118. gp->timer_ticks = 0;
  1119. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1120. }
  1121. /* A link-up condition has occurred, initialize and enable the
  1122. * rest of the chip.
  1123. */
  1124. static int gem_set_link_modes(struct gem *gp)
  1125. {
  1126. struct netdev_queue *txq = netdev_get_tx_queue(gp->dev, 0);
  1127. int full_duplex, speed, pause;
  1128. u32 val;
  1129. full_duplex = 0;
  1130. speed = SPEED_10;
  1131. pause = 0;
  1132. if (found_mii_phy(gp)) {
  1133. if (gp->phy_mii.def->ops->read_link(&gp->phy_mii))
  1134. return 1;
  1135. full_duplex = (gp->phy_mii.duplex == DUPLEX_FULL);
  1136. speed = gp->phy_mii.speed;
  1137. pause = gp->phy_mii.pause;
  1138. } else if (gp->phy_type == phy_serialink ||
  1139. gp->phy_type == phy_serdes) {
  1140. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1141. if ((pcs_lpa & PCS_MIIADV_FD) || gp->phy_type == phy_serdes)
  1142. full_duplex = 1;
  1143. speed = SPEED_1000;
  1144. }
  1145. netif_info(gp, link, gp->dev, "Link is up at %d Mbps, %s-duplex\n",
  1146. speed, (full_duplex ? "full" : "half"));
  1147. /* We take the tx queue lock to avoid collisions between
  1148. * this code, the tx path and the NAPI-driven error path
  1149. */
  1150. __netif_tx_lock(txq, smp_processor_id());
  1151. val = (MAC_TXCFG_EIPG0 | MAC_TXCFG_NGU);
  1152. if (full_duplex) {
  1153. val |= (MAC_TXCFG_ICS | MAC_TXCFG_ICOLL);
  1154. } else {
  1155. /* MAC_TXCFG_NBO must be zero. */
  1156. }
  1157. writel(val, gp->regs + MAC_TXCFG);
  1158. val = (MAC_XIFCFG_OE | MAC_XIFCFG_LLED);
  1159. if (!full_duplex &&
  1160. (gp->phy_type == phy_mii_mdio0 ||
  1161. gp->phy_type == phy_mii_mdio1)) {
  1162. val |= MAC_XIFCFG_DISE;
  1163. } else if (full_duplex) {
  1164. val |= MAC_XIFCFG_FLED;
  1165. }
  1166. if (speed == SPEED_1000)
  1167. val |= (MAC_XIFCFG_GMII);
  1168. writel(val, gp->regs + MAC_XIFCFG);
  1169. /* If gigabit and half-duplex, enable carrier extension
  1170. * mode. Else, disable it.
  1171. */
  1172. if (speed == SPEED_1000 && !full_duplex) {
  1173. val = readl(gp->regs + MAC_TXCFG);
  1174. writel(val | MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1175. val = readl(gp->regs + MAC_RXCFG);
  1176. writel(val | MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1177. } else {
  1178. val = readl(gp->regs + MAC_TXCFG);
  1179. writel(val & ~MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1180. val = readl(gp->regs + MAC_RXCFG);
  1181. writel(val & ~MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1182. }
  1183. if (gp->phy_type == phy_serialink ||
  1184. gp->phy_type == phy_serdes) {
  1185. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1186. if (pcs_lpa & (PCS_MIIADV_SP | PCS_MIIADV_AP))
  1187. pause = 1;
  1188. }
  1189. if (!full_duplex)
  1190. writel(512, gp->regs + MAC_STIME);
  1191. else
  1192. writel(64, gp->regs + MAC_STIME);
  1193. val = readl(gp->regs + MAC_MCCFG);
  1194. if (pause)
  1195. val |= (MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1196. else
  1197. val &= ~(MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1198. writel(val, gp->regs + MAC_MCCFG);
  1199. gem_start_dma(gp);
  1200. __netif_tx_unlock(txq);
  1201. if (netif_msg_link(gp)) {
  1202. if (pause) {
  1203. netdev_info(gp->dev,
  1204. "Pause is enabled (rxfifo: %d off: %d on: %d)\n",
  1205. gp->rx_fifo_sz,
  1206. gp->rx_pause_off,
  1207. gp->rx_pause_on);
  1208. } else {
  1209. netdev_info(gp->dev, "Pause is disabled\n");
  1210. }
  1211. }
  1212. return 0;
  1213. }
  1214. static int gem_mdio_link_not_up(struct gem *gp)
  1215. {
  1216. switch (gp->lstate) {
  1217. case link_force_ret:
  1218. netif_info(gp, link, gp->dev,
  1219. "Autoneg failed again, keeping forced mode\n");
  1220. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii,
  1221. gp->last_forced_speed, DUPLEX_HALF);
  1222. gp->timer_ticks = 5;
  1223. gp->lstate = link_force_ok;
  1224. return 0;
  1225. case link_aneg:
  1226. /* We try forced modes after a failed aneg only on PHYs that don't
  1227. * have "magic_aneg" bit set, which means they internally do the
  1228. * while forced-mode thingy. On these, we just restart aneg
  1229. */
  1230. if (gp->phy_mii.def->magic_aneg)
  1231. return 1;
  1232. netif_info(gp, link, gp->dev, "switching to forced 100bt\n");
  1233. /* Try forced modes. */
  1234. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_100,
  1235. DUPLEX_HALF);
  1236. gp->timer_ticks = 5;
  1237. gp->lstate = link_force_try;
  1238. return 0;
  1239. case link_force_try:
  1240. /* Downgrade from 100 to 10 Mbps if necessary.
  1241. * If already at 10Mbps, warn user about the
  1242. * situation every 10 ticks.
  1243. */
  1244. if (gp->phy_mii.speed == SPEED_100) {
  1245. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_10,
  1246. DUPLEX_HALF);
  1247. gp->timer_ticks = 5;
  1248. netif_info(gp, link, gp->dev,
  1249. "switching to forced 10bt\n");
  1250. return 0;
  1251. } else
  1252. return 1;
  1253. default:
  1254. return 0;
  1255. }
  1256. }
  1257. static void gem_link_timer(unsigned long data)
  1258. {
  1259. struct gem *gp = (struct gem *) data;
  1260. struct net_device *dev = gp->dev;
  1261. int restart_aneg = 0;
  1262. /* There's no point doing anything if we're going to be reset */
  1263. if (gp->reset_task_pending)
  1264. return;
  1265. if (gp->phy_type == phy_serialink ||
  1266. gp->phy_type == phy_serdes) {
  1267. u32 val = readl(gp->regs + PCS_MIISTAT);
  1268. if (!(val & PCS_MIISTAT_LS))
  1269. val = readl(gp->regs + PCS_MIISTAT);
  1270. if ((val & PCS_MIISTAT_LS) != 0) {
  1271. if (gp->lstate == link_up)
  1272. goto restart;
  1273. gp->lstate = link_up;
  1274. netif_carrier_on(dev);
  1275. (void)gem_set_link_modes(gp);
  1276. }
  1277. goto restart;
  1278. }
  1279. if (found_mii_phy(gp) && gp->phy_mii.def->ops->poll_link(&gp->phy_mii)) {
  1280. /* Ok, here we got a link. If we had it due to a forced
  1281. * fallback, and we were configured for autoneg, we do
  1282. * retry a short autoneg pass. If you know your hub is
  1283. * broken, use ethtool ;)
  1284. */
  1285. if (gp->lstate == link_force_try && gp->want_autoneg) {
  1286. gp->lstate = link_force_ret;
  1287. gp->last_forced_speed = gp->phy_mii.speed;
  1288. gp->timer_ticks = 5;
  1289. if (netif_msg_link(gp))
  1290. netdev_info(dev,
  1291. "Got link after fallback, retrying autoneg once...\n");
  1292. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, gp->phy_mii.advertising);
  1293. } else if (gp->lstate != link_up) {
  1294. gp->lstate = link_up;
  1295. netif_carrier_on(dev);
  1296. if (gem_set_link_modes(gp))
  1297. restart_aneg = 1;
  1298. }
  1299. } else {
  1300. /* If the link was previously up, we restart the
  1301. * whole process
  1302. */
  1303. if (gp->lstate == link_up) {
  1304. gp->lstate = link_down;
  1305. netif_info(gp, link, dev, "Link down\n");
  1306. netif_carrier_off(dev);
  1307. gem_schedule_reset(gp);
  1308. /* The reset task will restart the timer */
  1309. return;
  1310. } else if (++gp->timer_ticks > 10) {
  1311. if (found_mii_phy(gp))
  1312. restart_aneg = gem_mdio_link_not_up(gp);
  1313. else
  1314. restart_aneg = 1;
  1315. }
  1316. }
  1317. if (restart_aneg) {
  1318. gem_begin_auto_negotiation(gp, NULL);
  1319. return;
  1320. }
  1321. restart:
  1322. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1323. }
  1324. static void gem_clean_rings(struct gem *gp)
  1325. {
  1326. struct gem_init_block *gb = gp->init_block;
  1327. struct sk_buff *skb;
  1328. int i;
  1329. dma_addr_t dma_addr;
  1330. for (i = 0; i < RX_RING_SIZE; i++) {
  1331. struct gem_rxd *rxd;
  1332. rxd = &gb->rxd[i];
  1333. if (gp->rx_skbs[i] != NULL) {
  1334. skb = gp->rx_skbs[i];
  1335. dma_addr = le64_to_cpu(rxd->buffer);
  1336. pci_unmap_page(gp->pdev, dma_addr,
  1337. RX_BUF_ALLOC_SIZE(gp),
  1338. PCI_DMA_FROMDEVICE);
  1339. dev_kfree_skb_any(skb);
  1340. gp->rx_skbs[i] = NULL;
  1341. }
  1342. rxd->status_word = 0;
  1343. dma_wmb();
  1344. rxd->buffer = 0;
  1345. }
  1346. for (i = 0; i < TX_RING_SIZE; i++) {
  1347. if (gp->tx_skbs[i] != NULL) {
  1348. struct gem_txd *txd;
  1349. int frag;
  1350. skb = gp->tx_skbs[i];
  1351. gp->tx_skbs[i] = NULL;
  1352. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1353. int ent = i & (TX_RING_SIZE - 1);
  1354. txd = &gb->txd[ent];
  1355. dma_addr = le64_to_cpu(txd->buffer);
  1356. pci_unmap_page(gp->pdev, dma_addr,
  1357. le64_to_cpu(txd->control_word) &
  1358. TXDCTRL_BUFSZ, PCI_DMA_TODEVICE);
  1359. if (frag != skb_shinfo(skb)->nr_frags)
  1360. i++;
  1361. }
  1362. dev_kfree_skb_any(skb);
  1363. }
  1364. }
  1365. }
  1366. static void gem_init_rings(struct gem *gp)
  1367. {
  1368. struct gem_init_block *gb = gp->init_block;
  1369. struct net_device *dev = gp->dev;
  1370. int i;
  1371. dma_addr_t dma_addr;
  1372. gp->rx_new = gp->rx_old = gp->tx_new = gp->tx_old = 0;
  1373. gem_clean_rings(gp);
  1374. gp->rx_buf_sz = max(dev->mtu + ETH_HLEN + VLAN_HLEN,
  1375. (unsigned)VLAN_ETH_FRAME_LEN);
  1376. for (i = 0; i < RX_RING_SIZE; i++) {
  1377. struct sk_buff *skb;
  1378. struct gem_rxd *rxd = &gb->rxd[i];
  1379. skb = gem_alloc_skb(dev, RX_BUF_ALLOC_SIZE(gp), GFP_KERNEL);
  1380. if (!skb) {
  1381. rxd->buffer = 0;
  1382. rxd->status_word = 0;
  1383. continue;
  1384. }
  1385. gp->rx_skbs[i] = skb;
  1386. skb_put(skb, (gp->rx_buf_sz + RX_OFFSET));
  1387. dma_addr = pci_map_page(gp->pdev,
  1388. virt_to_page(skb->data),
  1389. offset_in_page(skb->data),
  1390. RX_BUF_ALLOC_SIZE(gp),
  1391. PCI_DMA_FROMDEVICE);
  1392. rxd->buffer = cpu_to_le64(dma_addr);
  1393. dma_wmb();
  1394. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  1395. skb_reserve(skb, RX_OFFSET);
  1396. }
  1397. for (i = 0; i < TX_RING_SIZE; i++) {
  1398. struct gem_txd *txd = &gb->txd[i];
  1399. txd->control_word = 0;
  1400. dma_wmb();
  1401. txd->buffer = 0;
  1402. }
  1403. wmb();
  1404. }
  1405. /* Init PHY interface and start link poll state machine */
  1406. static void gem_init_phy(struct gem *gp)
  1407. {
  1408. u32 mifcfg;
  1409. /* Revert MIF CFG setting done on stop_phy */
  1410. mifcfg = readl(gp->regs + MIF_CFG);
  1411. mifcfg &= ~MIF_CFG_BBMODE;
  1412. writel(mifcfg, gp->regs + MIF_CFG);
  1413. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1414. int i;
  1415. /* Those delay sucks, the HW seem to love them though, I'll
  1416. * serisouly consider breaking some locks here to be able
  1417. * to schedule instead
  1418. */
  1419. for (i = 0; i < 3; i++) {
  1420. #ifdef CONFIG_PPC_PMAC
  1421. pmac_call_feature(PMAC_FTR_GMAC_PHY_RESET, gp->of_node, 0, 0);
  1422. msleep(20);
  1423. #endif
  1424. /* Some PHYs used by apple have problem getting back to us,
  1425. * we do an additional reset here
  1426. */
  1427. sungem_phy_write(gp, MII_BMCR, BMCR_RESET);
  1428. msleep(20);
  1429. if (sungem_phy_read(gp, MII_BMCR) != 0xffff)
  1430. break;
  1431. if (i == 2)
  1432. netdev_warn(gp->dev, "GMAC PHY not responding !\n");
  1433. }
  1434. }
  1435. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  1436. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1437. u32 val;
  1438. /* Init datapath mode register. */
  1439. if (gp->phy_type == phy_mii_mdio0 ||
  1440. gp->phy_type == phy_mii_mdio1) {
  1441. val = PCS_DMODE_MGM;
  1442. } else if (gp->phy_type == phy_serialink) {
  1443. val = PCS_DMODE_SM | PCS_DMODE_GMOE;
  1444. } else {
  1445. val = PCS_DMODE_ESM;
  1446. }
  1447. writel(val, gp->regs + PCS_DMODE);
  1448. }
  1449. if (gp->phy_type == phy_mii_mdio0 ||
  1450. gp->phy_type == phy_mii_mdio1) {
  1451. /* Reset and detect MII PHY */
  1452. sungem_phy_probe(&gp->phy_mii, gp->mii_phy_addr);
  1453. /* Init PHY */
  1454. if (gp->phy_mii.def && gp->phy_mii.def->ops->init)
  1455. gp->phy_mii.def->ops->init(&gp->phy_mii);
  1456. } else {
  1457. gem_pcs_reset(gp);
  1458. gem_pcs_reinit_adv(gp);
  1459. }
  1460. /* Default aneg parameters */
  1461. gp->timer_ticks = 0;
  1462. gp->lstate = link_down;
  1463. netif_carrier_off(gp->dev);
  1464. /* Print things out */
  1465. if (gp->phy_type == phy_mii_mdio0 ||
  1466. gp->phy_type == phy_mii_mdio1)
  1467. netdev_info(gp->dev, "Found %s PHY\n",
  1468. gp->phy_mii.def ? gp->phy_mii.def->name : "no");
  1469. gem_begin_auto_negotiation(gp, NULL);
  1470. }
  1471. static void gem_init_dma(struct gem *gp)
  1472. {
  1473. u64 desc_dma = (u64) gp->gblock_dvma;
  1474. u32 val;
  1475. val = (TXDMA_CFG_BASE | (0x7ff << 10) | TXDMA_CFG_PMODE);
  1476. writel(val, gp->regs + TXDMA_CFG);
  1477. writel(desc_dma >> 32, gp->regs + TXDMA_DBHI);
  1478. writel(desc_dma & 0xffffffff, gp->regs + TXDMA_DBLOW);
  1479. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  1480. writel(0, gp->regs + TXDMA_KICK);
  1481. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  1482. (ETH_HLEN << 13) | RXDMA_CFG_FTHRESH_128);
  1483. writel(val, gp->regs + RXDMA_CFG);
  1484. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  1485. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  1486. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1487. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  1488. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  1489. writel(val, gp->regs + RXDMA_PTHRESH);
  1490. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  1491. writel(((5 & RXDMA_BLANK_IPKTS) |
  1492. ((8 << 12) & RXDMA_BLANK_ITIME)),
  1493. gp->regs + RXDMA_BLANK);
  1494. else
  1495. writel(((5 & RXDMA_BLANK_IPKTS) |
  1496. ((4 << 12) & RXDMA_BLANK_ITIME)),
  1497. gp->regs + RXDMA_BLANK);
  1498. }
  1499. static u32 gem_setup_multicast(struct gem *gp)
  1500. {
  1501. u32 rxcfg = 0;
  1502. int i;
  1503. if ((gp->dev->flags & IFF_ALLMULTI) ||
  1504. (netdev_mc_count(gp->dev) > 256)) {
  1505. for (i=0; i<16; i++)
  1506. writel(0xffff, gp->regs + MAC_HASH0 + (i << 2));
  1507. rxcfg |= MAC_RXCFG_HFE;
  1508. } else if (gp->dev->flags & IFF_PROMISC) {
  1509. rxcfg |= MAC_RXCFG_PROM;
  1510. } else {
  1511. u16 hash_table[16];
  1512. u32 crc;
  1513. struct netdev_hw_addr *ha;
  1514. int i;
  1515. memset(hash_table, 0, sizeof(hash_table));
  1516. netdev_for_each_mc_addr(ha, gp->dev) {
  1517. crc = ether_crc_le(6, ha->addr);
  1518. crc >>= 24;
  1519. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  1520. }
  1521. for (i=0; i<16; i++)
  1522. writel(hash_table[i], gp->regs + MAC_HASH0 + (i << 2));
  1523. rxcfg |= MAC_RXCFG_HFE;
  1524. }
  1525. return rxcfg;
  1526. }
  1527. static void gem_init_mac(struct gem *gp)
  1528. {
  1529. unsigned char *e = &gp->dev->dev_addr[0];
  1530. writel(0x1bf0, gp->regs + MAC_SNDPAUSE);
  1531. writel(0x00, gp->regs + MAC_IPG0);
  1532. writel(0x08, gp->regs + MAC_IPG1);
  1533. writel(0x04, gp->regs + MAC_IPG2);
  1534. writel(0x40, gp->regs + MAC_STIME);
  1535. writel(0x40, gp->regs + MAC_MINFSZ);
  1536. /* Ethernet payload + header + FCS + optional VLAN tag. */
  1537. writel(0x20000000 | (gp->rx_buf_sz + 4), gp->regs + MAC_MAXFSZ);
  1538. writel(0x07, gp->regs + MAC_PASIZE);
  1539. writel(0x04, gp->regs + MAC_JAMSIZE);
  1540. writel(0x10, gp->regs + MAC_ATTLIM);
  1541. writel(0x8808, gp->regs + MAC_MCTYPE);
  1542. writel((e[5] | (e[4] << 8)) & 0x3ff, gp->regs + MAC_RANDSEED);
  1543. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  1544. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  1545. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  1546. writel(0, gp->regs + MAC_ADDR3);
  1547. writel(0, gp->regs + MAC_ADDR4);
  1548. writel(0, gp->regs + MAC_ADDR5);
  1549. writel(0x0001, gp->regs + MAC_ADDR6);
  1550. writel(0xc200, gp->regs + MAC_ADDR7);
  1551. writel(0x0180, gp->regs + MAC_ADDR8);
  1552. writel(0, gp->regs + MAC_AFILT0);
  1553. writel(0, gp->regs + MAC_AFILT1);
  1554. writel(0, gp->regs + MAC_AFILT2);
  1555. writel(0, gp->regs + MAC_AF21MSK);
  1556. writel(0, gp->regs + MAC_AF0MSK);
  1557. gp->mac_rx_cfg = gem_setup_multicast(gp);
  1558. #ifdef STRIP_FCS
  1559. gp->mac_rx_cfg |= MAC_RXCFG_SFCS;
  1560. #endif
  1561. writel(0, gp->regs + MAC_NCOLL);
  1562. writel(0, gp->regs + MAC_FASUCC);
  1563. writel(0, gp->regs + MAC_ECOLL);
  1564. writel(0, gp->regs + MAC_LCOLL);
  1565. writel(0, gp->regs + MAC_DTIMER);
  1566. writel(0, gp->regs + MAC_PATMPS);
  1567. writel(0, gp->regs + MAC_RFCTR);
  1568. writel(0, gp->regs + MAC_LERR);
  1569. writel(0, gp->regs + MAC_AERR);
  1570. writel(0, gp->regs + MAC_FCSERR);
  1571. writel(0, gp->regs + MAC_RXCVERR);
  1572. /* Clear RX/TX/MAC/XIF config, we will set these up and enable
  1573. * them once a link is established.
  1574. */
  1575. writel(0, gp->regs + MAC_TXCFG);
  1576. writel(gp->mac_rx_cfg, gp->regs + MAC_RXCFG);
  1577. writel(0, gp->regs + MAC_MCCFG);
  1578. writel(0, gp->regs + MAC_XIFCFG);
  1579. /* Setup MAC interrupts. We want to get all of the interesting
  1580. * counter expiration events, but we do not want to hear about
  1581. * normal rx/tx as the DMA engine tells us that.
  1582. */
  1583. writel(MAC_TXSTAT_XMIT, gp->regs + MAC_TXMASK);
  1584. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  1585. /* Don't enable even the PAUSE interrupts for now, we
  1586. * make no use of those events other than to record them.
  1587. */
  1588. writel(0xffffffff, gp->regs + MAC_MCMASK);
  1589. /* Don't enable GEM's WOL in normal operations
  1590. */
  1591. if (gp->has_wol)
  1592. writel(0, gp->regs + WOL_WAKECSR);
  1593. }
  1594. static void gem_init_pause_thresholds(struct gem *gp)
  1595. {
  1596. u32 cfg;
  1597. /* Calculate pause thresholds. Setting the OFF threshold to the
  1598. * full RX fifo size effectively disables PAUSE generation which
  1599. * is what we do for 10/100 only GEMs which have FIFOs too small
  1600. * to make real gains from PAUSE.
  1601. */
  1602. if (gp->rx_fifo_sz <= (2 * 1024)) {
  1603. gp->rx_pause_off = gp->rx_pause_on = gp->rx_fifo_sz;
  1604. } else {
  1605. int max_frame = (gp->rx_buf_sz + 4 + 64) & ~63;
  1606. int off = (gp->rx_fifo_sz - (max_frame * 2));
  1607. int on = off - max_frame;
  1608. gp->rx_pause_off = off;
  1609. gp->rx_pause_on = on;
  1610. }
  1611. /* Configure the chip "burst" DMA mode & enable some
  1612. * HW bug fixes on Apple version
  1613. */
  1614. cfg = 0;
  1615. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE)
  1616. cfg |= GREG_CFG_RONPAULBIT | GREG_CFG_ENBUG2FIX;
  1617. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_ALPHA)
  1618. cfg |= GREG_CFG_IBURST;
  1619. #endif
  1620. cfg |= ((31 << 1) & GREG_CFG_TXDMALIM);
  1621. cfg |= ((31 << 6) & GREG_CFG_RXDMALIM);
  1622. writel(cfg, gp->regs + GREG_CFG);
  1623. /* If Infinite Burst didn't stick, then use different
  1624. * thresholds (and Apple bug fixes don't exist)
  1625. */
  1626. if (!(readl(gp->regs + GREG_CFG) & GREG_CFG_IBURST)) {
  1627. cfg = ((2 << 1) & GREG_CFG_TXDMALIM);
  1628. cfg |= ((8 << 6) & GREG_CFG_RXDMALIM);
  1629. writel(cfg, gp->regs + GREG_CFG);
  1630. }
  1631. }
  1632. static int gem_check_invariants(struct gem *gp)
  1633. {
  1634. struct pci_dev *pdev = gp->pdev;
  1635. u32 mif_cfg;
  1636. /* On Apple's sungem, we can't rely on registers as the chip
  1637. * was been powered down by the firmware. The PHY is looked
  1638. * up later on.
  1639. */
  1640. if (pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1641. gp->phy_type = phy_mii_mdio0;
  1642. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1643. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1644. gp->swrst_base = 0;
  1645. mif_cfg = readl(gp->regs + MIF_CFG);
  1646. mif_cfg &= ~(MIF_CFG_PSELECT|MIF_CFG_POLL|MIF_CFG_BBMODE|MIF_CFG_MDI1);
  1647. mif_cfg |= MIF_CFG_MDI0;
  1648. writel(mif_cfg, gp->regs + MIF_CFG);
  1649. writel(PCS_DMODE_MGM, gp->regs + PCS_DMODE);
  1650. writel(MAC_XIFCFG_OE, gp->regs + MAC_XIFCFG);
  1651. /* We hard-code the PHY address so we can properly bring it out of
  1652. * reset later on, we can't really probe it at this point, though
  1653. * that isn't an issue.
  1654. */
  1655. if (gp->pdev->device == PCI_DEVICE_ID_APPLE_K2_GMAC)
  1656. gp->mii_phy_addr = 1;
  1657. else
  1658. gp->mii_phy_addr = 0;
  1659. return 0;
  1660. }
  1661. mif_cfg = readl(gp->regs + MIF_CFG);
  1662. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  1663. pdev->device == PCI_DEVICE_ID_SUN_RIO_GEM) {
  1664. /* One of the MII PHYs _must_ be present
  1665. * as this chip has no gigabit PHY.
  1666. */
  1667. if ((mif_cfg & (MIF_CFG_MDI0 | MIF_CFG_MDI1)) == 0) {
  1668. pr_err("RIO GEM lacks MII phy, mif_cfg[%08x]\n",
  1669. mif_cfg);
  1670. return -1;
  1671. }
  1672. }
  1673. /* Determine initial PHY interface type guess. MDIO1 is the
  1674. * external PHY and thus takes precedence over MDIO0.
  1675. */
  1676. if (mif_cfg & MIF_CFG_MDI1) {
  1677. gp->phy_type = phy_mii_mdio1;
  1678. mif_cfg |= MIF_CFG_PSELECT;
  1679. writel(mif_cfg, gp->regs + MIF_CFG);
  1680. } else if (mif_cfg & MIF_CFG_MDI0) {
  1681. gp->phy_type = phy_mii_mdio0;
  1682. mif_cfg &= ~MIF_CFG_PSELECT;
  1683. writel(mif_cfg, gp->regs + MIF_CFG);
  1684. } else {
  1685. #ifdef CONFIG_SPARC
  1686. const char *p;
  1687. p = of_get_property(gp->of_node, "shared-pins", NULL);
  1688. if (p && !strcmp(p, "serdes"))
  1689. gp->phy_type = phy_serdes;
  1690. else
  1691. #endif
  1692. gp->phy_type = phy_serialink;
  1693. }
  1694. if (gp->phy_type == phy_mii_mdio1 ||
  1695. gp->phy_type == phy_mii_mdio0) {
  1696. int i;
  1697. for (i = 0; i < 32; i++) {
  1698. gp->mii_phy_addr = i;
  1699. if (sungem_phy_read(gp, MII_BMCR) != 0xffff)
  1700. break;
  1701. }
  1702. if (i == 32) {
  1703. if (pdev->device != PCI_DEVICE_ID_SUN_GEM) {
  1704. pr_err("RIO MII phy will not respond\n");
  1705. return -1;
  1706. }
  1707. gp->phy_type = phy_serdes;
  1708. }
  1709. }
  1710. /* Fetch the FIFO configurations now too. */
  1711. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1712. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1713. if (pdev->vendor == PCI_VENDOR_ID_SUN) {
  1714. if (pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1715. if (gp->tx_fifo_sz != (9 * 1024) ||
  1716. gp->rx_fifo_sz != (20 * 1024)) {
  1717. pr_err("GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1718. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1719. return -1;
  1720. }
  1721. gp->swrst_base = 0;
  1722. } else {
  1723. if (gp->tx_fifo_sz != (2 * 1024) ||
  1724. gp->rx_fifo_sz != (2 * 1024)) {
  1725. pr_err("RIO GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1726. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1727. return -1;
  1728. }
  1729. gp->swrst_base = (64 / 4) << GREG_SWRST_CACHE_SHIFT;
  1730. }
  1731. }
  1732. return 0;
  1733. }
  1734. static void gem_reinit_chip(struct gem *gp)
  1735. {
  1736. /* Reset the chip */
  1737. gem_reset(gp);
  1738. /* Make sure ints are disabled */
  1739. gem_disable_ints(gp);
  1740. /* Allocate & setup ring buffers */
  1741. gem_init_rings(gp);
  1742. /* Configure pause thresholds */
  1743. gem_init_pause_thresholds(gp);
  1744. /* Init DMA & MAC engines */
  1745. gem_init_dma(gp);
  1746. gem_init_mac(gp);
  1747. }
  1748. static void gem_stop_phy(struct gem *gp, int wol)
  1749. {
  1750. u32 mifcfg;
  1751. /* Let the chip settle down a bit, it seems that helps
  1752. * for sleep mode on some models
  1753. */
  1754. msleep(10);
  1755. /* Make sure we aren't polling PHY status change. We
  1756. * don't currently use that feature though
  1757. */
  1758. mifcfg = readl(gp->regs + MIF_CFG);
  1759. mifcfg &= ~MIF_CFG_POLL;
  1760. writel(mifcfg, gp->regs + MIF_CFG);
  1761. if (wol && gp->has_wol) {
  1762. unsigned char *e = &gp->dev->dev_addr[0];
  1763. u32 csr;
  1764. /* Setup wake-on-lan for MAGIC packet */
  1765. writel(MAC_RXCFG_HFE | MAC_RXCFG_SFCS | MAC_RXCFG_ENAB,
  1766. gp->regs + MAC_RXCFG);
  1767. writel((e[4] << 8) | e[5], gp->regs + WOL_MATCH0);
  1768. writel((e[2] << 8) | e[3], gp->regs + WOL_MATCH1);
  1769. writel((e[0] << 8) | e[1], gp->regs + WOL_MATCH2);
  1770. writel(WOL_MCOUNT_N | WOL_MCOUNT_M, gp->regs + WOL_MCOUNT);
  1771. csr = WOL_WAKECSR_ENABLE;
  1772. if ((readl(gp->regs + MAC_XIFCFG) & MAC_XIFCFG_GMII) == 0)
  1773. csr |= WOL_WAKECSR_MII;
  1774. writel(csr, gp->regs + WOL_WAKECSR);
  1775. } else {
  1776. writel(0, gp->regs + MAC_RXCFG);
  1777. (void)readl(gp->regs + MAC_RXCFG);
  1778. /* Machine sleep will die in strange ways if we
  1779. * dont wait a bit here, looks like the chip takes
  1780. * some time to really shut down
  1781. */
  1782. msleep(10);
  1783. }
  1784. writel(0, gp->regs + MAC_TXCFG);
  1785. writel(0, gp->regs + MAC_XIFCFG);
  1786. writel(0, gp->regs + TXDMA_CFG);
  1787. writel(0, gp->regs + RXDMA_CFG);
  1788. if (!wol) {
  1789. gem_reset(gp);
  1790. writel(MAC_TXRST_CMD, gp->regs + MAC_TXRST);
  1791. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  1792. if (found_mii_phy(gp) && gp->phy_mii.def->ops->suspend)
  1793. gp->phy_mii.def->ops->suspend(&gp->phy_mii);
  1794. /* According to Apple, we must set the MDIO pins to this begnign
  1795. * state or we may 1) eat more current, 2) damage some PHYs
  1796. */
  1797. writel(mifcfg | MIF_CFG_BBMODE, gp->regs + MIF_CFG);
  1798. writel(0, gp->regs + MIF_BBCLK);
  1799. writel(0, gp->regs + MIF_BBDATA);
  1800. writel(0, gp->regs + MIF_BBOENAB);
  1801. writel(MAC_XIFCFG_GMII | MAC_XIFCFG_LBCK, gp->regs + MAC_XIFCFG);
  1802. (void) readl(gp->regs + MAC_XIFCFG);
  1803. }
  1804. }
  1805. static int gem_do_start(struct net_device *dev)
  1806. {
  1807. struct gem *gp = netdev_priv(dev);
  1808. int rc;
  1809. /* Enable the cell */
  1810. gem_get_cell(gp);
  1811. /* Make sure PCI access and bus master are enabled */
  1812. rc = pci_enable_device(gp->pdev);
  1813. if (rc) {
  1814. netdev_err(dev, "Failed to enable chip on PCI bus !\n");
  1815. /* Put cell and forget it for now, it will be considered as
  1816. * still asleep, a new sleep cycle may bring it back
  1817. */
  1818. gem_put_cell(gp);
  1819. return -ENXIO;
  1820. }
  1821. pci_set_master(gp->pdev);
  1822. /* Init & setup chip hardware */
  1823. gem_reinit_chip(gp);
  1824. /* An interrupt might come in handy */
  1825. rc = request_irq(gp->pdev->irq, gem_interrupt,
  1826. IRQF_SHARED, dev->name, (void *)dev);
  1827. if (rc) {
  1828. netdev_err(dev, "failed to request irq !\n");
  1829. gem_reset(gp);
  1830. gem_clean_rings(gp);
  1831. gem_put_cell(gp);
  1832. return rc;
  1833. }
  1834. /* Mark us as attached again if we come from resume(), this has
  1835. * no effect if we weren't detached and needs to be done now.
  1836. */
  1837. netif_device_attach(dev);
  1838. /* Restart NAPI & queues */
  1839. gem_netif_start(gp);
  1840. /* Detect & init PHY, start autoneg etc... this will
  1841. * eventually result in starting DMA operations when
  1842. * the link is up
  1843. */
  1844. gem_init_phy(gp);
  1845. return 0;
  1846. }
  1847. static void gem_do_stop(struct net_device *dev, int wol)
  1848. {
  1849. struct gem *gp = netdev_priv(dev);
  1850. /* Stop NAPI and stop tx queue */
  1851. gem_netif_stop(gp);
  1852. /* Make sure ints are disabled. We don't care about
  1853. * synchronizing as NAPI is disabled, thus a stray
  1854. * interrupt will do nothing bad (our irq handler
  1855. * just schedules NAPI)
  1856. */
  1857. gem_disable_ints(gp);
  1858. /* Stop the link timer */
  1859. del_timer_sync(&gp->link_timer);
  1860. /* We cannot cancel the reset task while holding the
  1861. * rtnl lock, we'd get an A->B / B->A deadlock stituation
  1862. * if we did. This is not an issue however as the reset
  1863. * task is synchronized vs. us (rtnl_lock) and will do
  1864. * nothing if the device is down or suspended. We do
  1865. * still clear reset_task_pending to avoid a spurrious
  1866. * reset later on in case we do resume before it gets
  1867. * scheduled.
  1868. */
  1869. gp->reset_task_pending = 0;
  1870. /* If we are going to sleep with WOL */
  1871. gem_stop_dma(gp);
  1872. msleep(10);
  1873. if (!wol)
  1874. gem_reset(gp);
  1875. msleep(10);
  1876. /* Get rid of rings */
  1877. gem_clean_rings(gp);
  1878. /* No irq needed anymore */
  1879. free_irq(gp->pdev->irq, (void *) dev);
  1880. /* Shut the PHY down eventually and setup WOL */
  1881. gem_stop_phy(gp, wol);
  1882. /* Make sure bus master is disabled */
  1883. pci_disable_device(gp->pdev);
  1884. /* Cell not needed neither if no WOL */
  1885. if (!wol)
  1886. gem_put_cell(gp);
  1887. }
  1888. static void gem_reset_task(struct work_struct *work)
  1889. {
  1890. struct gem *gp = container_of(work, struct gem, reset_task);
  1891. /* Lock out the network stack (essentially shield ourselves
  1892. * against a racing open, close, control call, or suspend
  1893. */
  1894. rtnl_lock();
  1895. /* Skip the reset task if suspended or closed, or if it's
  1896. * been cancelled by gem_do_stop (see comment there)
  1897. */
  1898. if (!netif_device_present(gp->dev) ||
  1899. !netif_running(gp->dev) ||
  1900. !gp->reset_task_pending) {
  1901. rtnl_unlock();
  1902. return;
  1903. }
  1904. /* Stop the link timer */
  1905. del_timer_sync(&gp->link_timer);
  1906. /* Stop NAPI and tx */
  1907. gem_netif_stop(gp);
  1908. /* Reset the chip & rings */
  1909. gem_reinit_chip(gp);
  1910. if (gp->lstate == link_up)
  1911. gem_set_link_modes(gp);
  1912. /* Restart NAPI and Tx */
  1913. gem_netif_start(gp);
  1914. /* We are back ! */
  1915. gp->reset_task_pending = 0;
  1916. /* If the link is not up, restart autoneg, else restart the
  1917. * polling timer
  1918. */
  1919. if (gp->lstate != link_up)
  1920. gem_begin_auto_negotiation(gp, NULL);
  1921. else
  1922. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1923. rtnl_unlock();
  1924. }
  1925. static int gem_open(struct net_device *dev)
  1926. {
  1927. /* We allow open while suspended, we just do nothing,
  1928. * the chip will be initialized in resume()
  1929. */
  1930. if (netif_device_present(dev))
  1931. return gem_do_start(dev);
  1932. return 0;
  1933. }
  1934. static int gem_close(struct net_device *dev)
  1935. {
  1936. if (netif_device_present(dev))
  1937. gem_do_stop(dev, 0);
  1938. return 0;
  1939. }
  1940. #ifdef CONFIG_PM
  1941. static int gem_suspend(struct pci_dev *pdev, pm_message_t state)
  1942. {
  1943. struct net_device *dev = pci_get_drvdata(pdev);
  1944. struct gem *gp = netdev_priv(dev);
  1945. /* Lock the network stack first to avoid racing with open/close,
  1946. * reset task and setting calls
  1947. */
  1948. rtnl_lock();
  1949. /* Not running, mark ourselves non-present, no need for
  1950. * a lock here
  1951. */
  1952. if (!netif_running(dev)) {
  1953. netif_device_detach(dev);
  1954. rtnl_unlock();
  1955. return 0;
  1956. }
  1957. netdev_info(dev, "suspending, WakeOnLan %s\n",
  1958. (gp->wake_on_lan && netif_running(dev)) ?
  1959. "enabled" : "disabled");
  1960. /* Tell the network stack we're gone. gem_do_stop() below will
  1961. * synchronize with TX, stop NAPI etc...
  1962. */
  1963. netif_device_detach(dev);
  1964. /* Switch off chip, remember WOL setting */
  1965. gp->asleep_wol = !!gp->wake_on_lan;
  1966. gem_do_stop(dev, gp->asleep_wol);
  1967. /* Unlock the network stack */
  1968. rtnl_unlock();
  1969. return 0;
  1970. }
  1971. static int gem_resume(struct pci_dev *pdev)
  1972. {
  1973. struct net_device *dev = pci_get_drvdata(pdev);
  1974. struct gem *gp = netdev_priv(dev);
  1975. /* See locking comment in gem_suspend */
  1976. rtnl_lock();
  1977. /* Not running, mark ourselves present, no need for
  1978. * a lock here
  1979. */
  1980. if (!netif_running(dev)) {
  1981. netif_device_attach(dev);
  1982. rtnl_unlock();
  1983. return 0;
  1984. }
  1985. /* Restart chip. If that fails there isn't much we can do, we
  1986. * leave things stopped.
  1987. */
  1988. gem_do_start(dev);
  1989. /* If we had WOL enabled, the cell clock was never turned off during
  1990. * sleep, so we end up beeing unbalanced. Fix that here
  1991. */
  1992. if (gp->asleep_wol)
  1993. gem_put_cell(gp);
  1994. /* Unlock the network stack */
  1995. rtnl_unlock();
  1996. return 0;
  1997. }
  1998. #endif /* CONFIG_PM */
  1999. static struct net_device_stats *gem_get_stats(struct net_device *dev)
  2000. {
  2001. struct gem *gp = netdev_priv(dev);
  2002. /* I have seen this being called while the PM was in progress,
  2003. * so we shield against this. Let's also not poke at registers
  2004. * while the reset task is going on.
  2005. *
  2006. * TODO: Move stats collection elsewhere (link timer ?) and
  2007. * make this a nop to avoid all those synchro issues
  2008. */
  2009. if (!netif_device_present(dev) || !netif_running(dev))
  2010. goto bail;
  2011. /* Better safe than sorry... */
  2012. if (WARN_ON(!gp->cell_enabled))
  2013. goto bail;
  2014. dev->stats.rx_crc_errors += readl(gp->regs + MAC_FCSERR);
  2015. writel(0, gp->regs + MAC_FCSERR);
  2016. dev->stats.rx_frame_errors += readl(gp->regs + MAC_AERR);
  2017. writel(0, gp->regs + MAC_AERR);
  2018. dev->stats.rx_length_errors += readl(gp->regs + MAC_LERR);
  2019. writel(0, gp->regs + MAC_LERR);
  2020. dev->stats.tx_aborted_errors += readl(gp->regs + MAC_ECOLL);
  2021. dev->stats.collisions +=
  2022. (readl(gp->regs + MAC_ECOLL) + readl(gp->regs + MAC_LCOLL));
  2023. writel(0, gp->regs + MAC_ECOLL);
  2024. writel(0, gp->regs + MAC_LCOLL);
  2025. bail:
  2026. return &dev->stats;
  2027. }
  2028. static int gem_set_mac_address(struct net_device *dev, void *addr)
  2029. {
  2030. struct sockaddr *macaddr = (struct sockaddr *) addr;
  2031. struct gem *gp = netdev_priv(dev);
  2032. unsigned char *e = &dev->dev_addr[0];
  2033. if (!is_valid_ether_addr(macaddr->sa_data))
  2034. return -EADDRNOTAVAIL;
  2035. memcpy(dev->dev_addr, macaddr->sa_data, dev->addr_len);
  2036. /* We'll just catch it later when the device is up'd or resumed */
  2037. if (!netif_running(dev) || !netif_device_present(dev))
  2038. return 0;
  2039. /* Better safe than sorry... */
  2040. if (WARN_ON(!gp->cell_enabled))
  2041. return 0;
  2042. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  2043. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  2044. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  2045. return 0;
  2046. }
  2047. static void gem_set_multicast(struct net_device *dev)
  2048. {
  2049. struct gem *gp = netdev_priv(dev);
  2050. u32 rxcfg, rxcfg_new;
  2051. int limit = 10000;
  2052. if (!netif_running(dev) || !netif_device_present(dev))
  2053. return;
  2054. /* Better safe than sorry... */
  2055. if (gp->reset_task_pending || WARN_ON(!gp->cell_enabled))
  2056. return;
  2057. rxcfg = readl(gp->regs + MAC_RXCFG);
  2058. rxcfg_new = gem_setup_multicast(gp);
  2059. #ifdef STRIP_FCS
  2060. rxcfg_new |= MAC_RXCFG_SFCS;
  2061. #endif
  2062. gp->mac_rx_cfg = rxcfg_new;
  2063. writel(rxcfg & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  2064. while (readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB) {
  2065. if (!limit--)
  2066. break;
  2067. udelay(10);
  2068. }
  2069. rxcfg &= ~(MAC_RXCFG_PROM | MAC_RXCFG_HFE);
  2070. rxcfg |= rxcfg_new;
  2071. writel(rxcfg, gp->regs + MAC_RXCFG);
  2072. }
  2073. /* Jumbo-grams don't seem to work :-( */
  2074. #define GEM_MIN_MTU 68
  2075. #if 1
  2076. #define GEM_MAX_MTU 1500
  2077. #else
  2078. #define GEM_MAX_MTU 9000
  2079. #endif
  2080. static int gem_change_mtu(struct net_device *dev, int new_mtu)
  2081. {
  2082. struct gem *gp = netdev_priv(dev);
  2083. if (new_mtu < GEM_MIN_MTU || new_mtu > GEM_MAX_MTU)
  2084. return -EINVAL;
  2085. dev->mtu = new_mtu;
  2086. /* We'll just catch it later when the device is up'd or resumed */
  2087. if (!netif_running(dev) || !netif_device_present(dev))
  2088. return 0;
  2089. /* Better safe than sorry... */
  2090. if (WARN_ON(!gp->cell_enabled))
  2091. return 0;
  2092. gem_netif_stop(gp);
  2093. gem_reinit_chip(gp);
  2094. if (gp->lstate == link_up)
  2095. gem_set_link_modes(gp);
  2096. gem_netif_start(gp);
  2097. return 0;
  2098. }
  2099. static void gem_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2100. {
  2101. struct gem *gp = netdev_priv(dev);
  2102. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  2103. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  2104. strlcpy(info->bus_info, pci_name(gp->pdev), sizeof(info->bus_info));
  2105. }
  2106. static int gem_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2107. {
  2108. struct gem *gp = netdev_priv(dev);
  2109. if (gp->phy_type == phy_mii_mdio0 ||
  2110. gp->phy_type == phy_mii_mdio1) {
  2111. if (gp->phy_mii.def)
  2112. cmd->supported = gp->phy_mii.def->features;
  2113. else
  2114. cmd->supported = (SUPPORTED_10baseT_Half |
  2115. SUPPORTED_10baseT_Full);
  2116. /* XXX hardcoded stuff for now */
  2117. cmd->port = PORT_MII;
  2118. cmd->transceiver = XCVR_EXTERNAL;
  2119. cmd->phy_address = 0; /* XXX fixed PHYAD */
  2120. /* Return current PHY settings */
  2121. cmd->autoneg = gp->want_autoneg;
  2122. ethtool_cmd_speed_set(cmd, gp->phy_mii.speed);
  2123. cmd->duplex = gp->phy_mii.duplex;
  2124. cmd->advertising = gp->phy_mii.advertising;
  2125. /* If we started with a forced mode, we don't have a default
  2126. * advertise set, we need to return something sensible so
  2127. * userland can re-enable autoneg properly.
  2128. */
  2129. if (cmd->advertising == 0)
  2130. cmd->advertising = cmd->supported;
  2131. } else { // XXX PCS ?
  2132. cmd->supported =
  2133. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2134. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2135. SUPPORTED_Autoneg);
  2136. cmd->advertising = cmd->supported;
  2137. ethtool_cmd_speed_set(cmd, 0);
  2138. cmd->duplex = cmd->port = cmd->phy_address =
  2139. cmd->transceiver = cmd->autoneg = 0;
  2140. /* serdes means usually a Fibre connector, with most fixed */
  2141. if (gp->phy_type == phy_serdes) {
  2142. cmd->port = PORT_FIBRE;
  2143. cmd->supported = (SUPPORTED_1000baseT_Half |
  2144. SUPPORTED_1000baseT_Full |
  2145. SUPPORTED_FIBRE | SUPPORTED_Autoneg |
  2146. SUPPORTED_Pause | SUPPORTED_Asym_Pause);
  2147. cmd->advertising = cmd->supported;
  2148. cmd->transceiver = XCVR_INTERNAL;
  2149. if (gp->lstate == link_up)
  2150. ethtool_cmd_speed_set(cmd, SPEED_1000);
  2151. cmd->duplex = DUPLEX_FULL;
  2152. cmd->autoneg = 1;
  2153. }
  2154. }
  2155. cmd->maxtxpkt = cmd->maxrxpkt = 0;
  2156. return 0;
  2157. }
  2158. static int gem_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2159. {
  2160. struct gem *gp = netdev_priv(dev);
  2161. u32 speed = ethtool_cmd_speed(cmd);
  2162. /* Verify the settings we care about. */
  2163. if (cmd->autoneg != AUTONEG_ENABLE &&
  2164. cmd->autoneg != AUTONEG_DISABLE)
  2165. return -EINVAL;
  2166. if (cmd->autoneg == AUTONEG_ENABLE &&
  2167. cmd->advertising == 0)
  2168. return -EINVAL;
  2169. if (cmd->autoneg == AUTONEG_DISABLE &&
  2170. ((speed != SPEED_1000 &&
  2171. speed != SPEED_100 &&
  2172. speed != SPEED_10) ||
  2173. (cmd->duplex != DUPLEX_HALF &&
  2174. cmd->duplex != DUPLEX_FULL)))
  2175. return -EINVAL;
  2176. /* Apply settings and restart link process. */
  2177. if (netif_device_present(gp->dev)) {
  2178. del_timer_sync(&gp->link_timer);
  2179. gem_begin_auto_negotiation(gp, cmd);
  2180. }
  2181. return 0;
  2182. }
  2183. static int gem_nway_reset(struct net_device *dev)
  2184. {
  2185. struct gem *gp = netdev_priv(dev);
  2186. if (!gp->want_autoneg)
  2187. return -EINVAL;
  2188. /* Restart link process */
  2189. if (netif_device_present(gp->dev)) {
  2190. del_timer_sync(&gp->link_timer);
  2191. gem_begin_auto_negotiation(gp, NULL);
  2192. }
  2193. return 0;
  2194. }
  2195. static u32 gem_get_msglevel(struct net_device *dev)
  2196. {
  2197. struct gem *gp = netdev_priv(dev);
  2198. return gp->msg_enable;
  2199. }
  2200. static void gem_set_msglevel(struct net_device *dev, u32 value)
  2201. {
  2202. struct gem *gp = netdev_priv(dev);
  2203. gp->msg_enable = value;
  2204. }
  2205. /* Add more when I understand how to program the chip */
  2206. /* like WAKE_UCAST | WAKE_MCAST | WAKE_BCAST */
  2207. #define WOL_SUPPORTED_MASK (WAKE_MAGIC)
  2208. static void gem_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2209. {
  2210. struct gem *gp = netdev_priv(dev);
  2211. /* Add more when I understand how to program the chip */
  2212. if (gp->has_wol) {
  2213. wol->supported = WOL_SUPPORTED_MASK;
  2214. wol->wolopts = gp->wake_on_lan;
  2215. } else {
  2216. wol->supported = 0;
  2217. wol->wolopts = 0;
  2218. }
  2219. }
  2220. static int gem_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2221. {
  2222. struct gem *gp = netdev_priv(dev);
  2223. if (!gp->has_wol)
  2224. return -EOPNOTSUPP;
  2225. gp->wake_on_lan = wol->wolopts & WOL_SUPPORTED_MASK;
  2226. return 0;
  2227. }
  2228. static const struct ethtool_ops gem_ethtool_ops = {
  2229. .get_drvinfo = gem_get_drvinfo,
  2230. .get_link = ethtool_op_get_link,
  2231. .get_settings = gem_get_settings,
  2232. .set_settings = gem_set_settings,
  2233. .nway_reset = gem_nway_reset,
  2234. .get_msglevel = gem_get_msglevel,
  2235. .set_msglevel = gem_set_msglevel,
  2236. .get_wol = gem_get_wol,
  2237. .set_wol = gem_set_wol,
  2238. };
  2239. static int gem_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2240. {
  2241. struct gem *gp = netdev_priv(dev);
  2242. struct mii_ioctl_data *data = if_mii(ifr);
  2243. int rc = -EOPNOTSUPP;
  2244. /* For SIOCGMIIREG and SIOCSMIIREG the core checks for us that
  2245. * netif_device_present() is true and holds rtnl_lock for us
  2246. * so we have nothing to worry about
  2247. */
  2248. switch (cmd) {
  2249. case SIOCGMIIPHY: /* Get address of MII PHY in use. */
  2250. data->phy_id = gp->mii_phy_addr;
  2251. /* Fallthrough... */
  2252. case SIOCGMIIREG: /* Read MII PHY register. */
  2253. data->val_out = __sungem_phy_read(gp, data->phy_id & 0x1f,
  2254. data->reg_num & 0x1f);
  2255. rc = 0;
  2256. break;
  2257. case SIOCSMIIREG: /* Write MII PHY register. */
  2258. __sungem_phy_write(gp, data->phy_id & 0x1f, data->reg_num & 0x1f,
  2259. data->val_in);
  2260. rc = 0;
  2261. break;
  2262. }
  2263. return rc;
  2264. }
  2265. #if (!defined(CONFIG_SPARC) && !defined(CONFIG_PPC_PMAC))
  2266. /* Fetch MAC address from vital product data of PCI ROM. */
  2267. static int find_eth_addr_in_vpd(void __iomem *rom_base, int len, unsigned char *dev_addr)
  2268. {
  2269. int this_offset;
  2270. for (this_offset = 0x20; this_offset < len; this_offset++) {
  2271. void __iomem *p = rom_base + this_offset;
  2272. int i;
  2273. if (readb(p + 0) != 0x90 ||
  2274. readb(p + 1) != 0x00 ||
  2275. readb(p + 2) != 0x09 ||
  2276. readb(p + 3) != 0x4e ||
  2277. readb(p + 4) != 0x41 ||
  2278. readb(p + 5) != 0x06)
  2279. continue;
  2280. this_offset += 6;
  2281. p += 6;
  2282. for (i = 0; i < 6; i++)
  2283. dev_addr[i] = readb(p + i);
  2284. return 1;
  2285. }
  2286. return 0;
  2287. }
  2288. static void get_gem_mac_nonobp(struct pci_dev *pdev, unsigned char *dev_addr)
  2289. {
  2290. size_t size;
  2291. void __iomem *p = pci_map_rom(pdev, &size);
  2292. if (p) {
  2293. int found;
  2294. found = readb(p) == 0x55 &&
  2295. readb(p + 1) == 0xaa &&
  2296. find_eth_addr_in_vpd(p, (64 * 1024), dev_addr);
  2297. pci_unmap_rom(pdev, p);
  2298. if (found)
  2299. return;
  2300. }
  2301. /* Sun MAC prefix then 3 random bytes. */
  2302. dev_addr[0] = 0x08;
  2303. dev_addr[1] = 0x00;
  2304. dev_addr[2] = 0x20;
  2305. get_random_bytes(dev_addr + 3, 3);
  2306. }
  2307. #endif /* not Sparc and not PPC */
  2308. static int gem_get_device_address(struct gem *gp)
  2309. {
  2310. #if defined(CONFIG_SPARC) || defined(CONFIG_PPC_PMAC)
  2311. struct net_device *dev = gp->dev;
  2312. const unsigned char *addr;
  2313. addr = of_get_property(gp->of_node, "local-mac-address", NULL);
  2314. if (addr == NULL) {
  2315. #ifdef CONFIG_SPARC
  2316. addr = idprom->id_ethaddr;
  2317. #else
  2318. printk("\n");
  2319. pr_err("%s: can't get mac-address\n", dev->name);
  2320. return -1;
  2321. #endif
  2322. }
  2323. memcpy(dev->dev_addr, addr, ETH_ALEN);
  2324. #else
  2325. get_gem_mac_nonobp(gp->pdev, gp->dev->dev_addr);
  2326. #endif
  2327. return 0;
  2328. }
  2329. static void gem_remove_one(struct pci_dev *pdev)
  2330. {
  2331. struct net_device *dev = pci_get_drvdata(pdev);
  2332. if (dev) {
  2333. struct gem *gp = netdev_priv(dev);
  2334. unregister_netdev(dev);
  2335. /* Ensure reset task is truly gone */
  2336. cancel_work_sync(&gp->reset_task);
  2337. /* Free resources */
  2338. pci_free_consistent(pdev,
  2339. sizeof(struct gem_init_block),
  2340. gp->init_block,
  2341. gp->gblock_dvma);
  2342. iounmap(gp->regs);
  2343. pci_release_regions(pdev);
  2344. free_netdev(dev);
  2345. }
  2346. }
  2347. static const struct net_device_ops gem_netdev_ops = {
  2348. .ndo_open = gem_open,
  2349. .ndo_stop = gem_close,
  2350. .ndo_start_xmit = gem_start_xmit,
  2351. .ndo_get_stats = gem_get_stats,
  2352. .ndo_set_rx_mode = gem_set_multicast,
  2353. .ndo_do_ioctl = gem_ioctl,
  2354. .ndo_tx_timeout = gem_tx_timeout,
  2355. .ndo_change_mtu = gem_change_mtu,
  2356. .ndo_validate_addr = eth_validate_addr,
  2357. .ndo_set_mac_address = gem_set_mac_address,
  2358. #ifdef CONFIG_NET_POLL_CONTROLLER
  2359. .ndo_poll_controller = gem_poll_controller,
  2360. #endif
  2361. };
  2362. static int gem_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  2363. {
  2364. unsigned long gemreg_base, gemreg_len;
  2365. struct net_device *dev;
  2366. struct gem *gp;
  2367. int err, pci_using_dac;
  2368. printk_once(KERN_INFO "%s", version);
  2369. /* Apple gmac note: during probe, the chip is powered up by
  2370. * the arch code to allow the code below to work (and to let
  2371. * the chip be probed on the config space. It won't stay powered
  2372. * up until the interface is brought up however, so we can't rely
  2373. * on register configuration done at this point.
  2374. */
  2375. err = pci_enable_device(pdev);
  2376. if (err) {
  2377. pr_err("Cannot enable MMIO operation, aborting\n");
  2378. return err;
  2379. }
  2380. pci_set_master(pdev);
  2381. /* Configure DMA attributes. */
  2382. /* All of the GEM documentation states that 64-bit DMA addressing
  2383. * is fully supported and should work just fine. However the
  2384. * front end for RIO based GEMs is different and only supports
  2385. * 32-bit addressing.
  2386. *
  2387. * For now we assume the various PPC GEMs are 32-bit only as well.
  2388. */
  2389. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  2390. pdev->device == PCI_DEVICE_ID_SUN_GEM &&
  2391. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2392. pci_using_dac = 1;
  2393. } else {
  2394. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2395. if (err) {
  2396. pr_err("No usable DMA configuration, aborting\n");
  2397. goto err_disable_device;
  2398. }
  2399. pci_using_dac = 0;
  2400. }
  2401. gemreg_base = pci_resource_start(pdev, 0);
  2402. gemreg_len = pci_resource_len(pdev, 0);
  2403. if ((pci_resource_flags(pdev, 0) & IORESOURCE_IO) != 0) {
  2404. pr_err("Cannot find proper PCI device base address, aborting\n");
  2405. err = -ENODEV;
  2406. goto err_disable_device;
  2407. }
  2408. dev = alloc_etherdev(sizeof(*gp));
  2409. if (!dev) {
  2410. err = -ENOMEM;
  2411. goto err_disable_device;
  2412. }
  2413. SET_NETDEV_DEV(dev, &pdev->dev);
  2414. gp = netdev_priv(dev);
  2415. err = pci_request_regions(pdev, DRV_NAME);
  2416. if (err) {
  2417. pr_err("Cannot obtain PCI resources, aborting\n");
  2418. goto err_out_free_netdev;
  2419. }
  2420. gp->pdev = pdev;
  2421. gp->dev = dev;
  2422. gp->msg_enable = DEFAULT_MSG;
  2423. init_timer(&gp->link_timer);
  2424. gp->link_timer.function = gem_link_timer;
  2425. gp->link_timer.data = (unsigned long) gp;
  2426. INIT_WORK(&gp->reset_task, gem_reset_task);
  2427. gp->lstate = link_down;
  2428. gp->timer_ticks = 0;
  2429. netif_carrier_off(dev);
  2430. gp->regs = ioremap(gemreg_base, gemreg_len);
  2431. if (!gp->regs) {
  2432. pr_err("Cannot map device registers, aborting\n");
  2433. err = -EIO;
  2434. goto err_out_free_res;
  2435. }
  2436. /* On Apple, we want a reference to the Open Firmware device-tree
  2437. * node. We use it for clock control.
  2438. */
  2439. #if defined(CONFIG_PPC_PMAC) || defined(CONFIG_SPARC)
  2440. gp->of_node = pci_device_to_OF_node(pdev);
  2441. #endif
  2442. /* Only Apple version supports WOL afaik */
  2443. if (pdev->vendor == PCI_VENDOR_ID_APPLE)
  2444. gp->has_wol = 1;
  2445. /* Make sure cell is enabled */
  2446. gem_get_cell(gp);
  2447. /* Make sure everything is stopped and in init state */
  2448. gem_reset(gp);
  2449. /* Fill up the mii_phy structure (even if we won't use it) */
  2450. gp->phy_mii.dev = dev;
  2451. gp->phy_mii.mdio_read = _sungem_phy_read;
  2452. gp->phy_mii.mdio_write = _sungem_phy_write;
  2453. #ifdef CONFIG_PPC_PMAC
  2454. gp->phy_mii.platform_data = gp->of_node;
  2455. #endif
  2456. /* By default, we start with autoneg */
  2457. gp->want_autoneg = 1;
  2458. /* Check fifo sizes, PHY type, etc... */
  2459. if (gem_check_invariants(gp)) {
  2460. err = -ENODEV;
  2461. goto err_out_iounmap;
  2462. }
  2463. /* It is guaranteed that the returned buffer will be at least
  2464. * PAGE_SIZE aligned.
  2465. */
  2466. gp->init_block = (struct gem_init_block *)
  2467. pci_alloc_consistent(pdev, sizeof(struct gem_init_block),
  2468. &gp->gblock_dvma);
  2469. if (!gp->init_block) {
  2470. pr_err("Cannot allocate init block, aborting\n");
  2471. err = -ENOMEM;
  2472. goto err_out_iounmap;
  2473. }
  2474. err = gem_get_device_address(gp);
  2475. if (err)
  2476. goto err_out_free_consistent;
  2477. dev->netdev_ops = &gem_netdev_ops;
  2478. netif_napi_add(dev, &gp->napi, gem_poll, 64);
  2479. dev->ethtool_ops = &gem_ethtool_ops;
  2480. dev->watchdog_timeo = 5 * HZ;
  2481. dev->dma = 0;
  2482. /* Set that now, in case PM kicks in now */
  2483. pci_set_drvdata(pdev, dev);
  2484. /* We can do scatter/gather and HW checksum */
  2485. dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  2486. dev->features = dev->hw_features;
  2487. if (pci_using_dac)
  2488. dev->features |= NETIF_F_HIGHDMA;
  2489. /* Register with kernel */
  2490. if (register_netdev(dev)) {
  2491. pr_err("Cannot register net device, aborting\n");
  2492. err = -ENOMEM;
  2493. goto err_out_free_consistent;
  2494. }
  2495. /* Undo the get_cell with appropriate locking (we could use
  2496. * ndo_init/uninit but that would be even more clumsy imho)
  2497. */
  2498. rtnl_lock();
  2499. gem_put_cell(gp);
  2500. rtnl_unlock();
  2501. netdev_info(dev, "Sun GEM (PCI) 10/100/1000BaseT Ethernet %pM\n",
  2502. dev->dev_addr);
  2503. return 0;
  2504. err_out_free_consistent:
  2505. gem_remove_one(pdev);
  2506. err_out_iounmap:
  2507. gem_put_cell(gp);
  2508. iounmap(gp->regs);
  2509. err_out_free_res:
  2510. pci_release_regions(pdev);
  2511. err_out_free_netdev:
  2512. free_netdev(dev);
  2513. err_disable_device:
  2514. pci_disable_device(pdev);
  2515. return err;
  2516. }
  2517. static struct pci_driver gem_driver = {
  2518. .name = GEM_MODULE_NAME,
  2519. .id_table = gem_pci_tbl,
  2520. .probe = gem_init_one,
  2521. .remove = gem_remove_one,
  2522. #ifdef CONFIG_PM
  2523. .suspend = gem_suspend,
  2524. .resume = gem_resume,
  2525. #endif /* CONFIG_PM */
  2526. };
  2527. module_pci_driver(gem_driver);