w5100.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /*
  2. * Ethernet driver for the WIZnet W5100 chip.
  3. *
  4. * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
  5. * Copyright (C) 2012 Mike Sinkovsky <msink@permonline.ru>
  6. *
  7. * Licensed under the GPL-2 or later.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/kconfig.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/platform_data/wiznet.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/delay.h>
  21. #include <linux/slab.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/io.h>
  24. #include <linux/ioport.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/irq.h>
  27. #include <linux/gpio.h>
  28. #define DRV_NAME "w5100"
  29. #define DRV_VERSION "2012-04-04"
  30. MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
  31. MODULE_AUTHOR("Mike Sinkovsky <msink@permonline.ru>");
  32. MODULE_ALIAS("platform:"DRV_NAME);
  33. MODULE_LICENSE("GPL");
  34. /*
  35. * Registers
  36. */
  37. #define W5100_COMMON_REGS 0x0000
  38. #define W5100_MR 0x0000 /* Mode Register */
  39. #define MR_RST 0x80 /* S/W reset */
  40. #define MR_PB 0x10 /* Ping block */
  41. #define MR_AI 0x02 /* Address Auto-Increment */
  42. #define MR_IND 0x01 /* Indirect mode */
  43. #define W5100_SHAR 0x0009 /* Source MAC address */
  44. #define W5100_IR 0x0015 /* Interrupt Register */
  45. #define W5100_IMR 0x0016 /* Interrupt Mask Register */
  46. #define IR_S0 0x01 /* S0 interrupt */
  47. #define W5100_RTR 0x0017 /* Retry Time-value Register */
  48. #define RTR_DEFAULT 2000 /* =0x07d0 (2000) */
  49. #define W5100_RMSR 0x001a /* Receive Memory Size */
  50. #define W5100_TMSR 0x001b /* Transmit Memory Size */
  51. #define W5100_COMMON_REGS_LEN 0x0040
  52. #define W5100_S0_REGS 0x0400
  53. #define W5100_S0_MR 0x0400 /* S0 Mode Register */
  54. #define S0_MR_MACRAW 0x04 /* MAC RAW mode (promiscuous) */
  55. #define S0_MR_MACRAW_MF 0x44 /* MAC RAW mode (filtered) */
  56. #define W5100_S0_CR 0x0401 /* S0 Command Register */
  57. #define S0_CR_OPEN 0x01 /* OPEN command */
  58. #define S0_CR_CLOSE 0x10 /* CLOSE command */
  59. #define S0_CR_SEND 0x20 /* SEND command */
  60. #define S0_CR_RECV 0x40 /* RECV command */
  61. #define W5100_S0_IR 0x0402 /* S0 Interrupt Register */
  62. #define S0_IR_SENDOK 0x10 /* complete sending */
  63. #define S0_IR_RECV 0x04 /* receiving data */
  64. #define W5100_S0_SR 0x0403 /* S0 Status Register */
  65. #define S0_SR_MACRAW 0x42 /* mac raw mode */
  66. #define W5100_S0_TX_FSR 0x0420 /* S0 Transmit free memory size */
  67. #define W5100_S0_TX_RD 0x0422 /* S0 Transmit memory read pointer */
  68. #define W5100_S0_TX_WR 0x0424 /* S0 Transmit memory write pointer */
  69. #define W5100_S0_RX_RSR 0x0426 /* S0 Receive free memory size */
  70. #define W5100_S0_RX_RD 0x0428 /* S0 Receive memory read pointer */
  71. #define W5100_S0_REGS_LEN 0x0040
  72. #define W5100_TX_MEM_START 0x4000
  73. #define W5100_TX_MEM_END 0x5fff
  74. #define W5100_TX_MEM_MASK 0x1fff
  75. #define W5100_RX_MEM_START 0x6000
  76. #define W5100_RX_MEM_END 0x7fff
  77. #define W5100_RX_MEM_MASK 0x1fff
  78. /*
  79. * Device driver private data structure
  80. */
  81. struct w5100_priv {
  82. void __iomem *base;
  83. spinlock_t reg_lock;
  84. bool indirect;
  85. u8 (*read)(struct w5100_priv *priv, u16 addr);
  86. void (*write)(struct w5100_priv *priv, u16 addr, u8 data);
  87. u16 (*read16)(struct w5100_priv *priv, u16 addr);
  88. void (*write16)(struct w5100_priv *priv, u16 addr, u16 data);
  89. void (*readbuf)(struct w5100_priv *priv, u16 addr, u8 *buf, int len);
  90. void (*writebuf)(struct w5100_priv *priv, u16 addr, u8 *buf, int len);
  91. int irq;
  92. int link_irq;
  93. int link_gpio;
  94. struct napi_struct napi;
  95. struct net_device *ndev;
  96. bool promisc;
  97. u32 msg_enable;
  98. };
  99. /************************************************************************
  100. *
  101. * Lowlevel I/O functions
  102. *
  103. ***********************************************************************/
  104. /*
  105. * In direct address mode host system can directly access W5100 registers
  106. * after mapping to Memory-Mapped I/O space.
  107. *
  108. * 0x8000 bytes are required for memory space.
  109. */
  110. static inline u8 w5100_read_direct(struct w5100_priv *priv, u16 addr)
  111. {
  112. return ioread8(priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
  113. }
  114. static inline void w5100_write_direct(struct w5100_priv *priv,
  115. u16 addr, u8 data)
  116. {
  117. iowrite8(data, priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
  118. }
  119. static u16 w5100_read16_direct(struct w5100_priv *priv, u16 addr)
  120. {
  121. u16 data;
  122. data = w5100_read_direct(priv, addr) << 8;
  123. data |= w5100_read_direct(priv, addr + 1);
  124. return data;
  125. }
  126. static void w5100_write16_direct(struct w5100_priv *priv, u16 addr, u16 data)
  127. {
  128. w5100_write_direct(priv, addr, data >> 8);
  129. w5100_write_direct(priv, addr + 1, data);
  130. }
  131. static void w5100_readbuf_direct(struct w5100_priv *priv,
  132. u16 offset, u8 *buf, int len)
  133. {
  134. u16 addr = W5100_RX_MEM_START + (offset & W5100_RX_MEM_MASK);
  135. int i;
  136. for (i = 0; i < len; i++, addr++) {
  137. if (unlikely(addr > W5100_RX_MEM_END))
  138. addr = W5100_RX_MEM_START;
  139. *buf++ = w5100_read_direct(priv, addr);
  140. }
  141. }
  142. static void w5100_writebuf_direct(struct w5100_priv *priv,
  143. u16 offset, u8 *buf, int len)
  144. {
  145. u16 addr = W5100_TX_MEM_START + (offset & W5100_TX_MEM_MASK);
  146. int i;
  147. for (i = 0; i < len; i++, addr++) {
  148. if (unlikely(addr > W5100_TX_MEM_END))
  149. addr = W5100_TX_MEM_START;
  150. w5100_write_direct(priv, addr, *buf++);
  151. }
  152. }
  153. /*
  154. * In indirect address mode host system indirectly accesses registers by
  155. * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
  156. * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
  157. * Mode Register (MR) is directly accessible.
  158. *
  159. * Only 0x04 bytes are required for memory space.
  160. */
  161. #define W5100_IDM_AR 0x01 /* Indirect Mode Address Register */
  162. #define W5100_IDM_DR 0x03 /* Indirect Mode Data Register */
  163. static u8 w5100_read_indirect(struct w5100_priv *priv, u16 addr)
  164. {
  165. unsigned long flags;
  166. u8 data;
  167. spin_lock_irqsave(&priv->reg_lock, flags);
  168. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  169. mmiowb();
  170. data = w5100_read_direct(priv, W5100_IDM_DR);
  171. spin_unlock_irqrestore(&priv->reg_lock, flags);
  172. return data;
  173. }
  174. static void w5100_write_indirect(struct w5100_priv *priv, u16 addr, u8 data)
  175. {
  176. unsigned long flags;
  177. spin_lock_irqsave(&priv->reg_lock, flags);
  178. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  179. mmiowb();
  180. w5100_write_direct(priv, W5100_IDM_DR, data);
  181. mmiowb();
  182. spin_unlock_irqrestore(&priv->reg_lock, flags);
  183. }
  184. static u16 w5100_read16_indirect(struct w5100_priv *priv, u16 addr)
  185. {
  186. unsigned long flags;
  187. u16 data;
  188. spin_lock_irqsave(&priv->reg_lock, flags);
  189. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  190. mmiowb();
  191. data = w5100_read_direct(priv, W5100_IDM_DR) << 8;
  192. data |= w5100_read_direct(priv, W5100_IDM_DR);
  193. spin_unlock_irqrestore(&priv->reg_lock, flags);
  194. return data;
  195. }
  196. static void w5100_write16_indirect(struct w5100_priv *priv, u16 addr, u16 data)
  197. {
  198. unsigned long flags;
  199. spin_lock_irqsave(&priv->reg_lock, flags);
  200. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  201. mmiowb();
  202. w5100_write_direct(priv, W5100_IDM_DR, data >> 8);
  203. w5100_write_direct(priv, W5100_IDM_DR, data);
  204. mmiowb();
  205. spin_unlock_irqrestore(&priv->reg_lock, flags);
  206. }
  207. static void w5100_readbuf_indirect(struct w5100_priv *priv,
  208. u16 offset, u8 *buf, int len)
  209. {
  210. u16 addr = W5100_RX_MEM_START + (offset & W5100_RX_MEM_MASK);
  211. unsigned long flags;
  212. int i;
  213. spin_lock_irqsave(&priv->reg_lock, flags);
  214. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  215. mmiowb();
  216. for (i = 0; i < len; i++, addr++) {
  217. if (unlikely(addr > W5100_RX_MEM_END)) {
  218. addr = W5100_RX_MEM_START;
  219. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  220. mmiowb();
  221. }
  222. *buf++ = w5100_read_direct(priv, W5100_IDM_DR);
  223. }
  224. mmiowb();
  225. spin_unlock_irqrestore(&priv->reg_lock, flags);
  226. }
  227. static void w5100_writebuf_indirect(struct w5100_priv *priv,
  228. u16 offset, u8 *buf, int len)
  229. {
  230. u16 addr = W5100_TX_MEM_START + (offset & W5100_TX_MEM_MASK);
  231. unsigned long flags;
  232. int i;
  233. spin_lock_irqsave(&priv->reg_lock, flags);
  234. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  235. mmiowb();
  236. for (i = 0; i < len; i++, addr++) {
  237. if (unlikely(addr > W5100_TX_MEM_END)) {
  238. addr = W5100_TX_MEM_START;
  239. w5100_write16_direct(priv, W5100_IDM_AR, addr);
  240. mmiowb();
  241. }
  242. w5100_write_direct(priv, W5100_IDM_DR, *buf++);
  243. }
  244. mmiowb();
  245. spin_unlock_irqrestore(&priv->reg_lock, flags);
  246. }
  247. #if defined(CONFIG_WIZNET_BUS_DIRECT)
  248. #define w5100_read w5100_read_direct
  249. #define w5100_write w5100_write_direct
  250. #define w5100_read16 w5100_read16_direct
  251. #define w5100_write16 w5100_write16_direct
  252. #define w5100_readbuf w5100_readbuf_direct
  253. #define w5100_writebuf w5100_writebuf_direct
  254. #elif defined(CONFIG_WIZNET_BUS_INDIRECT)
  255. #define w5100_read w5100_read_indirect
  256. #define w5100_write w5100_write_indirect
  257. #define w5100_read16 w5100_read16_indirect
  258. #define w5100_write16 w5100_write16_indirect
  259. #define w5100_readbuf w5100_readbuf_indirect
  260. #define w5100_writebuf w5100_writebuf_indirect
  261. #else /* CONFIG_WIZNET_BUS_ANY */
  262. #define w5100_read priv->read
  263. #define w5100_write priv->write
  264. #define w5100_read16 priv->read16
  265. #define w5100_write16 priv->write16
  266. #define w5100_readbuf priv->readbuf
  267. #define w5100_writebuf priv->writebuf
  268. #endif
  269. static int w5100_command(struct w5100_priv *priv, u16 cmd)
  270. {
  271. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  272. w5100_write(priv, W5100_S0_CR, cmd);
  273. mmiowb();
  274. while (w5100_read(priv, W5100_S0_CR) != 0) {
  275. if (time_after(jiffies, timeout))
  276. return -EIO;
  277. cpu_relax();
  278. }
  279. return 0;
  280. }
  281. static void w5100_write_macaddr(struct w5100_priv *priv)
  282. {
  283. struct net_device *ndev = priv->ndev;
  284. int i;
  285. for (i = 0; i < ETH_ALEN; i++)
  286. w5100_write(priv, W5100_SHAR + i, ndev->dev_addr[i]);
  287. mmiowb();
  288. }
  289. static void w5100_hw_reset(struct w5100_priv *priv)
  290. {
  291. w5100_write_direct(priv, W5100_MR, MR_RST);
  292. mmiowb();
  293. mdelay(5);
  294. w5100_write_direct(priv, W5100_MR, priv->indirect ?
  295. MR_PB | MR_AI | MR_IND :
  296. MR_PB);
  297. mmiowb();
  298. w5100_write(priv, W5100_IMR, 0);
  299. w5100_write_macaddr(priv);
  300. /* Configure 16K of internal memory
  301. * as 8K RX buffer and 8K TX buffer
  302. */
  303. w5100_write(priv, W5100_RMSR, 0x03);
  304. w5100_write(priv, W5100_TMSR, 0x03);
  305. mmiowb();
  306. }
  307. static void w5100_hw_start(struct w5100_priv *priv)
  308. {
  309. w5100_write(priv, W5100_S0_MR, priv->promisc ?
  310. S0_MR_MACRAW : S0_MR_MACRAW_MF);
  311. mmiowb();
  312. w5100_command(priv, S0_CR_OPEN);
  313. w5100_write(priv, W5100_IMR, IR_S0);
  314. mmiowb();
  315. }
  316. static void w5100_hw_close(struct w5100_priv *priv)
  317. {
  318. w5100_write(priv, W5100_IMR, 0);
  319. mmiowb();
  320. w5100_command(priv, S0_CR_CLOSE);
  321. }
  322. /***********************************************************************
  323. *
  324. * Device driver functions / callbacks
  325. *
  326. ***********************************************************************/
  327. static void w5100_get_drvinfo(struct net_device *ndev,
  328. struct ethtool_drvinfo *info)
  329. {
  330. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  331. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  332. strlcpy(info->bus_info, dev_name(ndev->dev.parent),
  333. sizeof(info->bus_info));
  334. }
  335. static u32 w5100_get_link(struct net_device *ndev)
  336. {
  337. struct w5100_priv *priv = netdev_priv(ndev);
  338. if (gpio_is_valid(priv->link_gpio))
  339. return !!gpio_get_value(priv->link_gpio);
  340. return 1;
  341. }
  342. static u32 w5100_get_msglevel(struct net_device *ndev)
  343. {
  344. struct w5100_priv *priv = netdev_priv(ndev);
  345. return priv->msg_enable;
  346. }
  347. static void w5100_set_msglevel(struct net_device *ndev, u32 value)
  348. {
  349. struct w5100_priv *priv = netdev_priv(ndev);
  350. priv->msg_enable = value;
  351. }
  352. static int w5100_get_regs_len(struct net_device *ndev)
  353. {
  354. return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
  355. }
  356. static void w5100_get_regs(struct net_device *ndev,
  357. struct ethtool_regs *regs, void *_buf)
  358. {
  359. struct w5100_priv *priv = netdev_priv(ndev);
  360. u8 *buf = _buf;
  361. u16 i;
  362. regs->version = 1;
  363. for (i = 0; i < W5100_COMMON_REGS_LEN; i++)
  364. *buf++ = w5100_read(priv, W5100_COMMON_REGS + i);
  365. for (i = 0; i < W5100_S0_REGS_LEN; i++)
  366. *buf++ = w5100_read(priv, W5100_S0_REGS + i);
  367. }
  368. static void w5100_tx_timeout(struct net_device *ndev)
  369. {
  370. struct w5100_priv *priv = netdev_priv(ndev);
  371. netif_stop_queue(ndev);
  372. w5100_hw_reset(priv);
  373. w5100_hw_start(priv);
  374. ndev->stats.tx_errors++;
  375. ndev->trans_start = jiffies;
  376. netif_wake_queue(ndev);
  377. }
  378. static int w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
  379. {
  380. struct w5100_priv *priv = netdev_priv(ndev);
  381. u16 offset;
  382. netif_stop_queue(ndev);
  383. offset = w5100_read16(priv, W5100_S0_TX_WR);
  384. w5100_writebuf(priv, offset, skb->data, skb->len);
  385. w5100_write16(priv, W5100_S0_TX_WR, offset + skb->len);
  386. mmiowb();
  387. ndev->stats.tx_bytes += skb->len;
  388. ndev->stats.tx_packets++;
  389. dev_kfree_skb(skb);
  390. w5100_command(priv, S0_CR_SEND);
  391. return NETDEV_TX_OK;
  392. }
  393. static int w5100_napi_poll(struct napi_struct *napi, int budget)
  394. {
  395. struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
  396. struct net_device *ndev = priv->ndev;
  397. struct sk_buff *skb;
  398. int rx_count;
  399. u16 rx_len;
  400. u16 offset;
  401. u8 header[2];
  402. for (rx_count = 0; rx_count < budget; rx_count++) {
  403. u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR);
  404. if (rx_buf_len == 0)
  405. break;
  406. offset = w5100_read16(priv, W5100_S0_RX_RD);
  407. w5100_readbuf(priv, offset, header, 2);
  408. rx_len = get_unaligned_be16(header) - 2;
  409. skb = netdev_alloc_skb_ip_align(ndev, rx_len);
  410. if (unlikely(!skb)) {
  411. w5100_write16(priv, W5100_S0_RX_RD,
  412. offset + rx_buf_len);
  413. w5100_command(priv, S0_CR_RECV);
  414. ndev->stats.rx_dropped++;
  415. return -ENOMEM;
  416. }
  417. skb_put(skb, rx_len);
  418. w5100_readbuf(priv, offset + 2, skb->data, rx_len);
  419. w5100_write16(priv, W5100_S0_RX_RD, offset + 2 + rx_len);
  420. mmiowb();
  421. w5100_command(priv, S0_CR_RECV);
  422. skb->protocol = eth_type_trans(skb, ndev);
  423. netif_receive_skb(skb);
  424. ndev->stats.rx_packets++;
  425. ndev->stats.rx_bytes += rx_len;
  426. }
  427. if (rx_count < budget) {
  428. napi_complete(napi);
  429. w5100_write(priv, W5100_IMR, IR_S0);
  430. mmiowb();
  431. }
  432. return rx_count;
  433. }
  434. static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
  435. {
  436. struct net_device *ndev = ndev_instance;
  437. struct w5100_priv *priv = netdev_priv(ndev);
  438. int ir = w5100_read(priv, W5100_S0_IR);
  439. if (!ir)
  440. return IRQ_NONE;
  441. w5100_write(priv, W5100_S0_IR, ir);
  442. mmiowb();
  443. if (ir & S0_IR_SENDOK) {
  444. netif_dbg(priv, tx_done, ndev, "tx done\n");
  445. netif_wake_queue(ndev);
  446. }
  447. if (ir & S0_IR_RECV) {
  448. if (napi_schedule_prep(&priv->napi)) {
  449. w5100_write(priv, W5100_IMR, 0);
  450. mmiowb();
  451. __napi_schedule(&priv->napi);
  452. }
  453. }
  454. return IRQ_HANDLED;
  455. }
  456. static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
  457. {
  458. struct net_device *ndev = ndev_instance;
  459. struct w5100_priv *priv = netdev_priv(ndev);
  460. if (netif_running(ndev)) {
  461. if (gpio_get_value(priv->link_gpio) != 0) {
  462. netif_info(priv, link, ndev, "link is up\n");
  463. netif_carrier_on(ndev);
  464. } else {
  465. netif_info(priv, link, ndev, "link is down\n");
  466. netif_carrier_off(ndev);
  467. }
  468. }
  469. return IRQ_HANDLED;
  470. }
  471. static void w5100_set_rx_mode(struct net_device *ndev)
  472. {
  473. struct w5100_priv *priv = netdev_priv(ndev);
  474. bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
  475. if (priv->promisc != set_promisc) {
  476. priv->promisc = set_promisc;
  477. w5100_hw_start(priv);
  478. }
  479. }
  480. static int w5100_set_macaddr(struct net_device *ndev, void *addr)
  481. {
  482. struct w5100_priv *priv = netdev_priv(ndev);
  483. struct sockaddr *sock_addr = addr;
  484. if (!is_valid_ether_addr(sock_addr->sa_data))
  485. return -EADDRNOTAVAIL;
  486. memcpy(ndev->dev_addr, sock_addr->sa_data, ETH_ALEN);
  487. w5100_write_macaddr(priv);
  488. return 0;
  489. }
  490. static int w5100_open(struct net_device *ndev)
  491. {
  492. struct w5100_priv *priv = netdev_priv(ndev);
  493. netif_info(priv, ifup, ndev, "enabling\n");
  494. w5100_hw_start(priv);
  495. napi_enable(&priv->napi);
  496. netif_start_queue(ndev);
  497. if (!gpio_is_valid(priv->link_gpio) ||
  498. gpio_get_value(priv->link_gpio) != 0)
  499. netif_carrier_on(ndev);
  500. return 0;
  501. }
  502. static int w5100_stop(struct net_device *ndev)
  503. {
  504. struct w5100_priv *priv = netdev_priv(ndev);
  505. netif_info(priv, ifdown, ndev, "shutting down\n");
  506. w5100_hw_close(priv);
  507. netif_carrier_off(ndev);
  508. netif_stop_queue(ndev);
  509. napi_disable(&priv->napi);
  510. return 0;
  511. }
  512. static const struct ethtool_ops w5100_ethtool_ops = {
  513. .get_drvinfo = w5100_get_drvinfo,
  514. .get_msglevel = w5100_get_msglevel,
  515. .set_msglevel = w5100_set_msglevel,
  516. .get_link = w5100_get_link,
  517. .get_regs_len = w5100_get_regs_len,
  518. .get_regs = w5100_get_regs,
  519. };
  520. static const struct net_device_ops w5100_netdev_ops = {
  521. .ndo_open = w5100_open,
  522. .ndo_stop = w5100_stop,
  523. .ndo_start_xmit = w5100_start_tx,
  524. .ndo_tx_timeout = w5100_tx_timeout,
  525. .ndo_set_rx_mode = w5100_set_rx_mode,
  526. .ndo_set_mac_address = w5100_set_macaddr,
  527. .ndo_validate_addr = eth_validate_addr,
  528. .ndo_change_mtu = eth_change_mtu,
  529. };
  530. static int w5100_hw_probe(struct platform_device *pdev)
  531. {
  532. struct wiznet_platform_data *data = dev_get_platdata(&pdev->dev);
  533. struct net_device *ndev = platform_get_drvdata(pdev);
  534. struct w5100_priv *priv = netdev_priv(ndev);
  535. const char *name = netdev_name(ndev);
  536. struct resource *mem;
  537. int mem_size;
  538. int irq;
  539. int ret;
  540. if (data && is_valid_ether_addr(data->mac_addr)) {
  541. memcpy(ndev->dev_addr, data->mac_addr, ETH_ALEN);
  542. } else {
  543. eth_hw_addr_random(ndev);
  544. }
  545. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  546. priv->base = devm_ioremap_resource(&pdev->dev, mem);
  547. if (IS_ERR(priv->base))
  548. return PTR_ERR(priv->base);
  549. mem_size = resource_size(mem);
  550. spin_lock_init(&priv->reg_lock);
  551. priv->indirect = mem_size < W5100_BUS_DIRECT_SIZE;
  552. if (priv->indirect) {
  553. priv->read = w5100_read_indirect;
  554. priv->write = w5100_write_indirect;
  555. priv->read16 = w5100_read16_indirect;
  556. priv->write16 = w5100_write16_indirect;
  557. priv->readbuf = w5100_readbuf_indirect;
  558. priv->writebuf = w5100_writebuf_indirect;
  559. } else {
  560. priv->read = w5100_read_direct;
  561. priv->write = w5100_write_direct;
  562. priv->read16 = w5100_read16_direct;
  563. priv->write16 = w5100_write16_direct;
  564. priv->readbuf = w5100_readbuf_direct;
  565. priv->writebuf = w5100_writebuf_direct;
  566. }
  567. w5100_hw_reset(priv);
  568. if (w5100_read16(priv, W5100_RTR) != RTR_DEFAULT)
  569. return -ENODEV;
  570. irq = platform_get_irq(pdev, 0);
  571. if (irq < 0)
  572. return irq;
  573. ret = request_irq(irq, w5100_interrupt,
  574. IRQ_TYPE_LEVEL_LOW, name, ndev);
  575. if (ret < 0)
  576. return ret;
  577. priv->irq = irq;
  578. priv->link_gpio = data ? data->link_gpio : -EINVAL;
  579. if (gpio_is_valid(priv->link_gpio)) {
  580. char *link_name = devm_kzalloc(&pdev->dev, 16, GFP_KERNEL);
  581. if (!link_name)
  582. return -ENOMEM;
  583. snprintf(link_name, 16, "%s-link", name);
  584. priv->link_irq = gpio_to_irq(priv->link_gpio);
  585. if (request_any_context_irq(priv->link_irq, w5100_detect_link,
  586. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
  587. link_name, priv->ndev) < 0)
  588. priv->link_gpio = -EINVAL;
  589. }
  590. netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, irq);
  591. return 0;
  592. }
  593. static int w5100_probe(struct platform_device *pdev)
  594. {
  595. struct w5100_priv *priv;
  596. struct net_device *ndev;
  597. int err;
  598. ndev = alloc_etherdev(sizeof(*priv));
  599. if (!ndev)
  600. return -ENOMEM;
  601. SET_NETDEV_DEV(ndev, &pdev->dev);
  602. platform_set_drvdata(pdev, ndev);
  603. priv = netdev_priv(ndev);
  604. priv->ndev = ndev;
  605. ndev->netdev_ops = &w5100_netdev_ops;
  606. ndev->ethtool_ops = &w5100_ethtool_ops;
  607. ndev->watchdog_timeo = HZ;
  608. netif_napi_add(ndev, &priv->napi, w5100_napi_poll, 16);
  609. /* This chip doesn't support VLAN packets with normal MTU,
  610. * so disable VLAN for this device.
  611. */
  612. ndev->features |= NETIF_F_VLAN_CHALLENGED;
  613. err = register_netdev(ndev);
  614. if (err < 0)
  615. goto err_register;
  616. err = w5100_hw_probe(pdev);
  617. if (err < 0)
  618. goto err_hw_probe;
  619. return 0;
  620. err_hw_probe:
  621. unregister_netdev(ndev);
  622. err_register:
  623. free_netdev(ndev);
  624. return err;
  625. }
  626. static int w5100_remove(struct platform_device *pdev)
  627. {
  628. struct net_device *ndev = platform_get_drvdata(pdev);
  629. struct w5100_priv *priv = netdev_priv(ndev);
  630. w5100_hw_reset(priv);
  631. free_irq(priv->irq, ndev);
  632. if (gpio_is_valid(priv->link_gpio))
  633. free_irq(priv->link_irq, ndev);
  634. unregister_netdev(ndev);
  635. free_netdev(ndev);
  636. return 0;
  637. }
  638. #ifdef CONFIG_PM_SLEEP
  639. static int w5100_suspend(struct device *dev)
  640. {
  641. struct platform_device *pdev = to_platform_device(dev);
  642. struct net_device *ndev = platform_get_drvdata(pdev);
  643. struct w5100_priv *priv = netdev_priv(ndev);
  644. if (netif_running(ndev)) {
  645. netif_carrier_off(ndev);
  646. netif_device_detach(ndev);
  647. w5100_hw_close(priv);
  648. }
  649. return 0;
  650. }
  651. static int w5100_resume(struct device *dev)
  652. {
  653. struct platform_device *pdev = to_platform_device(dev);
  654. struct net_device *ndev = platform_get_drvdata(pdev);
  655. struct w5100_priv *priv = netdev_priv(ndev);
  656. if (netif_running(ndev)) {
  657. w5100_hw_reset(priv);
  658. w5100_hw_start(priv);
  659. netif_device_attach(ndev);
  660. if (!gpio_is_valid(priv->link_gpio) ||
  661. gpio_get_value(priv->link_gpio) != 0)
  662. netif_carrier_on(ndev);
  663. }
  664. return 0;
  665. }
  666. #endif /* CONFIG_PM_SLEEP */
  667. static SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
  668. static struct platform_driver w5100_driver = {
  669. .driver = {
  670. .name = DRV_NAME,
  671. .pm = &w5100_pm_ops,
  672. },
  673. .probe = w5100_probe,
  674. .remove = w5100_remove,
  675. };
  676. module_platform_driver(w5100_driver);