ll_temac_main.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /*
  2. * Driver for Xilinx TEMAC Ethernet device
  3. *
  4. * Copyright (c) 2008 Nissin Systems Co., Ltd., Yoshio Kashiwagi
  5. * Copyright (c) 2005-2008 DLA Systems, David H. Lynch Jr. <dhlii@dlasys.net>
  6. * Copyright (c) 2008-2009 Secret Lab Technologies Ltd.
  7. *
  8. * This is a driver for the Xilinx ll_temac ipcore which is often used
  9. * in the Virtex and Spartan series of chips.
  10. *
  11. * Notes:
  12. * - The ll_temac hardware uses indirect access for many of the TEMAC
  13. * registers, include the MDIO bus. However, indirect access to MDIO
  14. * registers take considerably more clock cycles than to TEMAC registers.
  15. * MDIO accesses are long, so threads doing them should probably sleep
  16. * rather than busywait. However, since only one indirect access can be
  17. * in progress at any given time, that means that *all* indirect accesses
  18. * could end up sleeping (to wait for an MDIO access to complete).
  19. * Fortunately none of the indirect accesses are on the 'hot' path for tx
  20. * or rx, so this should be okay.
  21. *
  22. * TODO:
  23. * - Factor out locallink DMA code into separate driver
  24. * - Fix multicast assignment.
  25. * - Fix support for hardware checksumming.
  26. * - Testing. Lots and lots of testing.
  27. *
  28. */
  29. #include <linux/delay.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/mii.h>
  32. #include <linux/module.h>
  33. #include <linux/mutex.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/of_irq.h>
  38. #include <linux/of_mdio.h>
  39. #include <linux/of_platform.h>
  40. #include <linux/of_address.h>
  41. #include <linux/skbuff.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/tcp.h> /* needed for sizeof(tcphdr) */
  44. #include <linux/udp.h> /* needed for sizeof(udphdr) */
  45. #include <linux/phy.h>
  46. #include <linux/in.h>
  47. #include <linux/io.h>
  48. #include <linux/ip.h>
  49. #include <linux/slab.h>
  50. #include <linux/interrupt.h>
  51. #include <linux/dma-mapping.h>
  52. #include "ll_temac.h"
  53. #define TX_BD_NUM 64
  54. #define RX_BD_NUM 128
  55. /* ---------------------------------------------------------------------
  56. * Low level register access functions
  57. */
  58. u32 temac_ior(struct temac_local *lp, int offset)
  59. {
  60. return in_be32(lp->regs + offset);
  61. }
  62. void temac_iow(struct temac_local *lp, int offset, u32 value)
  63. {
  64. out_be32(lp->regs + offset, value);
  65. }
  66. int temac_indirect_busywait(struct temac_local *lp)
  67. {
  68. unsigned long end = jiffies + 2;
  69. while (!(temac_ior(lp, XTE_RDY0_OFFSET) & XTE_RDY0_HARD_ACS_RDY_MASK)) {
  70. if (time_before_eq(end, jiffies)) {
  71. WARN_ON(1);
  72. return -ETIMEDOUT;
  73. }
  74. msleep(1);
  75. }
  76. return 0;
  77. }
  78. /**
  79. * temac_indirect_in32
  80. *
  81. * lp->indirect_mutex must be held when calling this function
  82. */
  83. u32 temac_indirect_in32(struct temac_local *lp, int reg)
  84. {
  85. u32 val;
  86. if (temac_indirect_busywait(lp))
  87. return -ETIMEDOUT;
  88. temac_iow(lp, XTE_CTL0_OFFSET, reg);
  89. if (temac_indirect_busywait(lp))
  90. return -ETIMEDOUT;
  91. val = temac_ior(lp, XTE_LSW0_OFFSET);
  92. return val;
  93. }
  94. /**
  95. * temac_indirect_out32
  96. *
  97. * lp->indirect_mutex must be held when calling this function
  98. */
  99. void temac_indirect_out32(struct temac_local *lp, int reg, u32 value)
  100. {
  101. if (temac_indirect_busywait(lp))
  102. return;
  103. temac_iow(lp, XTE_LSW0_OFFSET, value);
  104. temac_iow(lp, XTE_CTL0_OFFSET, CNTLREG_WRITE_ENABLE_MASK | reg);
  105. temac_indirect_busywait(lp);
  106. }
  107. /**
  108. * temac_dma_in32 - Memory mapped DMA read, this function expects a
  109. * register input that is based on DCR word addresses which
  110. * are then converted to memory mapped byte addresses
  111. */
  112. static u32 temac_dma_in32(struct temac_local *lp, int reg)
  113. {
  114. return in_be32(lp->sdma_regs + (reg << 2));
  115. }
  116. /**
  117. * temac_dma_out32 - Memory mapped DMA read, this function expects a
  118. * register input that is based on DCR word addresses which
  119. * are then converted to memory mapped byte addresses
  120. */
  121. static void temac_dma_out32(struct temac_local *lp, int reg, u32 value)
  122. {
  123. out_be32(lp->sdma_regs + (reg << 2), value);
  124. }
  125. /* DMA register access functions can be DCR based or memory mapped.
  126. * The PowerPC 440 is DCR based, the PowerPC 405 and MicroBlaze are both
  127. * memory mapped.
  128. */
  129. #ifdef CONFIG_PPC_DCR
  130. /**
  131. * temac_dma_dcr_in32 - DCR based DMA read
  132. */
  133. static u32 temac_dma_dcr_in(struct temac_local *lp, int reg)
  134. {
  135. return dcr_read(lp->sdma_dcrs, reg);
  136. }
  137. /**
  138. * temac_dma_dcr_out32 - DCR based DMA write
  139. */
  140. static void temac_dma_dcr_out(struct temac_local *lp, int reg, u32 value)
  141. {
  142. dcr_write(lp->sdma_dcrs, reg, value);
  143. }
  144. /**
  145. * temac_dcr_setup - If the DMA is DCR based, then setup the address and
  146. * I/O functions
  147. */
  148. static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
  149. struct device_node *np)
  150. {
  151. unsigned int dcrs;
  152. /* setup the dcr address mapping if it's in the device tree */
  153. dcrs = dcr_resource_start(np, 0);
  154. if (dcrs != 0) {
  155. lp->sdma_dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
  156. lp->dma_in = temac_dma_dcr_in;
  157. lp->dma_out = temac_dma_dcr_out;
  158. dev_dbg(&op->dev, "DCR base: %x\n", dcrs);
  159. return 0;
  160. }
  161. /* no DCR in the device tree, indicate a failure */
  162. return -1;
  163. }
  164. #else
  165. /*
  166. * temac_dcr_setup - This is a stub for when DCR is not supported,
  167. * such as with MicroBlaze
  168. */
  169. static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
  170. struct device_node *np)
  171. {
  172. return -1;
  173. }
  174. #endif
  175. /**
  176. * temac_dma_bd_release - Release buffer descriptor rings
  177. */
  178. static void temac_dma_bd_release(struct net_device *ndev)
  179. {
  180. struct temac_local *lp = netdev_priv(ndev);
  181. int i;
  182. /* Reset Local Link (DMA) */
  183. lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
  184. for (i = 0; i < RX_BD_NUM; i++) {
  185. if (!lp->rx_skb[i])
  186. break;
  187. else {
  188. dma_unmap_single(ndev->dev.parent, lp->rx_bd_v[i].phys,
  189. XTE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE);
  190. dev_kfree_skb(lp->rx_skb[i]);
  191. }
  192. }
  193. if (lp->rx_bd_v)
  194. dma_free_coherent(ndev->dev.parent,
  195. sizeof(*lp->rx_bd_v) * RX_BD_NUM,
  196. lp->rx_bd_v, lp->rx_bd_p);
  197. if (lp->tx_bd_v)
  198. dma_free_coherent(ndev->dev.parent,
  199. sizeof(*lp->tx_bd_v) * TX_BD_NUM,
  200. lp->tx_bd_v, lp->tx_bd_p);
  201. kfree(lp->rx_skb);
  202. }
  203. /**
  204. * temac_dma_bd_init - Setup buffer descriptor rings
  205. */
  206. static int temac_dma_bd_init(struct net_device *ndev)
  207. {
  208. struct temac_local *lp = netdev_priv(ndev);
  209. struct sk_buff *skb;
  210. int i;
  211. lp->rx_skb = kcalloc(RX_BD_NUM, sizeof(*lp->rx_skb), GFP_KERNEL);
  212. if (!lp->rx_skb)
  213. goto out;
  214. /* allocate the tx and rx ring buffer descriptors. */
  215. /* returns a virtual address and a physical address. */
  216. lp->tx_bd_v = dma_zalloc_coherent(ndev->dev.parent,
  217. sizeof(*lp->tx_bd_v) * TX_BD_NUM,
  218. &lp->tx_bd_p, GFP_KERNEL);
  219. if (!lp->tx_bd_v)
  220. goto out;
  221. lp->rx_bd_v = dma_zalloc_coherent(ndev->dev.parent,
  222. sizeof(*lp->rx_bd_v) * RX_BD_NUM,
  223. &lp->rx_bd_p, GFP_KERNEL);
  224. if (!lp->rx_bd_v)
  225. goto out;
  226. for (i = 0; i < TX_BD_NUM; i++) {
  227. lp->tx_bd_v[i].next = lp->tx_bd_p +
  228. sizeof(*lp->tx_bd_v) * ((i + 1) % TX_BD_NUM);
  229. }
  230. for (i = 0; i < RX_BD_NUM; i++) {
  231. lp->rx_bd_v[i].next = lp->rx_bd_p +
  232. sizeof(*lp->rx_bd_v) * ((i + 1) % RX_BD_NUM);
  233. skb = netdev_alloc_skb_ip_align(ndev,
  234. XTE_MAX_JUMBO_FRAME_SIZE);
  235. if (!skb)
  236. goto out;
  237. lp->rx_skb[i] = skb;
  238. /* returns physical address of skb->data */
  239. lp->rx_bd_v[i].phys = dma_map_single(ndev->dev.parent,
  240. skb->data,
  241. XTE_MAX_JUMBO_FRAME_SIZE,
  242. DMA_FROM_DEVICE);
  243. lp->rx_bd_v[i].len = XTE_MAX_JUMBO_FRAME_SIZE;
  244. lp->rx_bd_v[i].app0 = STS_CTRL_APP0_IRQONEND;
  245. }
  246. lp->dma_out(lp, TX_CHNL_CTRL, 0x10220400 |
  247. CHNL_CTRL_IRQ_EN |
  248. CHNL_CTRL_IRQ_DLY_EN |
  249. CHNL_CTRL_IRQ_COAL_EN);
  250. /* 0x10220483 */
  251. /* 0x00100483 */
  252. lp->dma_out(lp, RX_CHNL_CTRL, 0xff070000 |
  253. CHNL_CTRL_IRQ_EN |
  254. CHNL_CTRL_IRQ_DLY_EN |
  255. CHNL_CTRL_IRQ_COAL_EN |
  256. CHNL_CTRL_IRQ_IOE);
  257. /* 0xff010283 */
  258. lp->dma_out(lp, RX_CURDESC_PTR, lp->rx_bd_p);
  259. lp->dma_out(lp, RX_TAILDESC_PTR,
  260. lp->rx_bd_p + (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
  261. lp->dma_out(lp, TX_CURDESC_PTR, lp->tx_bd_p);
  262. /* Init descriptor indexes */
  263. lp->tx_bd_ci = 0;
  264. lp->tx_bd_next = 0;
  265. lp->tx_bd_tail = 0;
  266. lp->rx_bd_ci = 0;
  267. return 0;
  268. out:
  269. temac_dma_bd_release(ndev);
  270. return -ENOMEM;
  271. }
  272. /* ---------------------------------------------------------------------
  273. * net_device_ops
  274. */
  275. static void temac_do_set_mac_address(struct net_device *ndev)
  276. {
  277. struct temac_local *lp = netdev_priv(ndev);
  278. /* set up unicast MAC address filter set its mac address */
  279. mutex_lock(&lp->indirect_mutex);
  280. temac_indirect_out32(lp, XTE_UAW0_OFFSET,
  281. (ndev->dev_addr[0]) |
  282. (ndev->dev_addr[1] << 8) |
  283. (ndev->dev_addr[2] << 16) |
  284. (ndev->dev_addr[3] << 24));
  285. /* There are reserved bits in EUAW1
  286. * so don't affect them Set MAC bits [47:32] in EUAW1 */
  287. temac_indirect_out32(lp, XTE_UAW1_OFFSET,
  288. (ndev->dev_addr[4] & 0x000000ff) |
  289. (ndev->dev_addr[5] << 8));
  290. mutex_unlock(&lp->indirect_mutex);
  291. }
  292. static int temac_init_mac_address(struct net_device *ndev, void *address)
  293. {
  294. memcpy(ndev->dev_addr, address, ETH_ALEN);
  295. if (!is_valid_ether_addr(ndev->dev_addr))
  296. eth_hw_addr_random(ndev);
  297. temac_do_set_mac_address(ndev);
  298. return 0;
  299. }
  300. static int temac_set_mac_address(struct net_device *ndev, void *p)
  301. {
  302. struct sockaddr *addr = p;
  303. if (!is_valid_ether_addr(addr->sa_data))
  304. return -EADDRNOTAVAIL;
  305. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  306. temac_do_set_mac_address(ndev);
  307. return 0;
  308. }
  309. static void temac_set_multicast_list(struct net_device *ndev)
  310. {
  311. struct temac_local *lp = netdev_priv(ndev);
  312. u32 multi_addr_msw, multi_addr_lsw, val;
  313. int i;
  314. mutex_lock(&lp->indirect_mutex);
  315. if (ndev->flags & (IFF_ALLMULTI | IFF_PROMISC) ||
  316. netdev_mc_count(ndev) > MULTICAST_CAM_TABLE_NUM) {
  317. /*
  318. * We must make the kernel realise we had to move
  319. * into promisc mode or we start all out war on
  320. * the cable. If it was a promisc request the
  321. * flag is already set. If not we assert it.
  322. */
  323. ndev->flags |= IFF_PROMISC;
  324. temac_indirect_out32(lp, XTE_AFM_OFFSET, XTE_AFM_EPPRM_MASK);
  325. dev_info(&ndev->dev, "Promiscuous mode enabled.\n");
  326. } else if (!netdev_mc_empty(ndev)) {
  327. struct netdev_hw_addr *ha;
  328. i = 0;
  329. netdev_for_each_mc_addr(ha, ndev) {
  330. if (i >= MULTICAST_CAM_TABLE_NUM)
  331. break;
  332. multi_addr_msw = ((ha->addr[3] << 24) |
  333. (ha->addr[2] << 16) |
  334. (ha->addr[1] << 8) |
  335. (ha->addr[0]));
  336. temac_indirect_out32(lp, XTE_MAW0_OFFSET,
  337. multi_addr_msw);
  338. multi_addr_lsw = ((ha->addr[5] << 8) |
  339. (ha->addr[4]) | (i << 16));
  340. temac_indirect_out32(lp, XTE_MAW1_OFFSET,
  341. multi_addr_lsw);
  342. i++;
  343. }
  344. } else {
  345. val = temac_indirect_in32(lp, XTE_AFM_OFFSET);
  346. temac_indirect_out32(lp, XTE_AFM_OFFSET,
  347. val & ~XTE_AFM_EPPRM_MASK);
  348. temac_indirect_out32(lp, XTE_MAW0_OFFSET, 0);
  349. temac_indirect_out32(lp, XTE_MAW1_OFFSET, 0);
  350. dev_info(&ndev->dev, "Promiscuous mode disabled.\n");
  351. }
  352. mutex_unlock(&lp->indirect_mutex);
  353. }
  354. static struct temac_option {
  355. int flg;
  356. u32 opt;
  357. u32 reg;
  358. u32 m_or;
  359. u32 m_and;
  360. } temac_options[] = {
  361. /* Turn on jumbo packet support for both Rx and Tx */
  362. {
  363. .opt = XTE_OPTION_JUMBO,
  364. .reg = XTE_TXC_OFFSET,
  365. .m_or = XTE_TXC_TXJMBO_MASK,
  366. },
  367. {
  368. .opt = XTE_OPTION_JUMBO,
  369. .reg = XTE_RXC1_OFFSET,
  370. .m_or =XTE_RXC1_RXJMBO_MASK,
  371. },
  372. /* Turn on VLAN packet support for both Rx and Tx */
  373. {
  374. .opt = XTE_OPTION_VLAN,
  375. .reg = XTE_TXC_OFFSET,
  376. .m_or =XTE_TXC_TXVLAN_MASK,
  377. },
  378. {
  379. .opt = XTE_OPTION_VLAN,
  380. .reg = XTE_RXC1_OFFSET,
  381. .m_or =XTE_RXC1_RXVLAN_MASK,
  382. },
  383. /* Turn on FCS stripping on receive packets */
  384. {
  385. .opt = XTE_OPTION_FCS_STRIP,
  386. .reg = XTE_RXC1_OFFSET,
  387. .m_or =XTE_RXC1_RXFCS_MASK,
  388. },
  389. /* Turn on FCS insertion on transmit packets */
  390. {
  391. .opt = XTE_OPTION_FCS_INSERT,
  392. .reg = XTE_TXC_OFFSET,
  393. .m_or =XTE_TXC_TXFCS_MASK,
  394. },
  395. /* Turn on length/type field checking on receive packets */
  396. {
  397. .opt = XTE_OPTION_LENTYPE_ERR,
  398. .reg = XTE_RXC1_OFFSET,
  399. .m_or =XTE_RXC1_RXLT_MASK,
  400. },
  401. /* Turn on flow control */
  402. {
  403. .opt = XTE_OPTION_FLOW_CONTROL,
  404. .reg = XTE_FCC_OFFSET,
  405. .m_or =XTE_FCC_RXFLO_MASK,
  406. },
  407. /* Turn on flow control */
  408. {
  409. .opt = XTE_OPTION_FLOW_CONTROL,
  410. .reg = XTE_FCC_OFFSET,
  411. .m_or =XTE_FCC_TXFLO_MASK,
  412. },
  413. /* Turn on promiscuous frame filtering (all frames are received ) */
  414. {
  415. .opt = XTE_OPTION_PROMISC,
  416. .reg = XTE_AFM_OFFSET,
  417. .m_or =XTE_AFM_EPPRM_MASK,
  418. },
  419. /* Enable transmitter if not already enabled */
  420. {
  421. .opt = XTE_OPTION_TXEN,
  422. .reg = XTE_TXC_OFFSET,
  423. .m_or =XTE_TXC_TXEN_MASK,
  424. },
  425. /* Enable receiver? */
  426. {
  427. .opt = XTE_OPTION_RXEN,
  428. .reg = XTE_RXC1_OFFSET,
  429. .m_or =XTE_RXC1_RXEN_MASK,
  430. },
  431. {}
  432. };
  433. /**
  434. * temac_setoptions
  435. */
  436. static u32 temac_setoptions(struct net_device *ndev, u32 options)
  437. {
  438. struct temac_local *lp = netdev_priv(ndev);
  439. struct temac_option *tp = &temac_options[0];
  440. int reg;
  441. mutex_lock(&lp->indirect_mutex);
  442. while (tp->opt) {
  443. reg = temac_indirect_in32(lp, tp->reg) & ~tp->m_or;
  444. if (options & tp->opt)
  445. reg |= tp->m_or;
  446. temac_indirect_out32(lp, tp->reg, reg);
  447. tp++;
  448. }
  449. lp->options |= options;
  450. mutex_unlock(&lp->indirect_mutex);
  451. return 0;
  452. }
  453. /* Initialize temac */
  454. static void temac_device_reset(struct net_device *ndev)
  455. {
  456. struct temac_local *lp = netdev_priv(ndev);
  457. u32 timeout;
  458. u32 val;
  459. /* Perform a software reset */
  460. /* 0x300 host enable bit ? */
  461. /* reset PHY through control register ?:1 */
  462. dev_dbg(&ndev->dev, "%s()\n", __func__);
  463. mutex_lock(&lp->indirect_mutex);
  464. /* Reset the receiver and wait for it to finish reset */
  465. temac_indirect_out32(lp, XTE_RXC1_OFFSET, XTE_RXC1_RXRST_MASK);
  466. timeout = 1000;
  467. while (temac_indirect_in32(lp, XTE_RXC1_OFFSET) & XTE_RXC1_RXRST_MASK) {
  468. udelay(1);
  469. if (--timeout == 0) {
  470. dev_err(&ndev->dev,
  471. "temac_device_reset RX reset timeout!!\n");
  472. break;
  473. }
  474. }
  475. /* Reset the transmitter and wait for it to finish reset */
  476. temac_indirect_out32(lp, XTE_TXC_OFFSET, XTE_TXC_TXRST_MASK);
  477. timeout = 1000;
  478. while (temac_indirect_in32(lp, XTE_TXC_OFFSET) & XTE_TXC_TXRST_MASK) {
  479. udelay(1);
  480. if (--timeout == 0) {
  481. dev_err(&ndev->dev,
  482. "temac_device_reset TX reset timeout!!\n");
  483. break;
  484. }
  485. }
  486. /* Disable the receiver */
  487. val = temac_indirect_in32(lp, XTE_RXC1_OFFSET);
  488. temac_indirect_out32(lp, XTE_RXC1_OFFSET, val & ~XTE_RXC1_RXEN_MASK);
  489. /* Reset Local Link (DMA) */
  490. lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
  491. timeout = 1000;
  492. while (lp->dma_in(lp, DMA_CONTROL_REG) & DMA_CONTROL_RST) {
  493. udelay(1);
  494. if (--timeout == 0) {
  495. dev_err(&ndev->dev,
  496. "temac_device_reset DMA reset timeout!!\n");
  497. break;
  498. }
  499. }
  500. lp->dma_out(lp, DMA_CONTROL_REG, DMA_TAIL_ENABLE);
  501. if (temac_dma_bd_init(ndev)) {
  502. dev_err(&ndev->dev,
  503. "temac_device_reset descriptor allocation failed\n");
  504. }
  505. temac_indirect_out32(lp, XTE_RXC0_OFFSET, 0);
  506. temac_indirect_out32(lp, XTE_RXC1_OFFSET, 0);
  507. temac_indirect_out32(lp, XTE_TXC_OFFSET, 0);
  508. temac_indirect_out32(lp, XTE_FCC_OFFSET, XTE_FCC_RXFLO_MASK);
  509. mutex_unlock(&lp->indirect_mutex);
  510. /* Sync default options with HW
  511. * but leave receiver and transmitter disabled. */
  512. temac_setoptions(ndev,
  513. lp->options & ~(XTE_OPTION_TXEN | XTE_OPTION_RXEN));
  514. temac_do_set_mac_address(ndev);
  515. /* Set address filter table */
  516. temac_set_multicast_list(ndev);
  517. if (temac_setoptions(ndev, lp->options))
  518. dev_err(&ndev->dev, "Error setting TEMAC options\n");
  519. /* Init Driver variable */
  520. ndev->trans_start = jiffies; /* prevent tx timeout */
  521. }
  522. static void temac_adjust_link(struct net_device *ndev)
  523. {
  524. struct temac_local *lp = netdev_priv(ndev);
  525. struct phy_device *phy = lp->phy_dev;
  526. u32 mii_speed;
  527. int link_state;
  528. /* hash together the state values to decide if something has changed */
  529. link_state = phy->speed | (phy->duplex << 1) | phy->link;
  530. mutex_lock(&lp->indirect_mutex);
  531. if (lp->last_link != link_state) {
  532. mii_speed = temac_indirect_in32(lp, XTE_EMCFG_OFFSET);
  533. mii_speed &= ~XTE_EMCFG_LINKSPD_MASK;
  534. switch (phy->speed) {
  535. case SPEED_1000: mii_speed |= XTE_EMCFG_LINKSPD_1000; break;
  536. case SPEED_100: mii_speed |= XTE_EMCFG_LINKSPD_100; break;
  537. case SPEED_10: mii_speed |= XTE_EMCFG_LINKSPD_10; break;
  538. }
  539. /* Write new speed setting out to TEMAC */
  540. temac_indirect_out32(lp, XTE_EMCFG_OFFSET, mii_speed);
  541. lp->last_link = link_state;
  542. phy_print_status(phy);
  543. }
  544. mutex_unlock(&lp->indirect_mutex);
  545. }
  546. static void temac_start_xmit_done(struct net_device *ndev)
  547. {
  548. struct temac_local *lp = netdev_priv(ndev);
  549. struct cdmac_bd *cur_p;
  550. unsigned int stat = 0;
  551. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  552. stat = cur_p->app0;
  553. while (stat & STS_CTRL_APP0_CMPLT) {
  554. dma_unmap_single(ndev->dev.parent, cur_p->phys, cur_p->len,
  555. DMA_TO_DEVICE);
  556. if (cur_p->app4)
  557. dev_kfree_skb_irq((struct sk_buff *)cur_p->app4);
  558. cur_p->app0 = 0;
  559. cur_p->app1 = 0;
  560. cur_p->app2 = 0;
  561. cur_p->app3 = 0;
  562. cur_p->app4 = 0;
  563. ndev->stats.tx_packets++;
  564. ndev->stats.tx_bytes += cur_p->len;
  565. lp->tx_bd_ci++;
  566. if (lp->tx_bd_ci >= TX_BD_NUM)
  567. lp->tx_bd_ci = 0;
  568. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  569. stat = cur_p->app0;
  570. }
  571. netif_wake_queue(ndev);
  572. }
  573. static inline int temac_check_tx_bd_space(struct temac_local *lp, int num_frag)
  574. {
  575. struct cdmac_bd *cur_p;
  576. int tail;
  577. tail = lp->tx_bd_tail;
  578. cur_p = &lp->tx_bd_v[tail];
  579. do {
  580. if (cur_p->app0)
  581. return NETDEV_TX_BUSY;
  582. tail++;
  583. if (tail >= TX_BD_NUM)
  584. tail = 0;
  585. cur_p = &lp->tx_bd_v[tail];
  586. num_frag--;
  587. } while (num_frag >= 0);
  588. return 0;
  589. }
  590. static int temac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  591. {
  592. struct temac_local *lp = netdev_priv(ndev);
  593. struct cdmac_bd *cur_p;
  594. dma_addr_t start_p, tail_p;
  595. int ii;
  596. unsigned long num_frag;
  597. skb_frag_t *frag;
  598. num_frag = skb_shinfo(skb)->nr_frags;
  599. frag = &skb_shinfo(skb)->frags[0];
  600. start_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  601. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  602. if (temac_check_tx_bd_space(lp, num_frag)) {
  603. if (!netif_queue_stopped(ndev))
  604. netif_stop_queue(ndev);
  605. return NETDEV_TX_BUSY;
  606. }
  607. cur_p->app0 = 0;
  608. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  609. unsigned int csum_start_off = skb_checksum_start_offset(skb);
  610. unsigned int csum_index_off = csum_start_off + skb->csum_offset;
  611. cur_p->app0 |= 1; /* TX Checksum Enabled */
  612. cur_p->app1 = (csum_start_off << 16) | csum_index_off;
  613. cur_p->app2 = 0; /* initial checksum seed */
  614. }
  615. cur_p->app0 |= STS_CTRL_APP0_SOP;
  616. cur_p->len = skb_headlen(skb);
  617. cur_p->phys = dma_map_single(ndev->dev.parent, skb->data,
  618. skb_headlen(skb), DMA_TO_DEVICE);
  619. cur_p->app4 = (unsigned long)skb;
  620. for (ii = 0; ii < num_frag; ii++) {
  621. lp->tx_bd_tail++;
  622. if (lp->tx_bd_tail >= TX_BD_NUM)
  623. lp->tx_bd_tail = 0;
  624. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  625. cur_p->phys = dma_map_single(ndev->dev.parent,
  626. skb_frag_address(frag),
  627. skb_frag_size(frag), DMA_TO_DEVICE);
  628. cur_p->len = skb_frag_size(frag);
  629. cur_p->app0 = 0;
  630. frag++;
  631. }
  632. cur_p->app0 |= STS_CTRL_APP0_EOP;
  633. tail_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  634. lp->tx_bd_tail++;
  635. if (lp->tx_bd_tail >= TX_BD_NUM)
  636. lp->tx_bd_tail = 0;
  637. skb_tx_timestamp(skb);
  638. /* Kick off the transfer */
  639. lp->dma_out(lp, TX_TAILDESC_PTR, tail_p); /* DMA start */
  640. return NETDEV_TX_OK;
  641. }
  642. static void ll_temac_recv(struct net_device *ndev)
  643. {
  644. struct temac_local *lp = netdev_priv(ndev);
  645. struct sk_buff *skb, *new_skb;
  646. unsigned int bdstat;
  647. struct cdmac_bd *cur_p;
  648. dma_addr_t tail_p;
  649. int length;
  650. unsigned long flags;
  651. spin_lock_irqsave(&lp->rx_lock, flags);
  652. tail_p = lp->rx_bd_p + sizeof(*lp->rx_bd_v) * lp->rx_bd_ci;
  653. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  654. bdstat = cur_p->app0;
  655. while ((bdstat & STS_CTRL_APP0_CMPLT)) {
  656. skb = lp->rx_skb[lp->rx_bd_ci];
  657. length = cur_p->app4 & 0x3FFF;
  658. dma_unmap_single(ndev->dev.parent, cur_p->phys, length,
  659. DMA_FROM_DEVICE);
  660. skb_put(skb, length);
  661. skb->protocol = eth_type_trans(skb, ndev);
  662. skb_checksum_none_assert(skb);
  663. /* if we're doing rx csum offload, set it up */
  664. if (((lp->temac_features & TEMAC_FEATURE_RX_CSUM) != 0) &&
  665. (skb->protocol == htons(ETH_P_IP)) &&
  666. (skb->len > 64)) {
  667. skb->csum = cur_p->app3 & 0xFFFF;
  668. skb->ip_summed = CHECKSUM_COMPLETE;
  669. }
  670. if (!skb_defer_rx_timestamp(skb))
  671. netif_rx(skb);
  672. ndev->stats.rx_packets++;
  673. ndev->stats.rx_bytes += length;
  674. new_skb = netdev_alloc_skb_ip_align(ndev,
  675. XTE_MAX_JUMBO_FRAME_SIZE);
  676. if (!new_skb) {
  677. spin_unlock_irqrestore(&lp->rx_lock, flags);
  678. return;
  679. }
  680. cur_p->app0 = STS_CTRL_APP0_IRQONEND;
  681. cur_p->phys = dma_map_single(ndev->dev.parent, new_skb->data,
  682. XTE_MAX_JUMBO_FRAME_SIZE,
  683. DMA_FROM_DEVICE);
  684. cur_p->len = XTE_MAX_JUMBO_FRAME_SIZE;
  685. lp->rx_skb[lp->rx_bd_ci] = new_skb;
  686. lp->rx_bd_ci++;
  687. if (lp->rx_bd_ci >= RX_BD_NUM)
  688. lp->rx_bd_ci = 0;
  689. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  690. bdstat = cur_p->app0;
  691. }
  692. lp->dma_out(lp, RX_TAILDESC_PTR, tail_p);
  693. spin_unlock_irqrestore(&lp->rx_lock, flags);
  694. }
  695. static irqreturn_t ll_temac_tx_irq(int irq, void *_ndev)
  696. {
  697. struct net_device *ndev = _ndev;
  698. struct temac_local *lp = netdev_priv(ndev);
  699. unsigned int status;
  700. status = lp->dma_in(lp, TX_IRQ_REG);
  701. lp->dma_out(lp, TX_IRQ_REG, status);
  702. if (status & (IRQ_COAL | IRQ_DLY))
  703. temac_start_xmit_done(lp->ndev);
  704. if (status & 0x080)
  705. dev_err(&ndev->dev, "DMA error 0x%x\n", status);
  706. return IRQ_HANDLED;
  707. }
  708. static irqreturn_t ll_temac_rx_irq(int irq, void *_ndev)
  709. {
  710. struct net_device *ndev = _ndev;
  711. struct temac_local *lp = netdev_priv(ndev);
  712. unsigned int status;
  713. /* Read and clear the status registers */
  714. status = lp->dma_in(lp, RX_IRQ_REG);
  715. lp->dma_out(lp, RX_IRQ_REG, status);
  716. if (status & (IRQ_COAL | IRQ_DLY))
  717. ll_temac_recv(lp->ndev);
  718. return IRQ_HANDLED;
  719. }
  720. static int temac_open(struct net_device *ndev)
  721. {
  722. struct temac_local *lp = netdev_priv(ndev);
  723. int rc;
  724. dev_dbg(&ndev->dev, "temac_open()\n");
  725. if (lp->phy_node) {
  726. lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
  727. temac_adjust_link, 0, 0);
  728. if (!lp->phy_dev) {
  729. dev_err(lp->dev, "of_phy_connect() failed\n");
  730. return -ENODEV;
  731. }
  732. phy_start(lp->phy_dev);
  733. }
  734. temac_device_reset(ndev);
  735. rc = request_irq(lp->tx_irq, ll_temac_tx_irq, 0, ndev->name, ndev);
  736. if (rc)
  737. goto err_tx_irq;
  738. rc = request_irq(lp->rx_irq, ll_temac_rx_irq, 0, ndev->name, ndev);
  739. if (rc)
  740. goto err_rx_irq;
  741. return 0;
  742. err_rx_irq:
  743. free_irq(lp->tx_irq, ndev);
  744. err_tx_irq:
  745. if (lp->phy_dev)
  746. phy_disconnect(lp->phy_dev);
  747. lp->phy_dev = NULL;
  748. dev_err(lp->dev, "request_irq() failed\n");
  749. return rc;
  750. }
  751. static int temac_stop(struct net_device *ndev)
  752. {
  753. struct temac_local *lp = netdev_priv(ndev);
  754. dev_dbg(&ndev->dev, "temac_close()\n");
  755. free_irq(lp->tx_irq, ndev);
  756. free_irq(lp->rx_irq, ndev);
  757. if (lp->phy_dev)
  758. phy_disconnect(lp->phy_dev);
  759. lp->phy_dev = NULL;
  760. temac_dma_bd_release(ndev);
  761. return 0;
  762. }
  763. #ifdef CONFIG_NET_POLL_CONTROLLER
  764. static void
  765. temac_poll_controller(struct net_device *ndev)
  766. {
  767. struct temac_local *lp = netdev_priv(ndev);
  768. disable_irq(lp->tx_irq);
  769. disable_irq(lp->rx_irq);
  770. ll_temac_rx_irq(lp->tx_irq, ndev);
  771. ll_temac_tx_irq(lp->rx_irq, ndev);
  772. enable_irq(lp->tx_irq);
  773. enable_irq(lp->rx_irq);
  774. }
  775. #endif
  776. static int temac_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  777. {
  778. struct temac_local *lp = netdev_priv(ndev);
  779. if (!netif_running(ndev))
  780. return -EINVAL;
  781. if (!lp->phy_dev)
  782. return -EINVAL;
  783. return phy_mii_ioctl(lp->phy_dev, rq, cmd);
  784. }
  785. static const struct net_device_ops temac_netdev_ops = {
  786. .ndo_open = temac_open,
  787. .ndo_stop = temac_stop,
  788. .ndo_start_xmit = temac_start_xmit,
  789. .ndo_set_mac_address = temac_set_mac_address,
  790. .ndo_validate_addr = eth_validate_addr,
  791. .ndo_do_ioctl = temac_ioctl,
  792. #ifdef CONFIG_NET_POLL_CONTROLLER
  793. .ndo_poll_controller = temac_poll_controller,
  794. #endif
  795. };
  796. /* ---------------------------------------------------------------------
  797. * SYSFS device attributes
  798. */
  799. static ssize_t temac_show_llink_regs(struct device *dev,
  800. struct device_attribute *attr, char *buf)
  801. {
  802. struct net_device *ndev = dev_get_drvdata(dev);
  803. struct temac_local *lp = netdev_priv(ndev);
  804. int i, len = 0;
  805. for (i = 0; i < 0x11; i++)
  806. len += sprintf(buf + len, "%.8x%s", lp->dma_in(lp, i),
  807. (i % 8) == 7 ? "\n" : " ");
  808. len += sprintf(buf + len, "\n");
  809. return len;
  810. }
  811. static DEVICE_ATTR(llink_regs, 0440, temac_show_llink_regs, NULL);
  812. static struct attribute *temac_device_attrs[] = {
  813. &dev_attr_llink_regs.attr,
  814. NULL,
  815. };
  816. static const struct attribute_group temac_attr_group = {
  817. .attrs = temac_device_attrs,
  818. };
  819. /* ethtool support */
  820. static int temac_get_settings(struct net_device *ndev, struct ethtool_cmd *cmd)
  821. {
  822. struct temac_local *lp = netdev_priv(ndev);
  823. return phy_ethtool_gset(lp->phy_dev, cmd);
  824. }
  825. static int temac_set_settings(struct net_device *ndev, struct ethtool_cmd *cmd)
  826. {
  827. struct temac_local *lp = netdev_priv(ndev);
  828. return phy_ethtool_sset(lp->phy_dev, cmd);
  829. }
  830. static int temac_nway_reset(struct net_device *ndev)
  831. {
  832. struct temac_local *lp = netdev_priv(ndev);
  833. return phy_start_aneg(lp->phy_dev);
  834. }
  835. static const struct ethtool_ops temac_ethtool_ops = {
  836. .get_settings = temac_get_settings,
  837. .set_settings = temac_set_settings,
  838. .nway_reset = temac_nway_reset,
  839. .get_link = ethtool_op_get_link,
  840. .get_ts_info = ethtool_op_get_ts_info,
  841. };
  842. static int temac_of_probe(struct platform_device *op)
  843. {
  844. struct device_node *np;
  845. struct temac_local *lp;
  846. struct net_device *ndev;
  847. const void *addr;
  848. __be32 *p;
  849. int size, rc = 0;
  850. /* Init network device structure */
  851. ndev = alloc_etherdev(sizeof(*lp));
  852. if (!ndev)
  853. return -ENOMEM;
  854. platform_set_drvdata(op, ndev);
  855. SET_NETDEV_DEV(ndev, &op->dev);
  856. ndev->flags &= ~IFF_MULTICAST; /* clear multicast */
  857. ndev->features = NETIF_F_SG;
  858. ndev->netdev_ops = &temac_netdev_ops;
  859. ndev->ethtool_ops = &temac_ethtool_ops;
  860. #if 0
  861. ndev->features |= NETIF_F_IP_CSUM; /* Can checksum TCP/UDP over IPv4. */
  862. ndev->features |= NETIF_F_HW_CSUM; /* Can checksum all the packets. */
  863. ndev->features |= NETIF_F_IPV6_CSUM; /* Can checksum IPV6 TCP/UDP */
  864. ndev->features |= NETIF_F_HIGHDMA; /* Can DMA to high memory. */
  865. ndev->features |= NETIF_F_HW_VLAN_CTAG_TX; /* Transmit VLAN hw accel */
  866. ndev->features |= NETIF_F_HW_VLAN_CTAG_RX; /* Receive VLAN hw acceleration */
  867. ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; /* Receive VLAN filtering */
  868. ndev->features |= NETIF_F_VLAN_CHALLENGED; /* cannot handle VLAN pkts */
  869. ndev->features |= NETIF_F_GSO; /* Enable software GSO. */
  870. ndev->features |= NETIF_F_MULTI_QUEUE; /* Has multiple TX/RX queues */
  871. ndev->features |= NETIF_F_LRO; /* large receive offload */
  872. #endif
  873. /* setup temac private info structure */
  874. lp = netdev_priv(ndev);
  875. lp->ndev = ndev;
  876. lp->dev = &op->dev;
  877. lp->options = XTE_OPTION_DEFAULTS;
  878. spin_lock_init(&lp->rx_lock);
  879. mutex_init(&lp->indirect_mutex);
  880. /* map device registers */
  881. lp->regs = of_iomap(op->dev.of_node, 0);
  882. if (!lp->regs) {
  883. dev_err(&op->dev, "could not map temac regs.\n");
  884. rc = -ENOMEM;
  885. goto nodev;
  886. }
  887. /* Setup checksum offload, but default to off if not specified */
  888. lp->temac_features = 0;
  889. p = (__be32 *)of_get_property(op->dev.of_node, "xlnx,txcsum", NULL);
  890. if (p && be32_to_cpu(*p)) {
  891. lp->temac_features |= TEMAC_FEATURE_TX_CSUM;
  892. /* Can checksum TCP/UDP over IPv4. */
  893. ndev->features |= NETIF_F_IP_CSUM;
  894. }
  895. p = (__be32 *)of_get_property(op->dev.of_node, "xlnx,rxcsum", NULL);
  896. if (p && be32_to_cpu(*p))
  897. lp->temac_features |= TEMAC_FEATURE_RX_CSUM;
  898. /* Find the DMA node, map the DMA registers, and decode the DMA IRQs */
  899. np = of_parse_phandle(op->dev.of_node, "llink-connected", 0);
  900. if (!np) {
  901. dev_err(&op->dev, "could not find DMA node\n");
  902. rc = -ENODEV;
  903. goto err_iounmap;
  904. }
  905. /* Setup the DMA register accesses, could be DCR or memory mapped */
  906. if (temac_dcr_setup(lp, op, np)) {
  907. /* no DCR in the device tree, try non-DCR */
  908. lp->sdma_regs = of_iomap(np, 0);
  909. if (lp->sdma_regs) {
  910. lp->dma_in = temac_dma_in32;
  911. lp->dma_out = temac_dma_out32;
  912. dev_dbg(&op->dev, "MEM base: %p\n", lp->sdma_regs);
  913. } else {
  914. dev_err(&op->dev, "unable to map DMA registers\n");
  915. of_node_put(np);
  916. goto err_iounmap;
  917. }
  918. }
  919. lp->rx_irq = irq_of_parse_and_map(np, 0);
  920. lp->tx_irq = irq_of_parse_and_map(np, 1);
  921. of_node_put(np); /* Finished with the DMA node; drop the reference */
  922. if (!lp->rx_irq || !lp->tx_irq) {
  923. dev_err(&op->dev, "could not determine irqs\n");
  924. rc = -ENOMEM;
  925. goto err_iounmap_2;
  926. }
  927. /* Retrieve the MAC address */
  928. addr = of_get_property(op->dev.of_node, "local-mac-address", &size);
  929. if ((!addr) || (size != 6)) {
  930. dev_err(&op->dev, "could not find MAC address\n");
  931. rc = -ENODEV;
  932. goto err_iounmap_2;
  933. }
  934. temac_init_mac_address(ndev, (void *)addr);
  935. rc = temac_mdio_setup(lp, op->dev.of_node);
  936. if (rc)
  937. dev_warn(&op->dev, "error registering MDIO bus\n");
  938. lp->phy_node = of_parse_phandle(op->dev.of_node, "phy-handle", 0);
  939. if (lp->phy_node)
  940. dev_dbg(lp->dev, "using PHY node %s (%p)\n", np->full_name, np);
  941. /* Add the device attributes */
  942. rc = sysfs_create_group(&lp->dev->kobj, &temac_attr_group);
  943. if (rc) {
  944. dev_err(lp->dev, "Error creating sysfs files\n");
  945. goto err_iounmap_2;
  946. }
  947. rc = register_netdev(lp->ndev);
  948. if (rc) {
  949. dev_err(lp->dev, "register_netdev() error (%i)\n", rc);
  950. goto err_register_ndev;
  951. }
  952. return 0;
  953. err_register_ndev:
  954. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  955. err_iounmap_2:
  956. if (lp->sdma_regs)
  957. iounmap(lp->sdma_regs);
  958. err_iounmap:
  959. iounmap(lp->regs);
  960. nodev:
  961. free_netdev(ndev);
  962. ndev = NULL;
  963. return rc;
  964. }
  965. static int temac_of_remove(struct platform_device *op)
  966. {
  967. struct net_device *ndev = platform_get_drvdata(op);
  968. struct temac_local *lp = netdev_priv(ndev);
  969. temac_mdio_teardown(lp);
  970. unregister_netdev(ndev);
  971. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  972. of_node_put(lp->phy_node);
  973. lp->phy_node = NULL;
  974. iounmap(lp->regs);
  975. if (lp->sdma_regs)
  976. iounmap(lp->sdma_regs);
  977. free_netdev(ndev);
  978. return 0;
  979. }
  980. static const struct of_device_id temac_of_match[] = {
  981. { .compatible = "xlnx,xps-ll-temac-1.01.b", },
  982. { .compatible = "xlnx,xps-ll-temac-2.00.a", },
  983. { .compatible = "xlnx,xps-ll-temac-2.02.a", },
  984. { .compatible = "xlnx,xps-ll-temac-2.03.a", },
  985. {},
  986. };
  987. MODULE_DEVICE_TABLE(of, temac_of_match);
  988. static struct platform_driver temac_of_driver = {
  989. .probe = temac_of_probe,
  990. .remove = temac_of_remove,
  991. .driver = {
  992. .name = "xilinx_temac",
  993. .of_match_table = temac_of_match,
  994. },
  995. };
  996. module_platform_driver(temac_of_driver);
  997. MODULE_DESCRIPTION("Xilinx LL_TEMAC Ethernet driver");
  998. MODULE_AUTHOR("Yoshio Kashiwagi");
  999. MODULE_LICENSE("GPL");