xilinx_emaclite.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272
  1. /*
  2. * Xilinx EmacLite Linux driver for the Xilinx Ethernet MAC Lite device.
  3. *
  4. * This is a new flat driver which is based on the original emac_lite
  5. * driver from John Williams <john.williams@xilinx.com>.
  6. *
  7. * 2007 - 2013 (c) Xilinx, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/uaccess.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/io.h>
  20. #include <linux/slab.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_device.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/of_mdio.h>
  25. #include <linux/of_net.h>
  26. #include <linux/phy.h>
  27. #include <linux/interrupt.h>
  28. #define DRIVER_NAME "xilinx_emaclite"
  29. /* Register offsets for the EmacLite Core */
  30. #define XEL_TXBUFF_OFFSET 0x0 /* Transmit Buffer */
  31. #define XEL_MDIOADDR_OFFSET 0x07E4 /* MDIO Address Register */
  32. #define XEL_MDIOWR_OFFSET 0x07E8 /* MDIO Write Data Register */
  33. #define XEL_MDIORD_OFFSET 0x07EC /* MDIO Read Data Register */
  34. #define XEL_MDIOCTRL_OFFSET 0x07F0 /* MDIO Control Register */
  35. #define XEL_GIER_OFFSET 0x07F8 /* GIE Register */
  36. #define XEL_TSR_OFFSET 0x07FC /* Tx status */
  37. #define XEL_TPLR_OFFSET 0x07F4 /* Tx packet length */
  38. #define XEL_RXBUFF_OFFSET 0x1000 /* Receive Buffer */
  39. #define XEL_RPLR_OFFSET 0x100C /* Rx packet length */
  40. #define XEL_RSR_OFFSET 0x17FC /* Rx status */
  41. #define XEL_BUFFER_OFFSET 0x0800 /* Next Tx/Rx buffer's offset */
  42. /* MDIO Address Register Bit Masks */
  43. #define XEL_MDIOADDR_REGADR_MASK 0x0000001F /* Register Address */
  44. #define XEL_MDIOADDR_PHYADR_MASK 0x000003E0 /* PHY Address */
  45. #define XEL_MDIOADDR_PHYADR_SHIFT 5
  46. #define XEL_MDIOADDR_OP_MASK 0x00000400 /* RD/WR Operation */
  47. /* MDIO Write Data Register Bit Masks */
  48. #define XEL_MDIOWR_WRDATA_MASK 0x0000FFFF /* Data to be Written */
  49. /* MDIO Read Data Register Bit Masks */
  50. #define XEL_MDIORD_RDDATA_MASK 0x0000FFFF /* Data to be Read */
  51. /* MDIO Control Register Bit Masks */
  52. #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001 /* MDIO Status Mask */
  53. #define XEL_MDIOCTRL_MDIOEN_MASK 0x00000008 /* MDIO Enable */
  54. /* Global Interrupt Enable Register (GIER) Bit Masks */
  55. #define XEL_GIER_GIE_MASK 0x80000000 /* Global Enable */
  56. /* Transmit Status Register (TSR) Bit Masks */
  57. #define XEL_TSR_XMIT_BUSY_MASK 0x00000001 /* Tx complete */
  58. #define XEL_TSR_PROGRAM_MASK 0x00000002 /* Program the MAC address */
  59. #define XEL_TSR_XMIT_IE_MASK 0x00000008 /* Tx interrupt enable bit */
  60. #define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000 /* Buffer is active, SW bit
  61. * only. This is not documented
  62. * in the HW spec */
  63. /* Define for programming the MAC address into the EmacLite */
  64. #define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
  65. /* Receive Status Register (RSR) */
  66. #define XEL_RSR_RECV_DONE_MASK 0x00000001 /* Rx complete */
  67. #define XEL_RSR_RECV_IE_MASK 0x00000008 /* Rx interrupt enable bit */
  68. /* Transmit Packet Length Register (TPLR) */
  69. #define XEL_TPLR_LENGTH_MASK 0x0000FFFF /* Tx packet length */
  70. /* Receive Packet Length Register (RPLR) */
  71. #define XEL_RPLR_LENGTH_MASK 0x0000FFFF /* Rx packet length */
  72. #define XEL_HEADER_OFFSET 12 /* Offset to length field */
  73. #define XEL_HEADER_SHIFT 16 /* Shift value for length */
  74. /* General Ethernet Definitions */
  75. #define XEL_ARP_PACKET_SIZE 28 /* Max ARP packet size */
  76. #define XEL_HEADER_IP_LENGTH_OFFSET 16 /* IP Length Offset */
  77. #define TX_TIMEOUT (60*HZ) /* Tx timeout is 60 seconds. */
  78. #define ALIGNMENT 4
  79. /* BUFFER_ALIGN(adr) calculates the number of bytes to the next alignment. */
  80. #define BUFFER_ALIGN(adr) ((ALIGNMENT - ((u32) adr)) % ALIGNMENT)
  81. #ifdef __BIG_ENDIAN
  82. #define xemaclite_readl ioread32be
  83. #define xemaclite_writel iowrite32be
  84. #else
  85. #define xemaclite_readl ioread32
  86. #define xemaclite_writel iowrite32
  87. #endif
  88. /**
  89. * struct net_local - Our private per device data
  90. * @ndev: instance of the network device
  91. * @tx_ping_pong: indicates whether Tx Pong buffer is configured in HW
  92. * @rx_ping_pong: indicates whether Rx Pong buffer is configured in HW
  93. * @next_tx_buf_to_use: next Tx buffer to write to
  94. * @next_rx_buf_to_use: next Rx buffer to read from
  95. * @base_addr: base address of the Emaclite device
  96. * @reset_lock: lock used for synchronization
  97. * @deferred_skb: holds an skb (for transmission at a later time) when the
  98. * Tx buffer is not free
  99. * @phy_dev: pointer to the PHY device
  100. * @phy_node: pointer to the PHY device node
  101. * @mii_bus: pointer to the MII bus
  102. * @mdio_irqs: IRQs table for MDIO bus
  103. * @last_link: last link status
  104. * @has_mdio: indicates whether MDIO is included in the HW
  105. */
  106. struct net_local {
  107. struct net_device *ndev;
  108. bool tx_ping_pong;
  109. bool rx_ping_pong;
  110. u32 next_tx_buf_to_use;
  111. u32 next_rx_buf_to_use;
  112. void __iomem *base_addr;
  113. spinlock_t reset_lock;
  114. struct sk_buff *deferred_skb;
  115. struct phy_device *phy_dev;
  116. struct device_node *phy_node;
  117. struct mii_bus *mii_bus;
  118. int mdio_irqs[PHY_MAX_ADDR];
  119. int last_link;
  120. bool has_mdio;
  121. };
  122. /*************************/
  123. /* EmacLite driver calls */
  124. /*************************/
  125. /**
  126. * xemaclite_enable_interrupts - Enable the interrupts for the EmacLite device
  127. * @drvdata: Pointer to the Emaclite device private data
  128. *
  129. * This function enables the Tx and Rx interrupts for the Emaclite device along
  130. * with the Global Interrupt Enable.
  131. */
  132. static void xemaclite_enable_interrupts(struct net_local *drvdata)
  133. {
  134. u32 reg_data;
  135. /* Enable the Tx interrupts for the first Buffer */
  136. reg_data = xemaclite_readl(drvdata->base_addr + XEL_TSR_OFFSET);
  137. xemaclite_writel(reg_data | XEL_TSR_XMIT_IE_MASK,
  138. drvdata->base_addr + XEL_TSR_OFFSET);
  139. /* Enable the Rx interrupts for the first buffer */
  140. xemaclite_writel(XEL_RSR_RECV_IE_MASK, drvdata->base_addr + XEL_RSR_OFFSET);
  141. /* Enable the Global Interrupt Enable */
  142. xemaclite_writel(XEL_GIER_GIE_MASK, drvdata->base_addr + XEL_GIER_OFFSET);
  143. }
  144. /**
  145. * xemaclite_disable_interrupts - Disable the interrupts for the EmacLite device
  146. * @drvdata: Pointer to the Emaclite device private data
  147. *
  148. * This function disables the Tx and Rx interrupts for the Emaclite device,
  149. * along with the Global Interrupt Enable.
  150. */
  151. static void xemaclite_disable_interrupts(struct net_local *drvdata)
  152. {
  153. u32 reg_data;
  154. /* Disable the Global Interrupt Enable */
  155. xemaclite_writel(XEL_GIER_GIE_MASK, drvdata->base_addr + XEL_GIER_OFFSET);
  156. /* Disable the Tx interrupts for the first buffer */
  157. reg_data = xemaclite_readl(drvdata->base_addr + XEL_TSR_OFFSET);
  158. xemaclite_writel(reg_data & (~XEL_TSR_XMIT_IE_MASK),
  159. drvdata->base_addr + XEL_TSR_OFFSET);
  160. /* Disable the Rx interrupts for the first buffer */
  161. reg_data = xemaclite_readl(drvdata->base_addr + XEL_RSR_OFFSET);
  162. xemaclite_writel(reg_data & (~XEL_RSR_RECV_IE_MASK),
  163. drvdata->base_addr + XEL_RSR_OFFSET);
  164. }
  165. /**
  166. * xemaclite_aligned_write - Write from 16-bit aligned to 32-bit aligned address
  167. * @src_ptr: Void pointer to the 16-bit aligned source address
  168. * @dest_ptr: Pointer to the 32-bit aligned destination address
  169. * @length: Number bytes to write from source to destination
  170. *
  171. * This function writes data from a 16-bit aligned buffer to a 32-bit aligned
  172. * address in the EmacLite device.
  173. */
  174. static void xemaclite_aligned_write(void *src_ptr, u32 *dest_ptr,
  175. unsigned length)
  176. {
  177. u32 align_buffer;
  178. u32 *to_u32_ptr;
  179. u16 *from_u16_ptr, *to_u16_ptr;
  180. to_u32_ptr = dest_ptr;
  181. from_u16_ptr = src_ptr;
  182. align_buffer = 0;
  183. for (; length > 3; length -= 4) {
  184. to_u16_ptr = (u16 *)&align_buffer;
  185. *to_u16_ptr++ = *from_u16_ptr++;
  186. *to_u16_ptr++ = *from_u16_ptr++;
  187. /* This barrier resolves occasional issues seen around
  188. * cases where the data is not properly flushed out
  189. * from the processor store buffers to the destination
  190. * memory locations.
  191. */
  192. wmb();
  193. /* Output a word */
  194. *to_u32_ptr++ = align_buffer;
  195. }
  196. if (length) {
  197. u8 *from_u8_ptr, *to_u8_ptr;
  198. /* Set up to output the remaining data */
  199. align_buffer = 0;
  200. to_u8_ptr = (u8 *) &align_buffer;
  201. from_u8_ptr = (u8 *) from_u16_ptr;
  202. /* Output the remaining data */
  203. for (; length > 0; length--)
  204. *to_u8_ptr++ = *from_u8_ptr++;
  205. /* This barrier resolves occasional issues seen around
  206. * cases where the data is not properly flushed out
  207. * from the processor store buffers to the destination
  208. * memory locations.
  209. */
  210. wmb();
  211. *to_u32_ptr = align_buffer;
  212. }
  213. }
  214. /**
  215. * xemaclite_aligned_read - Read from 32-bit aligned to 16-bit aligned buffer
  216. * @src_ptr: Pointer to the 32-bit aligned source address
  217. * @dest_ptr: Pointer to the 16-bit aligned destination address
  218. * @length: Number bytes to read from source to destination
  219. *
  220. * This function reads data from a 32-bit aligned address in the EmacLite device
  221. * to a 16-bit aligned buffer.
  222. */
  223. static void xemaclite_aligned_read(u32 *src_ptr, u8 *dest_ptr,
  224. unsigned length)
  225. {
  226. u16 *to_u16_ptr, *from_u16_ptr;
  227. u32 *from_u32_ptr;
  228. u32 align_buffer;
  229. from_u32_ptr = src_ptr;
  230. to_u16_ptr = (u16 *) dest_ptr;
  231. for (; length > 3; length -= 4) {
  232. /* Copy each word into the temporary buffer */
  233. align_buffer = *from_u32_ptr++;
  234. from_u16_ptr = (u16 *)&align_buffer;
  235. /* Read data from source */
  236. *to_u16_ptr++ = *from_u16_ptr++;
  237. *to_u16_ptr++ = *from_u16_ptr++;
  238. }
  239. if (length) {
  240. u8 *to_u8_ptr, *from_u8_ptr;
  241. /* Set up to read the remaining data */
  242. to_u8_ptr = (u8 *) to_u16_ptr;
  243. align_buffer = *from_u32_ptr++;
  244. from_u8_ptr = (u8 *) &align_buffer;
  245. /* Read the remaining data */
  246. for (; length > 0; length--)
  247. *to_u8_ptr = *from_u8_ptr;
  248. }
  249. }
  250. /**
  251. * xemaclite_send_data - Send an Ethernet frame
  252. * @drvdata: Pointer to the Emaclite device private data
  253. * @data: Pointer to the data to be sent
  254. * @byte_count: Total frame size, including header
  255. *
  256. * This function checks if the Tx buffer of the Emaclite device is free to send
  257. * data. If so, it fills the Tx buffer with data for transmission. Otherwise, it
  258. * returns an error.
  259. *
  260. * Return: 0 upon success or -1 if the buffer(s) are full.
  261. *
  262. * Note: The maximum Tx packet size can not be more than Ethernet header
  263. * (14 Bytes) + Maximum MTU (1500 bytes). This is excluding FCS.
  264. */
  265. static int xemaclite_send_data(struct net_local *drvdata, u8 *data,
  266. unsigned int byte_count)
  267. {
  268. u32 reg_data;
  269. void __iomem *addr;
  270. /* Determine the expected Tx buffer address */
  271. addr = drvdata->base_addr + drvdata->next_tx_buf_to_use;
  272. /* If the length is too large, truncate it */
  273. if (byte_count > ETH_FRAME_LEN)
  274. byte_count = ETH_FRAME_LEN;
  275. /* Check if the expected buffer is available */
  276. reg_data = xemaclite_readl(addr + XEL_TSR_OFFSET);
  277. if ((reg_data & (XEL_TSR_XMIT_BUSY_MASK |
  278. XEL_TSR_XMIT_ACTIVE_MASK)) == 0) {
  279. /* Switch to next buffer if configured */
  280. if (drvdata->tx_ping_pong != 0)
  281. drvdata->next_tx_buf_to_use ^= XEL_BUFFER_OFFSET;
  282. } else if (drvdata->tx_ping_pong != 0) {
  283. /* If the expected buffer is full, try the other buffer,
  284. * if it is configured in HW */
  285. addr = (void __iomem __force *)((u32 __force)addr ^
  286. XEL_BUFFER_OFFSET);
  287. reg_data = xemaclite_readl(addr + XEL_TSR_OFFSET);
  288. if ((reg_data & (XEL_TSR_XMIT_BUSY_MASK |
  289. XEL_TSR_XMIT_ACTIVE_MASK)) != 0)
  290. return -1; /* Buffers were full, return failure */
  291. } else
  292. return -1; /* Buffer was full, return failure */
  293. /* Write the frame to the buffer */
  294. xemaclite_aligned_write(data, (u32 __force *) addr, byte_count);
  295. xemaclite_writel((byte_count & XEL_TPLR_LENGTH_MASK),
  296. addr + XEL_TPLR_OFFSET);
  297. /* Update the Tx Status Register to indicate that there is a
  298. * frame to send. Set the XEL_TSR_XMIT_ACTIVE_MASK flag which
  299. * is used by the interrupt handler to check whether a frame
  300. * has been transmitted */
  301. reg_data = xemaclite_readl(addr + XEL_TSR_OFFSET);
  302. reg_data |= (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_XMIT_ACTIVE_MASK);
  303. xemaclite_writel(reg_data, addr + XEL_TSR_OFFSET);
  304. return 0;
  305. }
  306. /**
  307. * xemaclite_recv_data - Receive a frame
  308. * @drvdata: Pointer to the Emaclite device private data
  309. * @data: Address where the data is to be received
  310. *
  311. * This function is intended to be called from the interrupt context or
  312. * with a wrapper which waits for the receive frame to be available.
  313. *
  314. * Return: Total number of bytes received
  315. */
  316. static u16 xemaclite_recv_data(struct net_local *drvdata, u8 *data, int maxlen)
  317. {
  318. void __iomem *addr;
  319. u16 length, proto_type;
  320. u32 reg_data;
  321. /* Determine the expected buffer address */
  322. addr = (drvdata->base_addr + drvdata->next_rx_buf_to_use);
  323. /* Verify which buffer has valid data */
  324. reg_data = xemaclite_readl(addr + XEL_RSR_OFFSET);
  325. if ((reg_data & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
  326. if (drvdata->rx_ping_pong != 0)
  327. drvdata->next_rx_buf_to_use ^= XEL_BUFFER_OFFSET;
  328. } else {
  329. /* The instance is out of sync, try other buffer if other
  330. * buffer is configured, return 0 otherwise. If the instance is
  331. * out of sync, do not update the 'next_rx_buf_to_use' since it
  332. * will correct on subsequent calls */
  333. if (drvdata->rx_ping_pong != 0)
  334. addr = (void __iomem __force *)((u32 __force)addr ^
  335. XEL_BUFFER_OFFSET);
  336. else
  337. return 0; /* No data was available */
  338. /* Verify that buffer has valid data */
  339. reg_data = xemaclite_readl(addr + XEL_RSR_OFFSET);
  340. if ((reg_data & XEL_RSR_RECV_DONE_MASK) !=
  341. XEL_RSR_RECV_DONE_MASK)
  342. return 0; /* No data was available */
  343. }
  344. /* Get the protocol type of the ethernet frame that arrived */
  345. proto_type = ((ntohl(xemaclite_readl(addr + XEL_HEADER_OFFSET +
  346. XEL_RXBUFF_OFFSET)) >> XEL_HEADER_SHIFT) &
  347. XEL_RPLR_LENGTH_MASK);
  348. /* Check if received ethernet frame is a raw ethernet frame
  349. * or an IP packet or an ARP packet */
  350. if (proto_type > ETH_DATA_LEN) {
  351. if (proto_type == ETH_P_IP) {
  352. length = ((ntohl(xemaclite_readl(addr +
  353. XEL_HEADER_IP_LENGTH_OFFSET +
  354. XEL_RXBUFF_OFFSET)) >>
  355. XEL_HEADER_SHIFT) &
  356. XEL_RPLR_LENGTH_MASK);
  357. length = min_t(u16, length, ETH_DATA_LEN);
  358. length += ETH_HLEN + ETH_FCS_LEN;
  359. } else if (proto_type == ETH_P_ARP)
  360. length = XEL_ARP_PACKET_SIZE + ETH_HLEN + ETH_FCS_LEN;
  361. else
  362. /* Field contains type other than IP or ARP, use max
  363. * frame size and let user parse it */
  364. length = ETH_FRAME_LEN + ETH_FCS_LEN;
  365. } else
  366. /* Use the length in the frame, plus the header and trailer */
  367. length = proto_type + ETH_HLEN + ETH_FCS_LEN;
  368. if (WARN_ON(length > maxlen))
  369. length = maxlen;
  370. /* Read from the EmacLite device */
  371. xemaclite_aligned_read((u32 __force *) (addr + XEL_RXBUFF_OFFSET),
  372. data, length);
  373. /* Acknowledge the frame */
  374. reg_data = xemaclite_readl(addr + XEL_RSR_OFFSET);
  375. reg_data &= ~XEL_RSR_RECV_DONE_MASK;
  376. xemaclite_writel(reg_data, addr + XEL_RSR_OFFSET);
  377. return length;
  378. }
  379. /**
  380. * xemaclite_update_address - Update the MAC address in the device
  381. * @drvdata: Pointer to the Emaclite device private data
  382. * @address_ptr:Pointer to the MAC address (MAC address is a 48-bit value)
  383. *
  384. * Tx must be idle and Rx should be idle for deterministic results.
  385. * It is recommended that this function should be called after the
  386. * initialization and before transmission of any packets from the device.
  387. * The MAC address can be programmed using any of the two transmit
  388. * buffers (if configured).
  389. */
  390. static void xemaclite_update_address(struct net_local *drvdata,
  391. u8 *address_ptr)
  392. {
  393. void __iomem *addr;
  394. u32 reg_data;
  395. /* Determine the expected Tx buffer address */
  396. addr = drvdata->base_addr + drvdata->next_tx_buf_to_use;
  397. xemaclite_aligned_write(address_ptr, (u32 __force *) addr, ETH_ALEN);
  398. xemaclite_writel(ETH_ALEN, addr + XEL_TPLR_OFFSET);
  399. /* Update the MAC address in the EmacLite */
  400. reg_data = xemaclite_readl(addr + XEL_TSR_OFFSET);
  401. xemaclite_writel(reg_data | XEL_TSR_PROG_MAC_ADDR, addr + XEL_TSR_OFFSET);
  402. /* Wait for EmacLite to finish with the MAC address update */
  403. while ((xemaclite_readl(addr + XEL_TSR_OFFSET) &
  404. XEL_TSR_PROG_MAC_ADDR) != 0)
  405. ;
  406. }
  407. /**
  408. * xemaclite_set_mac_address - Set the MAC address for this device
  409. * @dev: Pointer to the network device instance
  410. * @addr: Void pointer to the sockaddr structure
  411. *
  412. * This function copies the HW address from the sockaddr strucutre to the
  413. * net_device structure and updates the address in HW.
  414. *
  415. * Return: Error if the net device is busy or 0 if the addr is set
  416. * successfully
  417. */
  418. static int xemaclite_set_mac_address(struct net_device *dev, void *address)
  419. {
  420. struct net_local *lp = netdev_priv(dev);
  421. struct sockaddr *addr = address;
  422. if (netif_running(dev))
  423. return -EBUSY;
  424. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  425. xemaclite_update_address(lp, dev->dev_addr);
  426. return 0;
  427. }
  428. /**
  429. * xemaclite_tx_timeout - Callback for Tx Timeout
  430. * @dev: Pointer to the network device
  431. *
  432. * This function is called when Tx time out occurs for Emaclite device.
  433. */
  434. static void xemaclite_tx_timeout(struct net_device *dev)
  435. {
  436. struct net_local *lp = netdev_priv(dev);
  437. unsigned long flags;
  438. dev_err(&lp->ndev->dev, "Exceeded transmit timeout of %lu ms\n",
  439. TX_TIMEOUT * 1000UL / HZ);
  440. dev->stats.tx_errors++;
  441. /* Reset the device */
  442. spin_lock_irqsave(&lp->reset_lock, flags);
  443. /* Shouldn't really be necessary, but shouldn't hurt */
  444. netif_stop_queue(dev);
  445. xemaclite_disable_interrupts(lp);
  446. xemaclite_enable_interrupts(lp);
  447. if (lp->deferred_skb) {
  448. dev_kfree_skb(lp->deferred_skb);
  449. lp->deferred_skb = NULL;
  450. dev->stats.tx_errors++;
  451. }
  452. /* To exclude tx timeout */
  453. dev->trans_start = jiffies; /* prevent tx timeout */
  454. /* We're all ready to go. Start the queue */
  455. netif_wake_queue(dev);
  456. spin_unlock_irqrestore(&lp->reset_lock, flags);
  457. }
  458. /**********************/
  459. /* Interrupt Handlers */
  460. /**********************/
  461. /**
  462. * xemaclite_tx_handler - Interrupt handler for frames sent
  463. * @dev: Pointer to the network device
  464. *
  465. * This function updates the number of packets transmitted and handles the
  466. * deferred skb, if there is one.
  467. */
  468. static void xemaclite_tx_handler(struct net_device *dev)
  469. {
  470. struct net_local *lp = netdev_priv(dev);
  471. dev->stats.tx_packets++;
  472. if (lp->deferred_skb) {
  473. if (xemaclite_send_data(lp,
  474. (u8 *) lp->deferred_skb->data,
  475. lp->deferred_skb->len) != 0)
  476. return;
  477. else {
  478. dev->stats.tx_bytes += lp->deferred_skb->len;
  479. dev_kfree_skb_irq(lp->deferred_skb);
  480. lp->deferred_skb = NULL;
  481. dev->trans_start = jiffies; /* prevent tx timeout */
  482. netif_wake_queue(dev);
  483. }
  484. }
  485. }
  486. /**
  487. * xemaclite_rx_handler- Interrupt handler for frames received
  488. * @dev: Pointer to the network device
  489. *
  490. * This function allocates memory for a socket buffer, fills it with data
  491. * received and hands it over to the TCP/IP stack.
  492. */
  493. static void xemaclite_rx_handler(struct net_device *dev)
  494. {
  495. struct net_local *lp = netdev_priv(dev);
  496. struct sk_buff *skb;
  497. unsigned int align;
  498. u32 len;
  499. len = ETH_FRAME_LEN + ETH_FCS_LEN;
  500. skb = netdev_alloc_skb(dev, len + ALIGNMENT);
  501. if (!skb) {
  502. /* Couldn't get memory. */
  503. dev->stats.rx_dropped++;
  504. dev_err(&lp->ndev->dev, "Could not allocate receive buffer\n");
  505. return;
  506. }
  507. /*
  508. * A new skb should have the data halfword aligned, but this code is
  509. * here just in case that isn't true. Calculate how many
  510. * bytes we should reserve to get the data to start on a word
  511. * boundary */
  512. align = BUFFER_ALIGN(skb->data);
  513. if (align)
  514. skb_reserve(skb, align);
  515. skb_reserve(skb, 2);
  516. len = xemaclite_recv_data(lp, (u8 *) skb->data, len);
  517. if (!len) {
  518. dev->stats.rx_errors++;
  519. dev_kfree_skb_irq(skb);
  520. return;
  521. }
  522. skb_put(skb, len); /* Tell the skb how much data we got */
  523. skb->protocol = eth_type_trans(skb, dev);
  524. skb_checksum_none_assert(skb);
  525. dev->stats.rx_packets++;
  526. dev->stats.rx_bytes += len;
  527. if (!skb_defer_rx_timestamp(skb))
  528. netif_rx(skb); /* Send the packet upstream */
  529. }
  530. /**
  531. * xemaclite_interrupt - Interrupt handler for this driver
  532. * @irq: Irq of the Emaclite device
  533. * @dev_id: Void pointer to the network device instance used as callback
  534. * reference
  535. *
  536. * This function handles the Tx and Rx interrupts of the EmacLite device.
  537. */
  538. static irqreturn_t xemaclite_interrupt(int irq, void *dev_id)
  539. {
  540. bool tx_complete = false;
  541. struct net_device *dev = dev_id;
  542. struct net_local *lp = netdev_priv(dev);
  543. void __iomem *base_addr = lp->base_addr;
  544. u32 tx_status;
  545. /* Check if there is Rx Data available */
  546. if ((xemaclite_readl(base_addr + XEL_RSR_OFFSET) &
  547. XEL_RSR_RECV_DONE_MASK) ||
  548. (xemaclite_readl(base_addr + XEL_BUFFER_OFFSET + XEL_RSR_OFFSET)
  549. & XEL_RSR_RECV_DONE_MASK))
  550. xemaclite_rx_handler(dev);
  551. /* Check if the Transmission for the first buffer is completed */
  552. tx_status = xemaclite_readl(base_addr + XEL_TSR_OFFSET);
  553. if (((tx_status & XEL_TSR_XMIT_BUSY_MASK) == 0) &&
  554. (tx_status & XEL_TSR_XMIT_ACTIVE_MASK) != 0) {
  555. tx_status &= ~XEL_TSR_XMIT_ACTIVE_MASK;
  556. xemaclite_writel(tx_status, base_addr + XEL_TSR_OFFSET);
  557. tx_complete = true;
  558. }
  559. /* Check if the Transmission for the second buffer is completed */
  560. tx_status = xemaclite_readl(base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET);
  561. if (((tx_status & XEL_TSR_XMIT_BUSY_MASK) == 0) &&
  562. (tx_status & XEL_TSR_XMIT_ACTIVE_MASK) != 0) {
  563. tx_status &= ~XEL_TSR_XMIT_ACTIVE_MASK;
  564. xemaclite_writel(tx_status, base_addr + XEL_BUFFER_OFFSET +
  565. XEL_TSR_OFFSET);
  566. tx_complete = true;
  567. }
  568. /* If there was a Tx interrupt, call the Tx Handler */
  569. if (tx_complete != 0)
  570. xemaclite_tx_handler(dev);
  571. return IRQ_HANDLED;
  572. }
  573. /**********************/
  574. /* MDIO Bus functions */
  575. /**********************/
  576. /**
  577. * xemaclite_mdio_wait - Wait for the MDIO to be ready to use
  578. * @lp: Pointer to the Emaclite device private data
  579. *
  580. * This function waits till the device is ready to accept a new MDIO
  581. * request.
  582. *
  583. * Return: 0 for success or ETIMEDOUT for a timeout
  584. */
  585. static int xemaclite_mdio_wait(struct net_local *lp)
  586. {
  587. unsigned long end = jiffies + 2;
  588. /* wait for the MDIO interface to not be busy or timeout
  589. after some time.
  590. */
  591. while (xemaclite_readl(lp->base_addr + XEL_MDIOCTRL_OFFSET) &
  592. XEL_MDIOCTRL_MDIOSTS_MASK) {
  593. if (time_before_eq(end, jiffies)) {
  594. WARN_ON(1);
  595. return -ETIMEDOUT;
  596. }
  597. msleep(1);
  598. }
  599. return 0;
  600. }
  601. /**
  602. * xemaclite_mdio_read - Read from a given MII management register
  603. * @bus: the mii_bus struct
  604. * @phy_id: the phy address
  605. * @reg: register number to read from
  606. *
  607. * This function waits till the device is ready to accept a new MDIO
  608. * request and then writes the phy address to the MDIO Address register
  609. * and reads data from MDIO Read Data register, when its available.
  610. *
  611. * Return: Value read from the MII management register
  612. */
  613. static int xemaclite_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  614. {
  615. struct net_local *lp = bus->priv;
  616. u32 ctrl_reg;
  617. u32 rc;
  618. if (xemaclite_mdio_wait(lp))
  619. return -ETIMEDOUT;
  620. /* Write the PHY address, register number and set the OP bit in the
  621. * MDIO Address register. Set the Status bit in the MDIO Control
  622. * register to start a MDIO read transaction.
  623. */
  624. ctrl_reg = xemaclite_readl(lp->base_addr + XEL_MDIOCTRL_OFFSET);
  625. xemaclite_writel(XEL_MDIOADDR_OP_MASK |
  626. ((phy_id << XEL_MDIOADDR_PHYADR_SHIFT) | reg),
  627. lp->base_addr + XEL_MDIOADDR_OFFSET);
  628. xemaclite_writel(ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK,
  629. lp->base_addr + XEL_MDIOCTRL_OFFSET);
  630. if (xemaclite_mdio_wait(lp))
  631. return -ETIMEDOUT;
  632. rc = xemaclite_readl(lp->base_addr + XEL_MDIORD_OFFSET);
  633. dev_dbg(&lp->ndev->dev,
  634. "xemaclite_mdio_read(phy_id=%i, reg=%x) == %x\n",
  635. phy_id, reg, rc);
  636. return rc;
  637. }
  638. /**
  639. * xemaclite_mdio_write - Write to a given MII management register
  640. * @bus: the mii_bus struct
  641. * @phy_id: the phy address
  642. * @reg: register number to write to
  643. * @val: value to write to the register number specified by reg
  644. *
  645. * This function waits till the device is ready to accept a new MDIO
  646. * request and then writes the val to the MDIO Write Data register.
  647. */
  648. static int xemaclite_mdio_write(struct mii_bus *bus, int phy_id, int reg,
  649. u16 val)
  650. {
  651. struct net_local *lp = bus->priv;
  652. u32 ctrl_reg;
  653. dev_dbg(&lp->ndev->dev,
  654. "xemaclite_mdio_write(phy_id=%i, reg=%x, val=%x)\n",
  655. phy_id, reg, val);
  656. if (xemaclite_mdio_wait(lp))
  657. return -ETIMEDOUT;
  658. /* Write the PHY address, register number and clear the OP bit in the
  659. * MDIO Address register and then write the value into the MDIO Write
  660. * Data register. Finally, set the Status bit in the MDIO Control
  661. * register to start a MDIO write transaction.
  662. */
  663. ctrl_reg = xemaclite_readl(lp->base_addr + XEL_MDIOCTRL_OFFSET);
  664. xemaclite_writel(~XEL_MDIOADDR_OP_MASK &
  665. ((phy_id << XEL_MDIOADDR_PHYADR_SHIFT) | reg),
  666. lp->base_addr + XEL_MDIOADDR_OFFSET);
  667. xemaclite_writel(val, lp->base_addr + XEL_MDIOWR_OFFSET);
  668. xemaclite_writel(ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK,
  669. lp->base_addr + XEL_MDIOCTRL_OFFSET);
  670. return 0;
  671. }
  672. /**
  673. * xemaclite_mdio_setup - Register mii_bus for the Emaclite device
  674. * @lp: Pointer to the Emaclite device private data
  675. * @ofdev: Pointer to OF device structure
  676. *
  677. * This function enables MDIO bus in the Emaclite device and registers a
  678. * mii_bus.
  679. *
  680. * Return: 0 upon success or a negative error upon failure
  681. */
  682. static int xemaclite_mdio_setup(struct net_local *lp, struct device *dev)
  683. {
  684. struct mii_bus *bus;
  685. int rc;
  686. struct resource res;
  687. struct device_node *np = of_get_parent(lp->phy_node);
  688. struct device_node *npp;
  689. /* Don't register the MDIO bus if the phy_node or its parent node
  690. * can't be found.
  691. */
  692. if (!np) {
  693. dev_err(dev, "Failed to register mdio bus.\n");
  694. return -ENODEV;
  695. }
  696. npp = of_get_parent(np);
  697. of_address_to_resource(npp, 0, &res);
  698. if (lp->ndev->mem_start != res.start) {
  699. struct phy_device *phydev;
  700. phydev = of_phy_find_device(lp->phy_node);
  701. if (!phydev)
  702. dev_info(dev,
  703. "MDIO of the phy is not registered yet\n");
  704. else
  705. put_device(&phydev->dev);
  706. return 0;
  707. }
  708. /* Enable the MDIO bus by asserting the enable bit in MDIO Control
  709. * register.
  710. */
  711. xemaclite_writel(XEL_MDIOCTRL_MDIOEN_MASK,
  712. lp->base_addr + XEL_MDIOCTRL_OFFSET);
  713. bus = mdiobus_alloc();
  714. if (!bus) {
  715. dev_err(dev, "Failed to allocate mdiobus\n");
  716. return -ENOMEM;
  717. }
  718. snprintf(bus->id, MII_BUS_ID_SIZE, "%.8llx",
  719. (unsigned long long)res.start);
  720. bus->priv = lp;
  721. bus->name = "Xilinx Emaclite MDIO";
  722. bus->read = xemaclite_mdio_read;
  723. bus->write = xemaclite_mdio_write;
  724. bus->parent = dev;
  725. bus->irq = lp->mdio_irqs; /* preallocated IRQ table */
  726. lp->mii_bus = bus;
  727. rc = of_mdiobus_register(bus, np);
  728. if (rc) {
  729. dev_err(dev, "Failed to register mdio bus.\n");
  730. goto err_register;
  731. }
  732. return 0;
  733. err_register:
  734. mdiobus_free(bus);
  735. return rc;
  736. }
  737. /**
  738. * xemaclite_adjust_link - Link state callback for the Emaclite device
  739. * @ndev: pointer to net_device struct
  740. *
  741. * There's nothing in the Emaclite device to be configured when the link
  742. * state changes. We just print the status.
  743. */
  744. static void xemaclite_adjust_link(struct net_device *ndev)
  745. {
  746. struct net_local *lp = netdev_priv(ndev);
  747. struct phy_device *phy = lp->phy_dev;
  748. int link_state;
  749. /* hash together the state values to decide if something has changed */
  750. link_state = phy->speed | (phy->duplex << 1) | phy->link;
  751. if (lp->last_link != link_state) {
  752. lp->last_link = link_state;
  753. phy_print_status(phy);
  754. }
  755. }
  756. /**
  757. * xemaclite_open - Open the network device
  758. * @dev: Pointer to the network device
  759. *
  760. * This function sets the MAC address, requests an IRQ and enables interrupts
  761. * for the Emaclite device and starts the Tx queue.
  762. * It also connects to the phy device, if MDIO is included in Emaclite device.
  763. */
  764. static int xemaclite_open(struct net_device *dev)
  765. {
  766. struct net_local *lp = netdev_priv(dev);
  767. int retval;
  768. /* Just to be safe, stop the device first */
  769. xemaclite_disable_interrupts(lp);
  770. if (lp->phy_node) {
  771. u32 bmcr;
  772. lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
  773. xemaclite_adjust_link, 0,
  774. PHY_INTERFACE_MODE_MII);
  775. if (!lp->phy_dev) {
  776. dev_err(&lp->ndev->dev, "of_phy_connect() failed\n");
  777. return -ENODEV;
  778. }
  779. /* EmacLite doesn't support giga-bit speeds */
  780. lp->phy_dev->supported &= (PHY_BASIC_FEATURES);
  781. lp->phy_dev->advertising = lp->phy_dev->supported;
  782. /* Don't advertise 1000BASE-T Full/Half duplex speeds */
  783. phy_write(lp->phy_dev, MII_CTRL1000, 0);
  784. /* Advertise only 10 and 100mbps full/half duplex speeds */
  785. phy_write(lp->phy_dev, MII_ADVERTISE, ADVERTISE_ALL |
  786. ADVERTISE_CSMA);
  787. /* Restart auto negotiation */
  788. bmcr = phy_read(lp->phy_dev, MII_BMCR);
  789. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  790. phy_write(lp->phy_dev, MII_BMCR, bmcr);
  791. phy_start(lp->phy_dev);
  792. }
  793. /* Set the MAC address each time opened */
  794. xemaclite_update_address(lp, dev->dev_addr);
  795. /* Grab the IRQ */
  796. retval = request_irq(dev->irq, xemaclite_interrupt, 0, dev->name, dev);
  797. if (retval) {
  798. dev_err(&lp->ndev->dev, "Could not allocate interrupt %d\n",
  799. dev->irq);
  800. if (lp->phy_dev)
  801. phy_disconnect(lp->phy_dev);
  802. lp->phy_dev = NULL;
  803. return retval;
  804. }
  805. /* Enable Interrupts */
  806. xemaclite_enable_interrupts(lp);
  807. /* We're ready to go */
  808. netif_start_queue(dev);
  809. return 0;
  810. }
  811. /**
  812. * xemaclite_close - Close the network device
  813. * @dev: Pointer to the network device
  814. *
  815. * This function stops the Tx queue, disables interrupts and frees the IRQ for
  816. * the Emaclite device.
  817. * It also disconnects the phy device associated with the Emaclite device.
  818. */
  819. static int xemaclite_close(struct net_device *dev)
  820. {
  821. struct net_local *lp = netdev_priv(dev);
  822. netif_stop_queue(dev);
  823. xemaclite_disable_interrupts(lp);
  824. free_irq(dev->irq, dev);
  825. if (lp->phy_dev)
  826. phy_disconnect(lp->phy_dev);
  827. lp->phy_dev = NULL;
  828. return 0;
  829. }
  830. /**
  831. * xemaclite_send - Transmit a frame
  832. * @orig_skb: Pointer to the socket buffer to be transmitted
  833. * @dev: Pointer to the network device
  834. *
  835. * This function checks if the Tx buffer of the Emaclite device is free to send
  836. * data. If so, it fills the Tx buffer with data from socket buffer data,
  837. * updates the stats and frees the socket buffer. The Tx completion is signaled
  838. * by an interrupt. If the Tx buffer isn't free, then the socket buffer is
  839. * deferred and the Tx queue is stopped so that the deferred socket buffer can
  840. * be transmitted when the Emaclite device is free to transmit data.
  841. *
  842. * Return: 0, always.
  843. */
  844. static int xemaclite_send(struct sk_buff *orig_skb, struct net_device *dev)
  845. {
  846. struct net_local *lp = netdev_priv(dev);
  847. struct sk_buff *new_skb;
  848. unsigned int len;
  849. unsigned long flags;
  850. len = orig_skb->len;
  851. new_skb = orig_skb;
  852. spin_lock_irqsave(&lp->reset_lock, flags);
  853. if (xemaclite_send_data(lp, (u8 *) new_skb->data, len) != 0) {
  854. /* If the Emaclite Tx buffer is busy, stop the Tx queue and
  855. * defer the skb for transmission during the ISR, after the
  856. * current transmission is complete */
  857. netif_stop_queue(dev);
  858. lp->deferred_skb = new_skb;
  859. /* Take the time stamp now, since we can't do this in an ISR. */
  860. skb_tx_timestamp(new_skb);
  861. spin_unlock_irqrestore(&lp->reset_lock, flags);
  862. return 0;
  863. }
  864. spin_unlock_irqrestore(&lp->reset_lock, flags);
  865. skb_tx_timestamp(new_skb);
  866. dev->stats.tx_bytes += len;
  867. dev_consume_skb_any(new_skb);
  868. return 0;
  869. }
  870. /**
  871. * xemaclite_remove_ndev - Free the network device
  872. * @ndev: Pointer to the network device to be freed
  873. *
  874. * This function un maps the IO region of the Emaclite device and frees the net
  875. * device.
  876. */
  877. static void xemaclite_remove_ndev(struct net_device *ndev)
  878. {
  879. if (ndev) {
  880. free_netdev(ndev);
  881. }
  882. }
  883. /**
  884. * get_bool - Get a parameter from the OF device
  885. * @ofdev: Pointer to OF device structure
  886. * @s: Property to be retrieved
  887. *
  888. * This function looks for a property in the device node and returns the value
  889. * of the property if its found or 0 if the property is not found.
  890. *
  891. * Return: Value of the parameter if the parameter is found, or 0 otherwise
  892. */
  893. static bool get_bool(struct platform_device *ofdev, const char *s)
  894. {
  895. u32 *p = (u32 *)of_get_property(ofdev->dev.of_node, s, NULL);
  896. if (p) {
  897. return (bool)*p;
  898. } else {
  899. dev_warn(&ofdev->dev, "Parameter %s not found,"
  900. "defaulting to false\n", s);
  901. return false;
  902. }
  903. }
  904. static struct net_device_ops xemaclite_netdev_ops;
  905. /**
  906. * xemaclite_of_probe - Probe method for the Emaclite device.
  907. * @ofdev: Pointer to OF device structure
  908. * @match: Pointer to the structure used for matching a device
  909. *
  910. * This function probes for the Emaclite device in the device tree.
  911. * It initializes the driver data structure and the hardware, sets the MAC
  912. * address and registers the network device.
  913. * It also registers a mii_bus for the Emaclite device, if MDIO is included
  914. * in the device.
  915. *
  916. * Return: 0, if the driver is bound to the Emaclite device, or
  917. * a negative error if there is failure.
  918. */
  919. static int xemaclite_of_probe(struct platform_device *ofdev)
  920. {
  921. struct resource *res;
  922. struct net_device *ndev = NULL;
  923. struct net_local *lp = NULL;
  924. struct device *dev = &ofdev->dev;
  925. const void *mac_address;
  926. int rc = 0;
  927. dev_info(dev, "Device Tree Probing\n");
  928. /* Create an ethernet device instance */
  929. ndev = alloc_etherdev(sizeof(struct net_local));
  930. if (!ndev)
  931. return -ENOMEM;
  932. dev_set_drvdata(dev, ndev);
  933. SET_NETDEV_DEV(ndev, &ofdev->dev);
  934. lp = netdev_priv(ndev);
  935. lp->ndev = ndev;
  936. /* Get IRQ for the device */
  937. res = platform_get_resource(ofdev, IORESOURCE_IRQ, 0);
  938. if (!res) {
  939. dev_err(dev, "no IRQ found\n");
  940. rc = -ENXIO;
  941. goto error;
  942. }
  943. ndev->irq = res->start;
  944. res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
  945. lp->base_addr = devm_ioremap_resource(&ofdev->dev, res);
  946. if (IS_ERR(lp->base_addr)) {
  947. rc = PTR_ERR(lp->base_addr);
  948. goto error;
  949. }
  950. ndev->mem_start = res->start;
  951. ndev->mem_end = res->end;
  952. spin_lock_init(&lp->reset_lock);
  953. lp->next_tx_buf_to_use = 0x0;
  954. lp->next_rx_buf_to_use = 0x0;
  955. lp->tx_ping_pong = get_bool(ofdev, "xlnx,tx-ping-pong");
  956. lp->rx_ping_pong = get_bool(ofdev, "xlnx,rx-ping-pong");
  957. mac_address = of_get_mac_address(ofdev->dev.of_node);
  958. if (mac_address)
  959. /* Set the MAC address. */
  960. memcpy(ndev->dev_addr, mac_address, ETH_ALEN);
  961. else
  962. dev_warn(dev, "No MAC address found\n");
  963. /* Clear the Tx CSR's in case this is a restart */
  964. xemaclite_writel(0, lp->base_addr + XEL_TSR_OFFSET);
  965. xemaclite_writel(0, lp->base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET);
  966. /* Set the MAC address in the EmacLite device */
  967. xemaclite_update_address(lp, ndev->dev_addr);
  968. lp->phy_node = of_parse_phandle(ofdev->dev.of_node, "phy-handle", 0);
  969. rc = xemaclite_mdio_setup(lp, &ofdev->dev);
  970. if (rc)
  971. dev_warn(&ofdev->dev, "error registering MDIO bus\n");
  972. dev_info(dev, "MAC address is now %pM\n", ndev->dev_addr);
  973. ndev->netdev_ops = &xemaclite_netdev_ops;
  974. ndev->flags &= ~IFF_MULTICAST;
  975. ndev->watchdog_timeo = TX_TIMEOUT;
  976. /* Finally, register the device */
  977. rc = register_netdev(ndev);
  978. if (rc) {
  979. dev_err(dev,
  980. "Cannot register network device, aborting\n");
  981. goto error;
  982. }
  983. dev_info(dev,
  984. "Xilinx EmacLite at 0x%08X mapped to 0x%08X, irq=%d\n",
  985. (unsigned int __force)ndev->mem_start,
  986. (unsigned int __force)lp->base_addr, ndev->irq);
  987. return 0;
  988. error:
  989. xemaclite_remove_ndev(ndev);
  990. return rc;
  991. }
  992. /**
  993. * xemaclite_of_remove - Unbind the driver from the Emaclite device.
  994. * @of_dev: Pointer to OF device structure
  995. *
  996. * This function is called if a device is physically removed from the system or
  997. * if the driver module is being unloaded. It frees any resources allocated to
  998. * the device.
  999. *
  1000. * Return: 0, always.
  1001. */
  1002. static int xemaclite_of_remove(struct platform_device *of_dev)
  1003. {
  1004. struct net_device *ndev = platform_get_drvdata(of_dev);
  1005. struct net_local *lp = netdev_priv(ndev);
  1006. /* Un-register the mii_bus, if configured */
  1007. if (lp->has_mdio) {
  1008. mdiobus_unregister(lp->mii_bus);
  1009. kfree(lp->mii_bus->irq);
  1010. mdiobus_free(lp->mii_bus);
  1011. lp->mii_bus = NULL;
  1012. }
  1013. unregister_netdev(ndev);
  1014. of_node_put(lp->phy_node);
  1015. lp->phy_node = NULL;
  1016. xemaclite_remove_ndev(ndev);
  1017. return 0;
  1018. }
  1019. #ifdef CONFIG_NET_POLL_CONTROLLER
  1020. static void
  1021. xemaclite_poll_controller(struct net_device *ndev)
  1022. {
  1023. disable_irq(ndev->irq);
  1024. xemaclite_interrupt(ndev->irq, ndev);
  1025. enable_irq(ndev->irq);
  1026. }
  1027. #endif
  1028. static struct net_device_ops xemaclite_netdev_ops = {
  1029. .ndo_open = xemaclite_open,
  1030. .ndo_stop = xemaclite_close,
  1031. .ndo_start_xmit = xemaclite_send,
  1032. .ndo_set_mac_address = xemaclite_set_mac_address,
  1033. .ndo_tx_timeout = xemaclite_tx_timeout,
  1034. #ifdef CONFIG_NET_POLL_CONTROLLER
  1035. .ndo_poll_controller = xemaclite_poll_controller,
  1036. #endif
  1037. };
  1038. /* Match table for OF platform binding */
  1039. static const struct of_device_id xemaclite_of_match[] = {
  1040. { .compatible = "xlnx,opb-ethernetlite-1.01.a", },
  1041. { .compatible = "xlnx,opb-ethernetlite-1.01.b", },
  1042. { .compatible = "xlnx,xps-ethernetlite-1.00.a", },
  1043. { .compatible = "xlnx,xps-ethernetlite-2.00.a", },
  1044. { .compatible = "xlnx,xps-ethernetlite-2.01.a", },
  1045. { .compatible = "xlnx,xps-ethernetlite-3.00.a", },
  1046. { /* end of list */ },
  1047. };
  1048. MODULE_DEVICE_TABLE(of, xemaclite_of_match);
  1049. static struct platform_driver xemaclite_of_driver = {
  1050. .driver = {
  1051. .name = DRIVER_NAME,
  1052. .of_match_table = xemaclite_of_match,
  1053. },
  1054. .probe = xemaclite_of_probe,
  1055. .remove = xemaclite_of_remove,
  1056. };
  1057. module_platform_driver(xemaclite_of_driver);
  1058. MODULE_AUTHOR("Xilinx, Inc.");
  1059. MODULE_DESCRIPTION("Xilinx Ethernet MAC Lite driver");
  1060. MODULE_LICENSE("GPL");