vlsi_ir.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. /*********************************************************************
  2. *
  3. * vlsi_ir.h: VLSI82C147 PCI IrDA controller driver for Linux
  4. *
  5. * Version: 0.5
  6. *
  7. * Copyright (c) 2001-2003 Martin Diehl
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  21. *
  22. ********************************************************************/
  23. #ifndef IRDA_VLSI_FIR_H
  24. #define IRDA_VLSI_FIR_H
  25. /* ================================================================
  26. * compatibility stuff
  27. */
  28. /* definitions not present in pci_ids.h */
  29. #ifndef PCI_CLASS_WIRELESS_IRDA
  30. #define PCI_CLASS_WIRELESS_IRDA 0x0d00
  31. #endif
  32. #ifndef PCI_CLASS_SUBCLASS_MASK
  33. #define PCI_CLASS_SUBCLASS_MASK 0xffff
  34. #endif
  35. /* ================================================================ */
  36. /* non-standard PCI registers */
  37. enum vlsi_pci_regs {
  38. VLSI_PCI_CLKCTL = 0x40, /* chip clock input control */
  39. VLSI_PCI_MSTRPAGE = 0x41, /* addr [31:24] for all busmaster cycles */
  40. VLSI_PCI_IRMISC = 0x42 /* mainly legacy UART related */
  41. };
  42. /* ------------------------------------------ */
  43. /* VLSI_PCI_CLKCTL: Clock Control Register (u8, rw) */
  44. /* Three possible clock sources: either on-chip 48MHz PLL or
  45. * external clock applied to EXTCLK pin. External clock may
  46. * be either 48MHz or 40MHz, which is indicated by XCKSEL.
  47. * CLKSTP controls whether the selected clock source gets
  48. * connected to the IrDA block.
  49. *
  50. * On my HP OB-800 the BIOS sets external 40MHz clock as source
  51. * when IrDA enabled and I've never detected any PLL lock success.
  52. * Apparently the 14.3...MHz OSC input required for the PLL to work
  53. * is not connected and the 40MHz EXTCLK is provided externally.
  54. * At least this is what makes the driver working for me.
  55. */
  56. enum vlsi_pci_clkctl {
  57. /* PLL control */
  58. CLKCTL_PD_INV = 0x04, /* PD#: inverted power down signal,
  59. * i.e. PLL is powered, if PD_INV set */
  60. CLKCTL_LOCK = 0x40, /* (ro) set, if PLL is locked */
  61. /* clock source selection */
  62. CLKCTL_EXTCLK = 0x20, /* set to select external clock input, not PLL */
  63. CLKCTL_XCKSEL = 0x10, /* set to indicate EXTCLK is 40MHz, not 48MHz */
  64. /* IrDA block control */
  65. CLKCTL_CLKSTP = 0x80, /* set to disconnect from selected clock source */
  66. CLKCTL_WAKE = 0x08 /* set to enable wakeup feature: whenever IR activity
  67. * is detected, PD_INV gets set(?) and CLKSTP cleared */
  68. };
  69. /* ------------------------------------------ */
  70. /* VLSI_PCI_MSTRPAGE: Master Page Register (u8, rw) and busmastering stuff */
  71. #define DMA_MASK_USED_BY_HW 0xffffffff
  72. #define DMA_MASK_MSTRPAGE 0x00ffffff
  73. #define MSTRPAGE_VALUE (DMA_MASK_MSTRPAGE >> 24)
  74. /* PCI busmastering is somewhat special for this guy - in short:
  75. *
  76. * We select to operate using fixed MSTRPAGE=0, use ISA DMA
  77. * address restrictions to make the PCI BM api aware of this,
  78. * but ensure the hardware is dealing with real 32bit access.
  79. *
  80. * In detail:
  81. * The chip executes normal 32bit busmaster cycles, i.e.
  82. * drives all 32 address lines. These addresses however are
  83. * composed of [0:23] taken from various busaddr-pointers
  84. * and [24:31] taken from the MSTRPAGE register in the VLSI82C147
  85. * config space. Therefore _all_ busmastering must be
  86. * targeted to/from one single 16MB (busaddr-) superpage!
  87. * The point is to make sure all the allocations for memory
  88. * locations with busmaster access (ring descriptors, buffers)
  89. * are indeed bus-mappable to the same 16MB range (for x86 this
  90. * means they must reside in the same 16MB physical memory address
  91. * range). The only constraint we have which supports "several objects
  92. * mappable to common 16MB range" paradigma, is the old ISA DMA
  93. * restriction to the first 16MB of physical address range.
  94. * Hence the approach here is to enable PCI busmaster support using
  95. * the correct 32bit dma-mask used by the chip. Afterwards the device's
  96. * dma-mask gets restricted to 24bit, which must be honoured somehow by
  97. * all allocations for memory areas to be exposed to the chip ...
  98. *
  99. * Note:
  100. * Don't be surprised to get "Setting latency timer..." messages every
  101. * time when PCI busmastering is enabled for the chip.
  102. * The chip has its PCI latency timer RO fixed at 0 - which is not a
  103. * problem here, because it is never requesting _burst_ transactions.
  104. */
  105. /* ------------------------------------------ */
  106. /* VLSI_PCIIRMISC: IR Miscellaneous Register (u8, rw) */
  107. /* legacy UART emulation - not used by this driver - would require:
  108. * (see below for some register-value definitions)
  109. *
  110. * - IRMISC_UARTEN must be set to enable UART address decoding
  111. * - IRMISC_UARTSEL configured
  112. * - IRCFG_MASTER must be cleared
  113. * - IRCFG_SIR must be set
  114. * - IRENABLE_PHYANDCLOCK must be asserted 0->1 (and hence IRENABLE_SIR_ON)
  115. */
  116. enum vlsi_pci_irmisc {
  117. /* IR transceiver control */
  118. IRMISC_IRRAIL = 0x40, /* (ro?) IR rail power indication (and control?)
  119. * 0=3.3V / 1=5V. Probably set during power-on?
  120. * unclear - not touched by driver */
  121. IRMISC_IRPD = 0x08, /* transceiver power down, if set */
  122. /* legacy UART control */
  123. IRMISC_UARTTST = 0x80, /* UART test mode - "always write 0" */
  124. IRMISC_UARTEN = 0x04, /* enable UART address decoding */
  125. /* bits [1:0] IRMISC_UARTSEL to select legacy UART address */
  126. IRMISC_UARTSEL_3f8 = 0x00,
  127. IRMISC_UARTSEL_2f8 = 0x01,
  128. IRMISC_UARTSEL_3e8 = 0x02,
  129. IRMISC_UARTSEL_2e8 = 0x03
  130. };
  131. /* ================================================================ */
  132. /* registers mapped to 32 byte PCI IO space */
  133. /* note: better access all registers at the indicated u8/u16 size
  134. * although some of them contain only 1 byte of information.
  135. * some of them (particaluarly PROMPT and IRCFG) ignore
  136. * access when using the wrong addressing mode!
  137. */
  138. enum vlsi_pio_regs {
  139. VLSI_PIO_IRINTR = 0x00, /* interrupt enable/request (u8, rw) */
  140. VLSI_PIO_RINGPTR = 0x02, /* rx/tx ring pointer (u16, ro) */
  141. VLSI_PIO_RINGBASE = 0x04, /* [23:10] of ring address (u16, rw) */
  142. VLSI_PIO_RINGSIZE = 0x06, /* rx/tx ring size (u16, rw) */
  143. VLSI_PIO_PROMPT = 0x08, /* triggers ring processing (u16, wo) */
  144. /* 0x0a-0x0f: reserved / duplicated UART regs */
  145. VLSI_PIO_IRCFG = 0x10, /* configuration select (u16, rw) */
  146. VLSI_PIO_SIRFLAG = 0x12, /* BOF/EOF for filtered SIR (u16, ro) */
  147. VLSI_PIO_IRENABLE = 0x14, /* enable and status register (u16, rw/ro) */
  148. VLSI_PIO_PHYCTL = 0x16, /* physical layer current status (u16, ro) */
  149. VLSI_PIO_NPHYCTL = 0x18, /* next physical layer select (u16, rw) */
  150. VLSI_PIO_MAXPKT = 0x1a, /* [11:0] max len for packet receive (u16, rw) */
  151. VLSI_PIO_RCVBCNT = 0x1c /* current receive-FIFO byte count (u16, ro) */
  152. /* 0x1e-0x1f: reserved / duplicated UART regs */
  153. };
  154. /* ------------------------------------------ */
  155. /* VLSI_PIO_IRINTR: Interrupt Register (u8, rw) */
  156. /* enable-bits:
  157. * 1 = enable / 0 = disable
  158. * interrupt condition bits:
  159. * set according to corresponding interrupt source
  160. * (regardless of the state of the enable bits)
  161. * enable bit status indicates whether interrupt gets raised
  162. * write-to-clear
  163. * note: RPKTINT and TPKTINT behave different in legacy UART mode (which we don't use :-)
  164. */
  165. enum vlsi_pio_irintr {
  166. IRINTR_ACTEN = 0x80, /* activity interrupt enable */
  167. IRINTR_ACTIVITY = 0x40, /* activity monitor (traffic detected) */
  168. IRINTR_RPKTEN = 0x20, /* receive packet interrupt enable*/
  169. IRINTR_RPKTINT = 0x10, /* rx-packet transferred from fifo to memory finished */
  170. IRINTR_TPKTEN = 0x08, /* transmit packet interrupt enable */
  171. IRINTR_TPKTINT = 0x04, /* last bit of tx-packet+crc shifted to ir-pulser */
  172. IRINTR_OE_EN = 0x02, /* UART rx fifo overrun error interrupt enable */
  173. IRINTR_OE_INT = 0x01 /* UART rx fifo overrun error (read LSR to clear) */
  174. };
  175. /* we use this mask to check whether the (shared PCI) interrupt is ours */
  176. #define IRINTR_INT_MASK (IRINTR_ACTIVITY|IRINTR_RPKTINT|IRINTR_TPKTINT)
  177. /* ------------------------------------------ */
  178. /* VLSI_PIO_RINGPTR: Ring Pointer Read-Back Register (u16, ro) */
  179. /* _both_ ring pointers are indices relative to the _entire_ rx,tx-ring!
  180. * i.e. the referenced descriptor is located
  181. * at RINGBASE + PTR * sizeof(descr) for rx and tx
  182. * therefore, the tx-pointer has offset MAX_RING_DESCR
  183. */
  184. #define MAX_RING_DESCR 64 /* tx, rx rings may contain up to 64 descr each */
  185. #define RINGPTR_RX_MASK (MAX_RING_DESCR-1)
  186. #define RINGPTR_TX_MASK ((MAX_RING_DESCR-1)<<8)
  187. #define RINGPTR_GET_RX(p) ((p)&RINGPTR_RX_MASK)
  188. #define RINGPTR_GET_TX(p) (((p)&RINGPTR_TX_MASK)>>8)
  189. /* ------------------------------------------ */
  190. /* VLSI_PIO_RINGBASE: Ring Pointer Base Address Register (u16, ro) */
  191. /* Contains [23:10] part of the ring base (bus-) address
  192. * which must be 1k-alinged. [31:24] is taken from
  193. * VLSI_PCI_MSTRPAGE above.
  194. * The controller initiates non-burst PCI BM cycles to
  195. * fetch and update the descriptors in the ring.
  196. * Once fetched, the descriptor remains cached onchip
  197. * until it gets closed and updated due to the ring
  198. * processing state machine.
  199. * The entire ring area is split in rx and tx areas with each
  200. * area consisting of 64 descriptors of 8 bytes each.
  201. * The rx(tx) ring is located at ringbase+0 (ringbase+64*8).
  202. */
  203. #define BUS_TO_RINGBASE(p) (((p)>>10)&0x3fff)
  204. /* ------------------------------------------ */
  205. /* VLSI_PIO_RINGSIZE: Ring Size Register (u16, rw) */
  206. /* bit mask to indicate the ring size to be used for rx and tx.
  207. * possible values encoded bits
  208. * 4 0000
  209. * 8 0001
  210. * 16 0011
  211. * 32 0111
  212. * 64 1111
  213. * located at [15:12] for tx and [11:8] for rx ([7:0] unused)
  214. *
  215. * note: probably a good idea to have IRCFG_MSTR cleared when writing
  216. * this so the state machines are stopped and the RINGPTR is reset!
  217. */
  218. #define SIZE_TO_BITS(num) ((((num)-1)>>2)&0x0f)
  219. #define TX_RX_TO_RINGSIZE(tx,rx) ((SIZE_TO_BITS(tx)<<12)|(SIZE_TO_BITS(rx)<<8))
  220. #define RINGSIZE_TO_RXSIZE(rs) ((((rs)&0x0f00)>>6)+4)
  221. #define RINGSIZE_TO_TXSIZE(rs) ((((rs)&0xf000)>>10)+4)
  222. /* ------------------------------------------ */
  223. /* VLSI_PIO_PROMPT: Ring Prompting Register (u16, write-to-start) */
  224. /* writing any value kicks the ring processing state machines
  225. * for both tx, rx rings as follows:
  226. * - active rings (currently owning an active descriptor)
  227. * ignore the prompt and continue
  228. * - idle rings fetch the next descr from the ring and start
  229. * their processing
  230. */
  231. /* ------------------------------------------ */
  232. /* VLSI_PIO_IRCFG: IR Config Register (u16, rw) */
  233. /* notes:
  234. * - not more than one SIR/MIR/FIR bit must be set at any time
  235. * - SIR, MIR, FIR and CRC16 select the configuration which will
  236. * be applied on next 0->1 transition of IRENABLE_PHYANDCLOCK (see below).
  237. * - besides allowing the PCI interface to execute busmaster cycles
  238. * and therefore the ring SM to operate, the MSTR bit has side-effects:
  239. * when MSTR is cleared, the RINGPTR's get reset and the legacy UART mode
  240. * (in contrast to busmaster access mode) gets enabled.
  241. * - clearing ENRX or setting ENTX while data is received may stall the
  242. * receive fifo until ENRX reenabled _and_ another packet arrives
  243. * - SIRFILT means the chip performs the required unwrapping of hardware
  244. * headers (XBOF's, BOF/EOF) and un-escaping in the _receive_ direction.
  245. * Only the resulting IrLAP payload is copied to the receive buffers -
  246. * but with the 16bit FCS still encluded. Question remains, whether it
  247. * was already checked or we should do it before passing the packet to IrLAP?
  248. */
  249. enum vlsi_pio_ircfg {
  250. IRCFG_LOOP = 0x4000, /* enable loopback test mode */
  251. IRCFG_ENTX = 0x1000, /* transmit enable */
  252. IRCFG_ENRX = 0x0800, /* receive enable */
  253. IRCFG_MSTR = 0x0400, /* master enable */
  254. IRCFG_RXANY = 0x0200, /* receive any packet */
  255. IRCFG_CRC16 = 0x0080, /* 16bit (not 32bit) CRC select for MIR/FIR */
  256. IRCFG_FIR = 0x0040, /* FIR 4PPM encoding mode enable */
  257. IRCFG_MIR = 0x0020, /* MIR HDLC encoding mode enable */
  258. IRCFG_SIR = 0x0010, /* SIR encoding mode enable */
  259. IRCFG_SIRFILT = 0x0008, /* enable SIR decode filter (receiver unwrapping) */
  260. IRCFG_SIRTEST = 0x0004, /* allow SIR decode filter when not in SIR mode */
  261. IRCFG_TXPOL = 0x0002, /* invert tx polarity when set */
  262. IRCFG_RXPOL = 0x0001 /* invert rx polarity when set */
  263. };
  264. /* ------------------------------------------ */
  265. /* VLSI_PIO_SIRFLAG: SIR Flag Register (u16, ro) */
  266. /* register contains hardcoded BOF=0xc0 at [7:0] and EOF=0xc1 at [15:8]
  267. * which is used for unwrapping received frames in SIR decode-filter mode
  268. */
  269. /* ------------------------------------------ */
  270. /* VLSI_PIO_IRENABLE: IR Enable Register (u16, rw/ro) */
  271. /* notes:
  272. * - IREN acts as gate for latching the configured IR mode information
  273. * from IRCFG and IRPHYCTL when IREN=reset and applying them when
  274. * IREN gets set afterwards.
  275. * - ENTXST reflects IRCFG_ENTX
  276. * - ENRXST = IRCFG_ENRX && (!IRCFG_ENTX || IRCFG_LOOP)
  277. */
  278. enum vlsi_pio_irenable {
  279. IRENABLE_PHYANDCLOCK = 0x8000, /* enable IR phy and gate the mode config (rw) */
  280. IRENABLE_CFGER = 0x4000, /* mode configuration error (ro) */
  281. IRENABLE_FIR_ON = 0x2000, /* FIR on status (ro) */
  282. IRENABLE_MIR_ON = 0x1000, /* MIR on status (ro) */
  283. IRENABLE_SIR_ON = 0x0800, /* SIR on status (ro) */
  284. IRENABLE_ENTXST = 0x0400, /* transmit enable status (ro) */
  285. IRENABLE_ENRXST = 0x0200, /* Receive enable status (ro) */
  286. IRENABLE_CRC16_ON = 0x0100 /* 16bit (not 32bit) CRC enabled status (ro) */
  287. };
  288. #define IRENABLE_MASK 0xff00 /* Read mask */
  289. /* ------------------------------------------ */
  290. /* VLSI_PIO_PHYCTL: IR Physical Layer Current Control Register (u16, ro) */
  291. /* read-back of the currently applied physical layer status.
  292. * applied from VLSI_PIO_NPHYCTL at rising edge of IRENABLE_PHYANDCLOCK
  293. * contents identical to VLSI_PIO_NPHYCTL (see below)
  294. */
  295. /* ------------------------------------------ */
  296. /* VLSI_PIO_NPHYCTL: IR Physical Layer Next Control Register (u16, rw) */
  297. /* latched during IRENABLE_PHYANDCLOCK=0 and applied at 0-1 transition
  298. *
  299. * consists of BAUD[15:10], PLSWID[9:5] and PREAMB[4:0] bits defined as follows:
  300. *
  301. * SIR-mode: BAUD = (115.2kHz / baudrate) - 1
  302. * PLSWID = (pulsetime * freq / (BAUD+1)) - 1
  303. * where pulsetime is the requested IrPHY pulse width
  304. * and freq is 8(16)MHz for 40(48)MHz primary input clock
  305. * PREAMB: don't care for SIR
  306. *
  307. * The nominal SIR pulse width is 3/16 bit time so we have PLSWID=12
  308. * fixed for all SIR speeds at 40MHz input clock (PLSWID=24 at 48MHz).
  309. * IrPHY also allows shorter pulses down to the nominal pulse duration
  310. * at 115.2kbaud (minus some tolerance) which is 1.41 usec.
  311. * Using the expression PLSWID = 12/(BAUD+1)-1 (multiplied by two for 48MHz)
  312. * we get the minimum acceptable PLSWID values according to the VLSI
  313. * specification, which provides 1.5 usec pulse width for all speeds (except
  314. * for 2.4kbaud getting 6usec). This is fine with IrPHY v1.3 specs and
  315. * reduces the transceiver power which drains the battery. At 9.6kbaud for
  316. * example this amounts to more than 90% battery power saving!
  317. *
  318. * MIR-mode: BAUD = 0
  319. * PLSWID = 9(10) for 40(48) MHz input clock
  320. * to get nominal MIR pulse width
  321. * PREAMB = 1
  322. *
  323. * FIR-mode: BAUD = 0
  324. * PLSWID: don't care
  325. * PREAMB = 15
  326. */
  327. #define PHYCTL_BAUD_SHIFT 10
  328. #define PHYCTL_BAUD_MASK 0xfc00
  329. #define PHYCTL_PLSWID_SHIFT 5
  330. #define PHYCTL_PLSWID_MASK 0x03e0
  331. #define PHYCTL_PREAMB_SHIFT 0
  332. #define PHYCTL_PREAMB_MASK 0x001f
  333. #define PHYCTL_TO_BAUD(bwp) (((bwp)&PHYCTL_BAUD_MASK)>>PHYCTL_BAUD_SHIFT)
  334. #define PHYCTL_TO_PLSWID(bwp) (((bwp)&PHYCTL_PLSWID_MASK)>>PHYCTL_PLSWID_SHIFT)
  335. #define PHYCTL_TO_PREAMB(bwp) (((bwp)&PHYCTL_PREAMB_MASK)>>PHYCTL_PREAMB_SHIFT)
  336. #define BWP_TO_PHYCTL(b,w,p) ((((b)<<PHYCTL_BAUD_SHIFT)&PHYCTL_BAUD_MASK) \
  337. | (((w)<<PHYCTL_PLSWID_SHIFT)&PHYCTL_PLSWID_MASK) \
  338. | (((p)<<PHYCTL_PREAMB_SHIFT)&PHYCTL_PREAMB_MASK))
  339. #define BAUD_BITS(br) ((115200/(br))-1)
  340. static inline unsigned
  341. calc_width_bits(unsigned baudrate, unsigned widthselect, unsigned clockselect)
  342. {
  343. unsigned tmp;
  344. if (widthselect) /* nominal 3/16 puls width */
  345. return (clockselect) ? 12 : 24;
  346. tmp = ((clockselect) ? 12 : 24) / (BAUD_BITS(baudrate)+1);
  347. /* intermediate result of integer division needed here */
  348. return (tmp>0) ? (tmp-1) : 0;
  349. }
  350. #define PHYCTL_SIR(br,ws,cs) BWP_TO_PHYCTL(BAUD_BITS(br),calc_width_bits((br),(ws),(cs)),0)
  351. #define PHYCTL_MIR(cs) BWP_TO_PHYCTL(0,((cs)?9:10),1)
  352. #define PHYCTL_FIR BWP_TO_PHYCTL(0,0,15)
  353. /* quite ugly, I know. But implementing these calculations here avoids
  354. * having magic numbers in the code and allows some playing with pulsewidths
  355. * without risk to violate the standards.
  356. * FWIW, here is the table for reference:
  357. *
  358. * baudrate BAUD min-PLSWID nom-PLSWID PREAMB
  359. * 2400 47 0(0) 12(24) 0
  360. * 9600 11 0(0) 12(24) 0
  361. * 19200 5 1(2) 12(24) 0
  362. * 38400 2 3(6) 12(24) 0
  363. * 57600 1 5(10) 12(24) 0
  364. * 115200 0 11(22) 12(24) 0
  365. * MIR 0 - 9(10) 1
  366. * FIR 0 - 0 15
  367. *
  368. * note: x(y) means x-value for 40MHz / y-value for 48MHz primary input clock
  369. */
  370. /* ------------------------------------------ */
  371. /* VLSI_PIO_MAXPKT: Maximum Packet Length register (u16, rw) */
  372. /* maximum acceptable length for received packets */
  373. /* hw imposed limitation - register uses only [11:0] */
  374. #define MAX_PACKET_LENGTH 0x0fff
  375. /* IrLAP I-field (apparently not defined elsewhere) */
  376. #define IRDA_MTU 2048
  377. /* complete packet consists of A(1)+C(1)+I(<=IRDA_MTU) */
  378. #define IRLAP_SKB_ALLOCSIZE (1+1+IRDA_MTU)
  379. /* the buffers we use to exchange frames with the hardware need to be
  380. * larger than IRLAP_SKB_ALLOCSIZE because we may have up to 4 bytes FCS
  381. * appended and, in SIR mode, a lot of frame wrapping bytes. The worst
  382. * case appears to be a SIR packet with I-size==IRDA_MTU and all bytes
  383. * requiring to be escaped to provide transparency. Furthermore, the peer
  384. * might ask for quite a number of additional XBOFs:
  385. * up to 115+48 XBOFS 163
  386. * regular BOF 1
  387. * A-field 1
  388. * C-field 1
  389. * I-field, IRDA_MTU, all escaped 4096
  390. * FCS (16 bit at SIR, escaped) 4
  391. * EOF 1
  392. * AFAICS nothing in IrLAP guarantees A/C field not to need escaping
  393. * (f.e. 0xc0/0xc1 - i.e. BOF/EOF - are legal values there) so in the
  394. * worst case we have 4269 bytes total frame size.
  395. * However, the VLSI uses 12 bits only for all buffer length values,
  396. * which limits the maximum useable buffer size <= 4095.
  397. * Note this is not a limitation in the receive case because we use
  398. * the SIR filtering mode where the hw unwraps the frame and only the
  399. * bare packet+fcs is stored into the buffer - in contrast to the SIR
  400. * tx case where we have to pass frame-wrapped packets to the hw.
  401. * If this would ever become an issue in real life, the only workaround
  402. * I see would be using the legacy UART emulation in SIR mode.
  403. */
  404. #define XFER_BUF_SIZE MAX_PACKET_LENGTH
  405. /* ------------------------------------------ */
  406. /* VLSI_PIO_RCVBCNT: Receive Byte Count Register (u16, ro) */
  407. /* receive packet counter gets incremented on every non-filtered
  408. * byte which was put in the receive fifo and reset for each
  409. * new packet. Used to decide whether we are just in the middle
  410. * of receiving
  411. */
  412. /* better apply the [11:0] mask when reading, as some docs say the
  413. * reserved [15:12] would return 1 when reading - which is wrong AFAICS
  414. */
  415. #define RCVBCNT_MASK 0x0fff
  416. /******************************************************************/
  417. /* descriptors for rx/tx ring
  418. *
  419. * accessed by hardware - don't change!
  420. *
  421. * the descriptor is owned by hardware, when the ACTIVE status bit
  422. * is set and nothing (besides reading status to test the bit)
  423. * shall be done. The bit gets cleared by hw, when the descriptor
  424. * gets closed. Premature reaping of descriptors owned be the chip
  425. * can be achieved by disabling IRCFG_MSTR
  426. *
  427. * Attention: Writing addr overwrites status!
  428. *
  429. * ### FIXME: depends on endianess (but there ain't no non-i586 ob800 ;-)
  430. */
  431. struct ring_descr_hw {
  432. volatile __le16 rd_count; /* tx/rx count [11:0] */
  433. __le16 reserved;
  434. union {
  435. __le32 addr; /* [23:0] of the buffer's busaddress */
  436. struct {
  437. u8 addr_res[3];
  438. volatile u8 status; /* descriptor status */
  439. } __packed rd_s;
  440. } __packed rd_u;
  441. } __packed;
  442. #define rd_addr rd_u.addr
  443. #define rd_status rd_u.rd_s.status
  444. /* ring descriptor status bits */
  445. #define RD_ACTIVE 0x80 /* descriptor owned by hw (both TX,RX) */
  446. /* TX ring descriptor status */
  447. #define RD_TX_DISCRC 0x40 /* do not send CRC (for SIR) */
  448. #define RD_TX_BADCRC 0x20 /* force a bad CRC */
  449. #define RD_TX_PULSE 0x10 /* send indication pulse after this frame (MIR/FIR) */
  450. #define RD_TX_FRCEUND 0x08 /* force underrun */
  451. #define RD_TX_CLRENTX 0x04 /* clear ENTX after this frame */
  452. #define RD_TX_UNDRN 0x01 /* TX fifo underrun (probably PCI problem) */
  453. /* RX ring descriptor status */
  454. #define RD_RX_PHYERR 0x40 /* physical encoding error */
  455. #define RD_RX_CRCERR 0x20 /* CRC error (MIR/FIR) */
  456. #define RD_RX_LENGTH 0x10 /* frame exceeds buffer length */
  457. #define RD_RX_OVER 0x08 /* RX fifo overrun (probably PCI problem) */
  458. #define RD_RX_SIRBAD 0x04 /* EOF missing: BOF follows BOF (SIR, filtered) */
  459. #define RD_RX_ERROR 0x7c /* any error in received frame */
  460. /* the memory required to hold the 2 descriptor rings */
  461. #define HW_RING_AREA_SIZE (2 * MAX_RING_DESCR * sizeof(struct ring_descr_hw))
  462. /******************************************************************/
  463. /* sw-ring descriptors consists of a bus-mapped transfer buffer with
  464. * associated skb and a pointer to the hw entry descriptor
  465. */
  466. struct ring_descr {
  467. struct ring_descr_hw *hw;
  468. struct sk_buff *skb;
  469. void *buf;
  470. };
  471. /* wrappers for operations on hw-exposed ring descriptors
  472. * access to the hw-part of the descriptors must use these.
  473. */
  474. static inline int rd_is_active(struct ring_descr *rd)
  475. {
  476. return (rd->hw->rd_status & RD_ACTIVE) != 0;
  477. }
  478. static inline void rd_activate(struct ring_descr *rd)
  479. {
  480. rd->hw->rd_status |= RD_ACTIVE;
  481. }
  482. static inline void rd_set_status(struct ring_descr *rd, u8 s)
  483. {
  484. rd->hw->rd_status = s; /* may pass ownership to the hardware */
  485. }
  486. static inline void rd_set_addr_status(struct ring_descr *rd, dma_addr_t a, u8 s)
  487. {
  488. /* order is important for two reasons:
  489. * - overlayed: writing addr overwrites status
  490. * - we want to write status last so we have valid address in
  491. * case status has RD_ACTIVE set
  492. */
  493. if ((a & ~DMA_MASK_MSTRPAGE)>>24 != MSTRPAGE_VALUE) {
  494. net_err_ratelimited("%s: pci busaddr inconsistency!\n",
  495. __func__);
  496. dump_stack();
  497. return;
  498. }
  499. a &= DMA_MASK_MSTRPAGE; /* clear highbyte to make sure we won't write
  500. * to status - just in case MSTRPAGE_VALUE!=0
  501. */
  502. rd->hw->rd_addr = cpu_to_le32(a);
  503. wmb();
  504. rd_set_status(rd, s); /* may pass ownership to the hardware */
  505. }
  506. static inline void rd_set_count(struct ring_descr *rd, u16 c)
  507. {
  508. rd->hw->rd_count = cpu_to_le16(c);
  509. }
  510. static inline u8 rd_get_status(struct ring_descr *rd)
  511. {
  512. return rd->hw->rd_status;
  513. }
  514. static inline dma_addr_t rd_get_addr(struct ring_descr *rd)
  515. {
  516. dma_addr_t a;
  517. a = le32_to_cpu(rd->hw->rd_addr);
  518. return (a & DMA_MASK_MSTRPAGE) | (MSTRPAGE_VALUE << 24);
  519. }
  520. static inline u16 rd_get_count(struct ring_descr *rd)
  521. {
  522. return le16_to_cpu(rd->hw->rd_count);
  523. }
  524. /******************************************************************/
  525. /* sw descriptor rings for rx, tx:
  526. *
  527. * operations follow producer-consumer paradigm, with the hw
  528. * in the middle doing the processing.
  529. * ring size must be power of two.
  530. *
  531. * producer advances r->tail after inserting for processing
  532. * consumer advances r->head after removing processed rd
  533. * ring is empty if head==tail / full if (tail+1)==head
  534. */
  535. struct vlsi_ring {
  536. struct pci_dev *pdev;
  537. int dir;
  538. unsigned len;
  539. unsigned size;
  540. unsigned mask;
  541. atomic_t head, tail;
  542. struct ring_descr *rd;
  543. };
  544. /* ring processing helpers */
  545. static inline struct ring_descr *ring_last(struct vlsi_ring *r)
  546. {
  547. int t;
  548. t = atomic_read(&r->tail) & r->mask;
  549. return (((t+1) & r->mask) == (atomic_read(&r->head) & r->mask)) ? NULL : &r->rd[t];
  550. }
  551. static inline struct ring_descr *ring_put(struct vlsi_ring *r)
  552. {
  553. atomic_inc(&r->tail);
  554. return ring_last(r);
  555. }
  556. static inline struct ring_descr *ring_first(struct vlsi_ring *r)
  557. {
  558. int h;
  559. h = atomic_read(&r->head) & r->mask;
  560. return (h == (atomic_read(&r->tail) & r->mask)) ? NULL : &r->rd[h];
  561. }
  562. static inline struct ring_descr *ring_get(struct vlsi_ring *r)
  563. {
  564. atomic_inc(&r->head);
  565. return ring_first(r);
  566. }
  567. /******************************************************************/
  568. /* our private compound VLSI-PCI-IRDA device information */
  569. typedef struct vlsi_irda_dev {
  570. struct pci_dev *pdev;
  571. struct irlap_cb *irlap;
  572. struct qos_info qos;
  573. unsigned mode;
  574. int baud, new_baud;
  575. dma_addr_t busaddr;
  576. void *virtaddr;
  577. struct vlsi_ring *tx_ring, *rx_ring;
  578. ktime_t last_rx;
  579. spinlock_t lock;
  580. struct mutex mtx;
  581. u8 resume_ok;
  582. struct proc_dir_entry *proc_entry;
  583. } vlsi_irda_dev_t;
  584. /********************************************************/
  585. /* the remapped error flags we use for returning from frame
  586. * post-processing in vlsi_process_tx/rx() after it was completed
  587. * by the hardware. These functions either return the >=0 number
  588. * of transferred bytes in case of success or the negative (-)
  589. * of the or'ed error flags.
  590. */
  591. #define VLSI_TX_DROP 0x0001
  592. #define VLSI_TX_FIFO 0x0002
  593. #define VLSI_RX_DROP 0x0100
  594. #define VLSI_RX_OVER 0x0200
  595. #define VLSI_RX_LENGTH 0x0400
  596. #define VLSI_RX_FRAME 0x0800
  597. #define VLSI_RX_CRC 0x1000
  598. /********************************************************/
  599. #endif /* IRDA_VLSI_FIR_H */