broadcom.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include "bcm-phy-lib.h"
  17. #include <linux/module.h>
  18. #include <linux/phy.h>
  19. #include <linux/brcmphy.h>
  20. #define BRCM_PHY_MODEL(phydev) \
  21. ((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)
  22. #define BRCM_PHY_REV(phydev) \
  23. ((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))
  24. MODULE_DESCRIPTION("Broadcom PHY driver");
  25. MODULE_AUTHOR("Maciej W. Rozycki");
  26. MODULE_LICENSE("GPL");
  27. static int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
  28. {
  29. return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
  30. }
  31. /* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
  32. static int bcm50610_a0_workaround(struct phy_device *phydev)
  33. {
  34. int err;
  35. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH0,
  36. MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
  37. MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
  38. if (err < 0)
  39. return err;
  40. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH3,
  41. MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
  42. if (err < 0)
  43. return err;
  44. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75,
  45. MII_BCM54XX_EXP_EXP75_VDACCTRL);
  46. if (err < 0)
  47. return err;
  48. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP96,
  49. MII_BCM54XX_EXP_EXP96_MYST);
  50. if (err < 0)
  51. return err;
  52. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP97,
  53. MII_BCM54XX_EXP_EXP97_MYST);
  54. return err;
  55. }
  56. static int bcm54xx_phydsp_config(struct phy_device *phydev)
  57. {
  58. int err, err2;
  59. /* Enable the SMDSP clock */
  60. err = bcm54xx_auxctl_write(phydev,
  61. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  62. MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
  63. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  64. if (err < 0)
  65. return err;
  66. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  67. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
  68. /* Clear bit 9 to fix a phy interop issue. */
  69. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP08,
  70. MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
  71. if (err < 0)
  72. goto error;
  73. if (phydev->drv->phy_id == PHY_ID_BCM50610) {
  74. err = bcm50610_a0_workaround(phydev);
  75. if (err < 0)
  76. goto error;
  77. }
  78. }
  79. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
  80. int val;
  81. val = bcm_phy_read_exp(phydev, MII_BCM54XX_EXP_EXP75);
  82. if (val < 0)
  83. goto error;
  84. val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
  85. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75, val);
  86. }
  87. error:
  88. /* Disable the SMDSP clock */
  89. err2 = bcm54xx_auxctl_write(phydev,
  90. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  91. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  92. /* Return the first error reported. */
  93. return err ? err : err2;
  94. }
  95. static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
  96. {
  97. u32 orig;
  98. int val;
  99. bool clk125en = true;
  100. /* Abort if we are using an untested phy. */
  101. if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 &&
  102. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 &&
  103. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
  104. return;
  105. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
  106. if (val < 0)
  107. return;
  108. orig = val;
  109. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  110. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  111. BRCM_PHY_REV(phydev) >= 0x3) {
  112. /*
  113. * Here, bit 0 _disables_ CLK125 when set.
  114. * This bit is set by default.
  115. */
  116. clk125en = false;
  117. } else {
  118. if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
  119. /* Here, bit 0 _enables_ CLK125 when set */
  120. val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
  121. clk125en = false;
  122. }
  123. }
  124. if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  125. val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
  126. else
  127. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  128. if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY)
  129. val |= BCM54XX_SHD_SCR3_TRDDAPD;
  130. if (orig != val)
  131. bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
  132. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
  133. if (val < 0)
  134. return;
  135. orig = val;
  136. if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  137. val |= BCM54XX_SHD_APD_EN;
  138. else
  139. val &= ~BCM54XX_SHD_APD_EN;
  140. if (orig != val)
  141. bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
  142. }
  143. static int bcm54xx_config_init(struct phy_device *phydev)
  144. {
  145. int reg, err;
  146. reg = phy_read(phydev, MII_BCM54XX_ECR);
  147. if (reg < 0)
  148. return reg;
  149. /* Mask interrupts globally. */
  150. reg |= MII_BCM54XX_ECR_IM;
  151. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  152. if (err < 0)
  153. return err;
  154. /* Unmask events we are interested in. */
  155. reg = ~(MII_BCM54XX_INT_DUPLEX |
  156. MII_BCM54XX_INT_SPEED |
  157. MII_BCM54XX_INT_LINK);
  158. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  159. if (err < 0)
  160. return err;
  161. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  162. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  163. (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
  164. bcm_phy_write_shadow(phydev, BCM54XX_SHD_RGMII_MODE, 0);
  165. if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) ||
  166. (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) ||
  167. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  168. bcm54xx_adjust_rxrefclk(phydev);
  169. bcm54xx_phydsp_config(phydev);
  170. return 0;
  171. }
  172. static int bcm5482_config_init(struct phy_device *phydev)
  173. {
  174. int err, reg;
  175. err = bcm54xx_config_init(phydev);
  176. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  177. /*
  178. * Enable secondary SerDes and its use as an LED source
  179. */
  180. reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_SSD);
  181. bcm_phy_write_shadow(phydev, BCM5482_SHD_SSD,
  182. reg |
  183. BCM5482_SHD_SSD_LEDM |
  184. BCM5482_SHD_SSD_EN);
  185. /*
  186. * Enable SGMII slave mode and auto-detection
  187. */
  188. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  189. err = bcm_phy_read_exp(phydev, reg);
  190. if (err < 0)
  191. return err;
  192. err = bcm_phy_write_exp(phydev, reg, err |
  193. BCM5482_SSD_SGMII_SLAVE_EN |
  194. BCM5482_SSD_SGMII_SLAVE_AD);
  195. if (err < 0)
  196. return err;
  197. /*
  198. * Disable secondary SerDes powerdown
  199. */
  200. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  201. err = bcm_phy_read_exp(phydev, reg);
  202. if (err < 0)
  203. return err;
  204. err = bcm_phy_write_exp(phydev, reg,
  205. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  206. if (err < 0)
  207. return err;
  208. /*
  209. * Select 1000BASE-X register set (primary SerDes)
  210. */
  211. reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_MODE);
  212. bcm_phy_write_shadow(phydev, BCM5482_SHD_MODE,
  213. reg | BCM5482_SHD_MODE_1000BX);
  214. /*
  215. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  216. * (Use LED1 as secondary SerDes ACTIVITY LED)
  217. */
  218. bcm_phy_write_shadow(phydev, BCM5482_SHD_LEDS1,
  219. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  220. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  221. /*
  222. * Auto-negotiation doesn't seem to work quite right
  223. * in this mode, so we disable it and force it to the
  224. * right speed/duplex setting. Only 'link status'
  225. * is important.
  226. */
  227. phydev->autoneg = AUTONEG_DISABLE;
  228. phydev->speed = SPEED_1000;
  229. phydev->duplex = DUPLEX_FULL;
  230. }
  231. return err;
  232. }
  233. static int bcm5482_read_status(struct phy_device *phydev)
  234. {
  235. int err;
  236. err = genphy_read_status(phydev);
  237. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  238. /*
  239. * Only link status matters for 1000Base-X mode, so force
  240. * 1000 Mbit/s full-duplex status
  241. */
  242. if (phydev->link) {
  243. phydev->speed = SPEED_1000;
  244. phydev->duplex = DUPLEX_FULL;
  245. }
  246. }
  247. return err;
  248. }
  249. static int bcm5481_config_aneg(struct phy_device *phydev)
  250. {
  251. int ret;
  252. /* Aneg firsly. */
  253. ret = genphy_config_aneg(phydev);
  254. /* Then we can set up the delay. */
  255. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  256. u16 reg;
  257. /*
  258. * There is no BCM5481 specification available, so down
  259. * here is everything we know about "register 0x18". This
  260. * at least helps BCM5481 to successfully receive packets
  261. * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com>
  262. * says: "This sets delay between the RXD and RXC signals
  263. * instead of using trace lengths to achieve timing".
  264. */
  265. /* Set RDX clk delay. */
  266. reg = 0x7 | (0x7 << 12);
  267. phy_write(phydev, 0x18, reg);
  268. reg = phy_read(phydev, 0x18);
  269. /* Set RDX-RXC skew. */
  270. reg |= (1 << 8);
  271. /* Write bits 14:0. */
  272. reg |= (1 << 15);
  273. phy_write(phydev, 0x18, reg);
  274. }
  275. return ret;
  276. }
  277. static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
  278. {
  279. int val;
  280. val = phy_read(phydev, reg);
  281. if (val < 0)
  282. return val;
  283. return phy_write(phydev, reg, val | set);
  284. }
  285. static int brcm_fet_config_init(struct phy_device *phydev)
  286. {
  287. int reg, err, err2, brcmtest;
  288. /* Reset the PHY to bring it to a known state. */
  289. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  290. if (err < 0)
  291. return err;
  292. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  293. if (reg < 0)
  294. return reg;
  295. /* Unmask events we are interested in and mask interrupts globally. */
  296. reg = MII_BRCM_FET_IR_DUPLEX_EN |
  297. MII_BRCM_FET_IR_SPEED_EN |
  298. MII_BRCM_FET_IR_LINK_EN |
  299. MII_BRCM_FET_IR_ENABLE |
  300. MII_BRCM_FET_IR_MASK;
  301. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  302. if (err < 0)
  303. return err;
  304. /* Enable shadow register access */
  305. brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
  306. if (brcmtest < 0)
  307. return brcmtest;
  308. reg = brcmtest | MII_BRCM_FET_BT_SRE;
  309. err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
  310. if (err < 0)
  311. return err;
  312. /* Set the LED mode */
  313. reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
  314. if (reg < 0) {
  315. err = reg;
  316. goto done;
  317. }
  318. reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
  319. reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;
  320. err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
  321. if (err < 0)
  322. goto done;
  323. /* Enable auto MDIX */
  324. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
  325. MII_BRCM_FET_SHDW_MC_FAME);
  326. if (err < 0)
  327. goto done;
  328. if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
  329. /* Enable auto power down */
  330. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
  331. MII_BRCM_FET_SHDW_AS2_APDE);
  332. }
  333. done:
  334. /* Disable shadow register access */
  335. err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
  336. if (!err)
  337. err = err2;
  338. return err;
  339. }
  340. static int brcm_fet_ack_interrupt(struct phy_device *phydev)
  341. {
  342. int reg;
  343. /* Clear pending interrupts. */
  344. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  345. if (reg < 0)
  346. return reg;
  347. return 0;
  348. }
  349. static int brcm_fet_config_intr(struct phy_device *phydev)
  350. {
  351. int reg, err;
  352. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  353. if (reg < 0)
  354. return reg;
  355. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  356. reg &= ~MII_BRCM_FET_IR_MASK;
  357. else
  358. reg |= MII_BRCM_FET_IR_MASK;
  359. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  360. return err;
  361. }
  362. static struct phy_driver broadcom_drivers[] = {
  363. {
  364. .phy_id = PHY_ID_BCM5411,
  365. .phy_id_mask = 0xfffffff0,
  366. .name = "Broadcom BCM5411",
  367. .features = PHY_GBIT_FEATURES |
  368. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  369. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  370. .config_init = bcm54xx_config_init,
  371. .config_aneg = genphy_config_aneg,
  372. .read_status = genphy_read_status,
  373. .ack_interrupt = bcm_phy_ack_intr,
  374. .config_intr = bcm_phy_config_intr,
  375. .driver = { .owner = THIS_MODULE },
  376. }, {
  377. .phy_id = PHY_ID_BCM5421,
  378. .phy_id_mask = 0xfffffff0,
  379. .name = "Broadcom BCM5421",
  380. .features = PHY_GBIT_FEATURES |
  381. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  382. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  383. .config_init = bcm54xx_config_init,
  384. .config_aneg = genphy_config_aneg,
  385. .read_status = genphy_read_status,
  386. .ack_interrupt = bcm_phy_ack_intr,
  387. .config_intr = bcm_phy_config_intr,
  388. .driver = { .owner = THIS_MODULE },
  389. }, {
  390. .phy_id = PHY_ID_BCM5461,
  391. .phy_id_mask = 0xfffffff0,
  392. .name = "Broadcom BCM5461",
  393. .features = PHY_GBIT_FEATURES |
  394. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  395. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  396. .config_init = bcm54xx_config_init,
  397. .config_aneg = genphy_config_aneg,
  398. .read_status = genphy_read_status,
  399. .ack_interrupt = bcm_phy_ack_intr,
  400. .config_intr = bcm_phy_config_intr,
  401. .driver = { .owner = THIS_MODULE },
  402. }, {
  403. .phy_id = PHY_ID_BCM54616S,
  404. .phy_id_mask = 0xfffffff0,
  405. .name = "Broadcom BCM54616S",
  406. .features = PHY_GBIT_FEATURES |
  407. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  408. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  409. .config_init = bcm54xx_config_init,
  410. .config_aneg = genphy_config_aneg,
  411. .read_status = genphy_read_status,
  412. .ack_interrupt = bcm_phy_ack_intr,
  413. .config_intr = bcm_phy_config_intr,
  414. .driver = { .owner = THIS_MODULE },
  415. }, {
  416. .phy_id = PHY_ID_BCM5464,
  417. .phy_id_mask = 0xfffffff0,
  418. .name = "Broadcom BCM5464",
  419. .features = PHY_GBIT_FEATURES |
  420. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  421. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  422. .config_init = bcm54xx_config_init,
  423. .config_aneg = genphy_config_aneg,
  424. .read_status = genphy_read_status,
  425. .ack_interrupt = bcm_phy_ack_intr,
  426. .config_intr = bcm_phy_config_intr,
  427. .driver = { .owner = THIS_MODULE },
  428. }, {
  429. .phy_id = PHY_ID_BCM5481,
  430. .phy_id_mask = 0xfffffff0,
  431. .name = "Broadcom BCM5481",
  432. .features = PHY_GBIT_FEATURES |
  433. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  434. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  435. .config_init = bcm54xx_config_init,
  436. .config_aneg = bcm5481_config_aneg,
  437. .read_status = genphy_read_status,
  438. .ack_interrupt = bcm_phy_ack_intr,
  439. .config_intr = bcm_phy_config_intr,
  440. .driver = { .owner = THIS_MODULE },
  441. }, {
  442. .phy_id = PHY_ID_BCM5482,
  443. .phy_id_mask = 0xfffffff0,
  444. .name = "Broadcom BCM5482",
  445. .features = PHY_GBIT_FEATURES |
  446. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  447. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  448. .config_init = bcm5482_config_init,
  449. .config_aneg = genphy_config_aneg,
  450. .read_status = bcm5482_read_status,
  451. .ack_interrupt = bcm_phy_ack_intr,
  452. .config_intr = bcm_phy_config_intr,
  453. .driver = { .owner = THIS_MODULE },
  454. }, {
  455. .phy_id = PHY_ID_BCM50610,
  456. .phy_id_mask = 0xfffffff0,
  457. .name = "Broadcom BCM50610",
  458. .features = PHY_GBIT_FEATURES |
  459. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  460. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  461. .config_init = bcm54xx_config_init,
  462. .config_aneg = genphy_config_aneg,
  463. .read_status = genphy_read_status,
  464. .ack_interrupt = bcm_phy_ack_intr,
  465. .config_intr = bcm_phy_config_intr,
  466. .driver = { .owner = THIS_MODULE },
  467. }, {
  468. .phy_id = PHY_ID_BCM50610M,
  469. .phy_id_mask = 0xfffffff0,
  470. .name = "Broadcom BCM50610M",
  471. .features = PHY_GBIT_FEATURES |
  472. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  473. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  474. .config_init = bcm54xx_config_init,
  475. .config_aneg = genphy_config_aneg,
  476. .read_status = genphy_read_status,
  477. .ack_interrupt = bcm_phy_ack_intr,
  478. .config_intr = bcm_phy_config_intr,
  479. .driver = { .owner = THIS_MODULE },
  480. }, {
  481. .phy_id = PHY_ID_BCM57780,
  482. .phy_id_mask = 0xfffffff0,
  483. .name = "Broadcom BCM57780",
  484. .features = PHY_GBIT_FEATURES |
  485. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  486. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  487. .config_init = bcm54xx_config_init,
  488. .config_aneg = genphy_config_aneg,
  489. .read_status = genphy_read_status,
  490. .ack_interrupt = bcm_phy_ack_intr,
  491. .config_intr = bcm_phy_config_intr,
  492. .driver = { .owner = THIS_MODULE },
  493. }, {
  494. .phy_id = PHY_ID_BCMAC131,
  495. .phy_id_mask = 0xfffffff0,
  496. .name = "Broadcom BCMAC131",
  497. .features = PHY_BASIC_FEATURES |
  498. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  499. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  500. .config_init = brcm_fet_config_init,
  501. .config_aneg = genphy_config_aneg,
  502. .read_status = genphy_read_status,
  503. .ack_interrupt = brcm_fet_ack_interrupt,
  504. .config_intr = brcm_fet_config_intr,
  505. .driver = { .owner = THIS_MODULE },
  506. }, {
  507. .phy_id = PHY_ID_BCM5241,
  508. .phy_id_mask = 0xfffffff0,
  509. .name = "Broadcom BCM5241",
  510. .features = PHY_BASIC_FEATURES |
  511. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  512. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  513. .config_init = brcm_fet_config_init,
  514. .config_aneg = genphy_config_aneg,
  515. .read_status = genphy_read_status,
  516. .ack_interrupt = brcm_fet_ack_interrupt,
  517. .config_intr = brcm_fet_config_intr,
  518. .driver = { .owner = THIS_MODULE },
  519. } };
  520. module_phy_driver(broadcom_drivers);
  521. static struct mdio_device_id __maybe_unused broadcom_tbl[] = {
  522. { PHY_ID_BCM5411, 0xfffffff0 },
  523. { PHY_ID_BCM5421, 0xfffffff0 },
  524. { PHY_ID_BCM5461, 0xfffffff0 },
  525. { PHY_ID_BCM54616S, 0xfffffff0 },
  526. { PHY_ID_BCM5464, 0xfffffff0 },
  527. { PHY_ID_BCM5481, 0xfffffff0 },
  528. { PHY_ID_BCM5482, 0xfffffff0 },
  529. { PHY_ID_BCM50610, 0xfffffff0 },
  530. { PHY_ID_BCM50610M, 0xfffffff0 },
  531. { PHY_ID_BCM57780, 0xfffffff0 },
  532. { PHY_ID_BCMAC131, 0xfffffff0 },
  533. { PHY_ID_BCM5241, 0xfffffff0 },
  534. { }
  535. };
  536. MODULE_DEVICE_TABLE(mdio, broadcom_tbl);