cicada.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * drivers/net/phy/cicada.c
  3. *
  4. * Driver for Cicada PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/errno.h>
  19. #include <linux/unistd.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/mii.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/phy.h>
  32. #include <linux/io.h>
  33. #include <asm/irq.h>
  34. #include <linux/uaccess.h>
  35. /* Cicada Extended Control Register 1 */
  36. #define MII_CIS8201_EXT_CON1 0x17
  37. #define MII_CIS8201_EXTCON1_INIT 0x0000
  38. /* Cicada Interrupt Mask Register */
  39. #define MII_CIS8201_IMASK 0x19
  40. #define MII_CIS8201_IMASK_IEN 0x8000
  41. #define MII_CIS8201_IMASK_SPEED 0x4000
  42. #define MII_CIS8201_IMASK_LINK 0x2000
  43. #define MII_CIS8201_IMASK_DUPLEX 0x1000
  44. #define MII_CIS8201_IMASK_MASK 0xf000
  45. /* Cicada Interrupt Status Register */
  46. #define MII_CIS8201_ISTAT 0x1a
  47. #define MII_CIS8201_ISTAT_STATUS 0x8000
  48. #define MII_CIS8201_ISTAT_SPEED 0x4000
  49. #define MII_CIS8201_ISTAT_LINK 0x2000
  50. #define MII_CIS8201_ISTAT_DUPLEX 0x1000
  51. /* Cicada Auxiliary Control/Status Register */
  52. #define MII_CIS8201_AUX_CONSTAT 0x1c
  53. #define MII_CIS8201_AUXCONSTAT_INIT 0x0004
  54. #define MII_CIS8201_AUXCONSTAT_DUPLEX 0x0020
  55. #define MII_CIS8201_AUXCONSTAT_SPEED 0x0018
  56. #define MII_CIS8201_AUXCONSTAT_GBIT 0x0010
  57. #define MII_CIS8201_AUXCONSTAT_100 0x0008
  58. MODULE_DESCRIPTION("Cicadia PHY driver");
  59. MODULE_AUTHOR("Andy Fleming");
  60. MODULE_LICENSE("GPL");
  61. static int cis820x_config_init(struct phy_device *phydev)
  62. {
  63. int err;
  64. err = phy_write(phydev, MII_CIS8201_AUX_CONSTAT,
  65. MII_CIS8201_AUXCONSTAT_INIT);
  66. if (err < 0)
  67. return err;
  68. err = phy_write(phydev, MII_CIS8201_EXT_CON1,
  69. MII_CIS8201_EXTCON1_INIT);
  70. return err;
  71. }
  72. static int cis820x_ack_interrupt(struct phy_device *phydev)
  73. {
  74. int err = phy_read(phydev, MII_CIS8201_ISTAT);
  75. return (err < 0) ? err : 0;
  76. }
  77. static int cis820x_config_intr(struct phy_device *phydev)
  78. {
  79. int err;
  80. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  81. err = phy_write(phydev, MII_CIS8201_IMASK,
  82. MII_CIS8201_IMASK_MASK);
  83. else
  84. err = phy_write(phydev, MII_CIS8201_IMASK, 0);
  85. return err;
  86. }
  87. /* Cicada 8201, a.k.a Vitesse VSC8201 */
  88. static struct phy_driver cis820x_driver[] = {
  89. {
  90. .phy_id = 0x000fc410,
  91. .name = "Cicada Cis8201",
  92. .phy_id_mask = 0x000ffff0,
  93. .features = PHY_GBIT_FEATURES,
  94. .flags = PHY_HAS_INTERRUPT,
  95. .config_init = &cis820x_config_init,
  96. .config_aneg = &genphy_config_aneg,
  97. .read_status = &genphy_read_status,
  98. .ack_interrupt = &cis820x_ack_interrupt,
  99. .config_intr = &cis820x_config_intr,
  100. .driver = { .owner = THIS_MODULE,},
  101. }, {
  102. .phy_id = 0x000fc440,
  103. .name = "Cicada Cis8204",
  104. .phy_id_mask = 0x000fffc0,
  105. .features = PHY_GBIT_FEATURES,
  106. .flags = PHY_HAS_INTERRUPT,
  107. .config_init = &cis820x_config_init,
  108. .config_aneg = &genphy_config_aneg,
  109. .read_status = &genphy_read_status,
  110. .ack_interrupt = &cis820x_ack_interrupt,
  111. .config_intr = &cis820x_config_intr,
  112. .driver = { .owner = THIS_MODULE,},
  113. } };
  114. module_phy_driver(cis820x_driver);
  115. static struct mdio_device_id __maybe_unused cicada_tbl[] = {
  116. { 0x000fc410, 0x000ffff0 },
  117. { 0x000fc440, 0x000fffc0 },
  118. { }
  119. };
  120. MODULE_DEVICE_TABLE(mdio, cicada_tbl);