adm8211.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. #ifndef ADM8211_H
  2. #define ADM8211_H
  3. /* ADM8211 Registers */
  4. /* CR32 (SIG) signature */
  5. #define ADM8211_SIG1 0x82011317 /* ADM8211A */
  6. #define ADM8211_SIG2 0x82111317 /* ADM8211B/ADM8211C */
  7. #define ADM8211_CSR_READ(r) ioread32(&priv->map->r)
  8. #define ADM8211_CSR_WRITE(r, val) iowrite32((val), &priv->map->r)
  9. /* CSR (Host Control and Status Registers) */
  10. struct adm8211_csr {
  11. __le32 PAR; /* 0x00 CSR0 */
  12. __le32 FRCTL; /* 0x04 CSR0A */
  13. __le32 TDR; /* 0x08 CSR1 */
  14. __le32 WTDP; /* 0x0C CSR1A */
  15. __le32 RDR; /* 0x10 CSR2 */
  16. __le32 WRDP; /* 0x14 CSR2A */
  17. __le32 RDB; /* 0x18 CSR3 */
  18. __le32 TDBH; /* 0x1C CSR3A */
  19. __le32 TDBD; /* 0x20 CSR4 */
  20. __le32 TDBP; /* 0x24 CSR4A */
  21. __le32 STSR; /* 0x28 CSR5 */
  22. __le32 TDBB; /* 0x2C CSR5A */
  23. __le32 NAR; /* 0x30 CSR6 */
  24. __le32 CSR6A; /* reserved */
  25. __le32 IER; /* 0x38 CSR7 */
  26. __le32 TKIPSCEP; /* 0x3C CSR7A */
  27. __le32 LPC; /* 0x40 CSR8 */
  28. __le32 CSR_TEST1; /* 0x44 CSR8A */
  29. __le32 SPR; /* 0x48 CSR9 */
  30. __le32 CSR_TEST0; /* 0x4C CSR9A */
  31. __le32 WCSR; /* 0x50 CSR10 */
  32. __le32 WPDR; /* 0x54 CSR10A */
  33. __le32 GPTMR; /* 0x58 CSR11 */
  34. __le32 GPIO; /* 0x5C CSR11A */
  35. __le32 BBPCTL; /* 0x60 CSR12 */
  36. __le32 SYNCTL; /* 0x64 CSR12A */
  37. __le32 PLCPHD; /* 0x68 CSR13 */
  38. __le32 MMIWA; /* 0x6C CSR13A */
  39. __le32 MMIRD0; /* 0x70 CSR14 */
  40. __le32 MMIRD1; /* 0x74 CSR14A */
  41. __le32 TXBR; /* 0x78 CSR15 */
  42. __le32 SYNDATA; /* 0x7C CSR15A */
  43. __le32 ALCS; /* 0x80 CSR16 */
  44. __le32 TOFS2; /* 0x84 CSR17 */
  45. __le32 CMDR; /* 0x88 CSR18 */
  46. __le32 PCIC; /* 0x8C CSR19 */
  47. __le32 PMCSR; /* 0x90 CSR20 */
  48. __le32 PAR0; /* 0x94 CSR21 */
  49. __le32 PAR1; /* 0x98 CSR22 */
  50. __le32 MAR0; /* 0x9C CSR23 */
  51. __le32 MAR1; /* 0xA0 CSR24 */
  52. __le32 ATIMDA0; /* 0xA4 CSR25 */
  53. __le32 ABDA1; /* 0xA8 CSR26 */
  54. __le32 BSSID0; /* 0xAC CSR27 */
  55. __le32 TXLMT; /* 0xB0 CSR28 */
  56. __le32 MIBCNT; /* 0xB4 CSR29 */
  57. __le32 BCNT; /* 0xB8 CSR30 */
  58. __le32 TSFTH; /* 0xBC CSR31 */
  59. __le32 TSC; /* 0xC0 CSR32 */
  60. __le32 SYNRF; /* 0xC4 CSR33 */
  61. __le32 BPLI; /* 0xC8 CSR34 */
  62. __le32 CAP0; /* 0xCC CSR35 */
  63. __le32 CAP1; /* 0xD0 CSR36 */
  64. __le32 RMD; /* 0xD4 CSR37 */
  65. __le32 CFPP; /* 0xD8 CSR38 */
  66. __le32 TOFS0; /* 0xDC CSR39 */
  67. __le32 TOFS1; /* 0xE0 CSR40 */
  68. __le32 IFST; /* 0xE4 CSR41 */
  69. __le32 RSPT; /* 0xE8 CSR42 */
  70. __le32 TSFTL; /* 0xEC CSR43 */
  71. __le32 WEPCTL; /* 0xF0 CSR44 */
  72. __le32 WESK; /* 0xF4 CSR45 */
  73. __le32 WEPCNT; /* 0xF8 CSR46 */
  74. __le32 MACTEST; /* 0xFC CSR47 */
  75. __le32 FER; /* 0x100 */
  76. __le32 FEMR; /* 0x104 */
  77. __le32 FPSR; /* 0x108 */
  78. __le32 FFER; /* 0x10C */
  79. } __packed;
  80. /* CSR0 - PAR (PCI Address Register) */
  81. #define ADM8211_PAR_MWIE (1 << 24)
  82. #define ADM8211_PAR_MRLE (1 << 23)
  83. #define ADM8211_PAR_MRME (1 << 21)
  84. #define ADM8211_PAR_RAP ((1 << 18) | (1 << 17))
  85. #define ADM8211_PAR_CAL ((1 << 15) | (1 << 14))
  86. #define ADM8211_PAR_PBL 0x00003f00
  87. #define ADM8211_PAR_BLE (1 << 7)
  88. #define ADM8211_PAR_DSL 0x0000007c
  89. #define ADM8211_PAR_BAR (1 << 1)
  90. #define ADM8211_PAR_SWR (1 << 0)
  91. /* CSR1 - FRCTL (Frame Control Register) */
  92. #define ADM8211_FRCTL_PWRMGT (1 << 31)
  93. #define ADM8211_FRCTL_MAXPSP (1 << 27)
  94. #define ADM8211_FRCTL_DRVPRSP (1 << 26)
  95. #define ADM8211_FRCTL_DRVBCON (1 << 25)
  96. #define ADM8211_FRCTL_AID 0x0000ffff
  97. #define ADM8211_FRCTL_AID_ON 0x0000c000
  98. /* CSR5 - STSR (Status Register) */
  99. #define ADM8211_STSR_PCF (1 << 31)
  100. #define ADM8211_STSR_BCNTC (1 << 30)
  101. #define ADM8211_STSR_GPINT (1 << 29)
  102. #define ADM8211_STSR_LinkOff (1 << 28)
  103. #define ADM8211_STSR_ATIMTC (1 << 27)
  104. #define ADM8211_STSR_TSFTF (1 << 26)
  105. #define ADM8211_STSR_TSCZ (1 << 25)
  106. #define ADM8211_STSR_LinkOn (1 << 24)
  107. #define ADM8211_STSR_SQL (1 << 23)
  108. #define ADM8211_STSR_WEPTD (1 << 22)
  109. #define ADM8211_STSR_ATIME (1 << 21)
  110. #define ADM8211_STSR_TBTT (1 << 20)
  111. #define ADM8211_STSR_NISS (1 << 16)
  112. #define ADM8211_STSR_AISS (1 << 15)
  113. #define ADM8211_STSR_TEIS (1 << 14)
  114. #define ADM8211_STSR_FBE (1 << 13)
  115. #define ADM8211_STSR_REIS (1 << 12)
  116. #define ADM8211_STSR_GPTT (1 << 11)
  117. #define ADM8211_STSR_RPS (1 << 8)
  118. #define ADM8211_STSR_RDU (1 << 7)
  119. #define ADM8211_STSR_RCI (1 << 6)
  120. #define ADM8211_STSR_TUF (1 << 5)
  121. #define ADM8211_STSR_TRT (1 << 4)
  122. #define ADM8211_STSR_TLT (1 << 3)
  123. #define ADM8211_STSR_TDU (1 << 2)
  124. #define ADM8211_STSR_TPS (1 << 1)
  125. #define ADM8211_STSR_TCI (1 << 0)
  126. /* CSR6 - NAR (Network Access Register) */
  127. #define ADM8211_NAR_TXCF (1 << 31)
  128. #define ADM8211_NAR_HF (1 << 30)
  129. #define ADM8211_NAR_UTR (1 << 29)
  130. #define ADM8211_NAR_SQ (1 << 28)
  131. #define ADM8211_NAR_CFP (1 << 27)
  132. #define ADM8211_NAR_SF (1 << 21)
  133. #define ADM8211_NAR_TR ((1 << 15) | (1 << 14))
  134. #define ADM8211_NAR_ST (1 << 13)
  135. #define ADM8211_NAR_OM ((1 << 11) | (1 << 10))
  136. #define ADM8211_NAR_MM (1 << 7)
  137. #define ADM8211_NAR_PR (1 << 6)
  138. #define ADM8211_NAR_EA (1 << 5)
  139. #define ADM8211_NAR_PB (1 << 3)
  140. #define ADM8211_NAR_STPDMA (1 << 2)
  141. #define ADM8211_NAR_SR (1 << 1)
  142. #define ADM8211_NAR_CTX (1 << 0)
  143. #define ADM8211_IDLE() \
  144. do { \
  145. if (priv->nar & (ADM8211_NAR_SR | ADM8211_NAR_ST)) { \
  146. ADM8211_CSR_WRITE(NAR, priv->nar & \
  147. ~(ADM8211_NAR_SR | ADM8211_NAR_ST));\
  148. ADM8211_CSR_READ(NAR); \
  149. msleep(20); \
  150. } \
  151. } while (0)
  152. #define ADM8211_IDLE_RX() \
  153. do { \
  154. if (priv->nar & ADM8211_NAR_SR) { \
  155. ADM8211_CSR_WRITE(NAR, priv->nar & ~ADM8211_NAR_SR); \
  156. ADM8211_CSR_READ(NAR); \
  157. mdelay(20); \
  158. } \
  159. } while (0)
  160. #define ADM8211_RESTORE() \
  161. do { \
  162. if (priv->nar & (ADM8211_NAR_SR | ADM8211_NAR_ST)) \
  163. ADM8211_CSR_WRITE(NAR, priv->nar); \
  164. } while (0)
  165. /* CSR7 - IER (Interrupt Enable Register) */
  166. #define ADM8211_IER_PCFIE (1 << 31)
  167. #define ADM8211_IER_BCNTCIE (1 << 30)
  168. #define ADM8211_IER_GPIE (1 << 29)
  169. #define ADM8211_IER_LinkOffIE (1 << 28)
  170. #define ADM8211_IER_ATIMTCIE (1 << 27)
  171. #define ADM8211_IER_TSFTFIE (1 << 26)
  172. #define ADM8211_IER_TSCZE (1 << 25)
  173. #define ADM8211_IER_LinkOnIE (1 << 24)
  174. #define ADM8211_IER_SQLIE (1 << 23)
  175. #define ADM8211_IER_WEPIE (1 << 22)
  176. #define ADM8211_IER_ATIMEIE (1 << 21)
  177. #define ADM8211_IER_TBTTIE (1 << 20)
  178. #define ADM8211_IER_NIE (1 << 16)
  179. #define ADM8211_IER_AIE (1 << 15)
  180. #define ADM8211_IER_TEIE (1 << 14)
  181. #define ADM8211_IER_FBEIE (1 << 13)
  182. #define ADM8211_IER_REIE (1 << 12)
  183. #define ADM8211_IER_GPTIE (1 << 11)
  184. #define ADM8211_IER_RSIE (1 << 8)
  185. #define ADM8211_IER_RUIE (1 << 7)
  186. #define ADM8211_IER_RCIE (1 << 6)
  187. #define ADM8211_IER_TUIE (1 << 5)
  188. #define ADM8211_IER_TRTIE (1 << 4)
  189. #define ADM8211_IER_TLTTIE (1 << 3)
  190. #define ADM8211_IER_TDUIE (1 << 2)
  191. #define ADM8211_IER_TPSIE (1 << 1)
  192. #define ADM8211_IER_TCIE (1 << 0)
  193. /* CSR9 - SPR (Serial Port Register) */
  194. #define ADM8211_SPR_SRS (1 << 11)
  195. #define ADM8211_SPR_SDO (1 << 3)
  196. #define ADM8211_SPR_SDI (1 << 2)
  197. #define ADM8211_SPR_SCLK (1 << 1)
  198. #define ADM8211_SPR_SCS (1 << 0)
  199. /* CSR9A - CSR_TEST0 */
  200. #define ADM8211_CSR_TEST0_EPNE (1 << 18)
  201. #define ADM8211_CSR_TEST0_EPSNM (1 << 17)
  202. #define ADM8211_CSR_TEST0_EPTYP (1 << 16)
  203. #define ADM8211_CSR_TEST0_EPRLD (1 << 15)
  204. /* CSR10 - WCSR (Wake-up Control/Status Register) */
  205. #define ADM8211_WCSR_CRCT (1 << 30)
  206. #define ADM8211_WCSR_TSFTWE (1 << 20)
  207. #define ADM8211_WCSR_TIMWE (1 << 19)
  208. #define ADM8211_WCSR_ATIMWE (1 << 18)
  209. #define ADM8211_WCSR_KEYWE (1 << 17)
  210. #define ADM8211_WCSR_MPRE (1 << 9)
  211. #define ADM8211_WCSR_LSOE (1 << 8)
  212. #define ADM8211_WCSR_KEYUP (1 << 6)
  213. #define ADM8211_WCSR_TSFTW (1 << 5)
  214. #define ADM8211_WCSR_TIMW (1 << 4)
  215. #define ADM8211_WCSR_ATIMW (1 << 3)
  216. #define ADM8211_WCSR_MPR (1 << 1)
  217. #define ADM8211_WCSR_LSO (1 << 0)
  218. /* CSR11A - GPIO */
  219. #define ADM8211_CSR_GPIO_EN5 (1 << 17)
  220. #define ADM8211_CSR_GPIO_EN4 (1 << 16)
  221. #define ADM8211_CSR_GPIO_EN3 (1 << 15)
  222. #define ADM8211_CSR_GPIO_EN2 (1 << 14)
  223. #define ADM8211_CSR_GPIO_EN1 (1 << 13)
  224. #define ADM8211_CSR_GPIO_EN0 (1 << 12)
  225. #define ADM8211_CSR_GPIO_O5 (1 << 11)
  226. #define ADM8211_CSR_GPIO_O4 (1 << 10)
  227. #define ADM8211_CSR_GPIO_O3 (1 << 9)
  228. #define ADM8211_CSR_GPIO_O2 (1 << 8)
  229. #define ADM8211_CSR_GPIO_O1 (1 << 7)
  230. #define ADM8211_CSR_GPIO_O0 (1 << 6)
  231. #define ADM8211_CSR_GPIO_IN 0x0000003f
  232. /* CSR12 - BBPCTL (BBP Control port) */
  233. #define ADM8211_BBPCTL_MMISEL (1 << 31)
  234. #define ADM8211_BBPCTL_SPICADD (0x7F << 24)
  235. #define ADM8211_BBPCTL_RF3000 (0x20 << 24)
  236. #define ADM8211_BBPCTL_TXCE (1 << 23)
  237. #define ADM8211_BBPCTL_RXCE (1 << 22)
  238. #define ADM8211_BBPCTL_CCAP (1 << 21)
  239. #define ADM8211_BBPCTL_TYPE 0x001c0000
  240. #define ADM8211_BBPCTL_WR (1 << 17)
  241. #define ADM8211_BBPCTL_RD (1 << 16)
  242. #define ADM8211_BBPCTL_ADDR 0x0000ff00
  243. #define ADM8211_BBPCTL_DATA 0x000000ff
  244. /* CSR12A - SYNCTL (Synthesizer Control port) */
  245. #define ADM8211_SYNCTL_WR (1 << 31)
  246. #define ADM8211_SYNCTL_RD (1 << 30)
  247. #define ADM8211_SYNCTL_CS0 (1 << 29)
  248. #define ADM8211_SYNCTL_CS1 (1 << 28)
  249. #define ADM8211_SYNCTL_CAL (1 << 27)
  250. #define ADM8211_SYNCTL_SELCAL (1 << 26)
  251. #define ADM8211_SYNCTL_RFtype ((1 << 24) | (1 << 23) | (1 << 22))
  252. #define ADM8211_SYNCTL_RFMD (1 << 22)
  253. #define ADM8211_SYNCTL_GENERAL (0x7 << 22)
  254. /* SYNCTL 21:0 Data (Si4126: 18-bit data, 4-bit address) */
  255. /* CSR18 - CMDR (Command Register) */
  256. #define ADM8211_CMDR_PM (1 << 19)
  257. #define ADM8211_CMDR_APM (1 << 18)
  258. #define ADM8211_CMDR_RTE (1 << 4)
  259. #define ADM8211_CMDR_DRT ((1 << 3) | (1 << 2))
  260. #define ADM8211_CMDR_DRT_8DW (0x0 << 2)
  261. #define ADM8211_CMDR_DRT_16DW (0x1 << 2)
  262. #define ADM8211_CMDR_DRT_SF (0x2 << 2)
  263. /* CSR33 - SYNRF (SYNRF direct control) */
  264. #define ADM8211_SYNRF_SELSYN (1 << 31)
  265. #define ADM8211_SYNRF_SELRF (1 << 30)
  266. #define ADM8211_SYNRF_LERF (1 << 29)
  267. #define ADM8211_SYNRF_LEIF (1 << 28)
  268. #define ADM8211_SYNRF_SYNCLK (1 << 27)
  269. #define ADM8211_SYNRF_SYNDATA (1 << 26)
  270. #define ADM8211_SYNRF_PE1 (1 << 25)
  271. #define ADM8211_SYNRF_PE2 (1 << 24)
  272. #define ADM8211_SYNRF_PA_PE (1 << 23)
  273. #define ADM8211_SYNRF_TR_SW (1 << 22)
  274. #define ADM8211_SYNRF_TR_SWN (1 << 21)
  275. #define ADM8211_SYNRF_RADIO (1 << 20)
  276. #define ADM8211_SYNRF_CAL_EN (1 << 19)
  277. #define ADM8211_SYNRF_PHYRST (1 << 18)
  278. #define ADM8211_SYNRF_IF_SELECT_0 (1 << 31)
  279. #define ADM8211_SYNRF_IF_SELECT_1 ((1 << 31) | (1 << 28))
  280. #define ADM8211_SYNRF_WRITE_SYNDATA_0 (1 << 31)
  281. #define ADM8211_SYNRF_WRITE_SYNDATA_1 ((1 << 31) | (1 << 26))
  282. #define ADM8211_SYNRF_WRITE_CLOCK_0 (1 << 31)
  283. #define ADM8211_SYNRF_WRITE_CLOCK_1 ((1 << 31) | (1 << 27))
  284. /* CSR44 - WEPCTL (WEP Control) */
  285. #define ADM8211_WEPCTL_WEPENABLE (1 << 31)
  286. #define ADM8211_WEPCTL_WPAENABLE (1 << 30)
  287. #define ADM8211_WEPCTL_CURRENT_TABLE (1 << 29)
  288. #define ADM8211_WEPCTL_TABLE_WR (1 << 28)
  289. #define ADM8211_WEPCTL_TABLE_RD (1 << 27)
  290. #define ADM8211_WEPCTL_WEPRXBYP (1 << 25)
  291. #define ADM8211_WEPCTL_SEL_WEPTABLE (1 << 23)
  292. #define ADM8211_WEPCTL_ADDR (0x000001ff)
  293. /* CSR45 - WESK (Data Entry for Share/Individual Key) */
  294. #define ADM8211_WESK_DATA (0x0000ffff)
  295. /* FER (Function Event Register) */
  296. #define ADM8211_FER_INTR_EV_ENT (1 << 15)
  297. /* Si4126 RF Synthesizer - Control Registers */
  298. #define SI4126_MAIN_CONF 0
  299. #define SI4126_PHASE_DET_GAIN 1
  300. #define SI4126_POWERDOWN 2
  301. #define SI4126_RF1_N_DIV 3 /* only Si4136 */
  302. #define SI4126_RF2_N_DIV 4
  303. #define SI4126_IF_N_DIV 5
  304. #define SI4126_RF1_R_DIV 6 /* only Si4136 */
  305. #define SI4126_RF2_R_DIV 7
  306. #define SI4126_IF_R_DIV 8
  307. /* Main Configuration */
  308. #define SI4126_MAIN_XINDIV2 (1 << 6)
  309. #define SI4126_MAIN_IFDIV ((1 << 11) | (1 << 10))
  310. /* Powerdown */
  311. #define SI4126_POWERDOWN_PDIB (1 << 1)
  312. #define SI4126_POWERDOWN_PDRB (1 << 0)
  313. /* RF3000 BBP - Control Port Registers */
  314. /* 0x00 - reserved */
  315. #define RF3000_MODEM_CTRL__RX_STATUS 0x01
  316. #define RF3000_CCA_CTRL 0x02
  317. #define RF3000_DIVERSITY__RSSI 0x03
  318. #define RF3000_RX_SIGNAL_FIELD 0x04
  319. #define RF3000_RX_LEN_MSB 0x05
  320. #define RF3000_RX_LEN_LSB 0x06
  321. #define RF3000_RX_SERVICE_FIELD 0x07
  322. #define RF3000_TX_VAR_GAIN__TX_LEN_EXT 0x11
  323. #define RF3000_TX_LEN_MSB 0x12
  324. #define RF3000_TX_LEN_LSB 0x13
  325. #define RF3000_LOW_GAIN_CALIB 0x14
  326. #define RF3000_HIGH_GAIN_CALIB 0x15
  327. /* ADM8211 revisions */
  328. #define ADM8211_REV_AB 0x11
  329. #define ADM8211_REV_AF 0x15
  330. #define ADM8211_REV_BA 0x20
  331. #define ADM8211_REV_CA 0x30
  332. struct adm8211_desc {
  333. __le32 status;
  334. __le32 length;
  335. __le32 buffer1;
  336. __le32 buffer2;
  337. };
  338. #define RDES0_STATUS_OWN (1 << 31)
  339. #define RDES0_STATUS_ES (1 << 30)
  340. #define RDES0_STATUS_SQL (1 << 29)
  341. #define RDES0_STATUS_DE (1 << 28)
  342. #define RDES0_STATUS_FS (1 << 27)
  343. #define RDES0_STATUS_LS (1 << 26)
  344. #define RDES0_STATUS_PCF (1 << 25)
  345. #define RDES0_STATUS_SFDE (1 << 24)
  346. #define RDES0_STATUS_SIGE (1 << 23)
  347. #define RDES0_STATUS_CRC16E (1 << 22)
  348. #define RDES0_STATUS_RXTOE (1 << 21)
  349. #define RDES0_STATUS_CRC32E (1 << 20)
  350. #define RDES0_STATUS_ICVE (1 << 19)
  351. #define RDES0_STATUS_DA1 (1 << 17)
  352. #define RDES0_STATUS_DA0 (1 << 16)
  353. #define RDES0_STATUS_RXDR ((1 << 15) | (1 << 14) | (1 << 13) | (1 << 12))
  354. #define RDES0_STATUS_FL (0x00000fff)
  355. #define RDES1_CONTROL_RER (1 << 25)
  356. #define RDES1_CONTROL_RCH (1 << 24)
  357. #define RDES1_CONTROL_RBS2 (0x00fff000)
  358. #define RDES1_CONTROL_RBS1 (0x00000fff)
  359. #define RDES1_STATUS_RSSI (0x0000007f)
  360. #define TDES0_CONTROL_OWN (1 << 31)
  361. #define TDES0_CONTROL_DONE (1 << 30)
  362. #define TDES0_CONTROL_TXDR (0x0ff00000)
  363. #define TDES0_STATUS_OWN (1 << 31)
  364. #define TDES0_STATUS_DONE (1 << 30)
  365. #define TDES0_STATUS_ES (1 << 29)
  366. #define TDES0_STATUS_TLT (1 << 28)
  367. #define TDES0_STATUS_TRT (1 << 27)
  368. #define TDES0_STATUS_TUF (1 << 26)
  369. #define TDES0_STATUS_TRO (1 << 25)
  370. #define TDES0_STATUS_SOFBR (1 << 24)
  371. #define TDES0_STATUS_ACR (0x00000fff)
  372. #define TDES1_CONTROL_IC (1 << 31)
  373. #define TDES1_CONTROL_LS (1 << 30)
  374. #define TDES1_CONTROL_FS (1 << 29)
  375. #define TDES1_CONTROL_TER (1 << 25)
  376. #define TDES1_CONTROL_TCH (1 << 24)
  377. #define TDES1_CONTROL_RBS2 (0x00fff000)
  378. #define TDES1_CONTROL_RBS1 (0x00000fff)
  379. /* SRAM offsets */
  380. #define ADM8211_SRAM(x) (priv->pdev->revision < ADM8211_REV_BA ? \
  381. ADM8211_SRAM_A_ ## x : ADM8211_SRAM_B_ ## x)
  382. #define ADM8211_SRAM_INDIV_KEY 0x0000
  383. #define ADM8211_SRAM_A_SHARE_KEY 0x0160
  384. #define ADM8211_SRAM_B_SHARE_KEY 0x00c0
  385. #define ADM8211_SRAM_A_SSID 0x0180
  386. #define ADM8211_SRAM_B_SSID 0x00d4
  387. #define ADM8211_SRAM_SSID ADM8211_SRAM(SSID)
  388. #define ADM8211_SRAM_A_SUPP_RATE 0x0191
  389. #define ADM8211_SRAM_B_SUPP_RATE 0x00dd
  390. #define ADM8211_SRAM_SUPP_RATE ADM8211_SRAM(SUPP_RATE)
  391. #define ADM8211_SRAM_A_SIZE 0x0200
  392. #define ADM8211_SRAM_B_SIZE 0x01c0
  393. #define ADM8211_SRAM_SIZE ADM8211_SRAM(SIZE)
  394. struct adm8211_rx_ring_info {
  395. struct sk_buff *skb;
  396. dma_addr_t mapping;
  397. };
  398. struct adm8211_tx_ring_info {
  399. struct sk_buff *skb;
  400. dma_addr_t mapping;
  401. size_t hdrlen;
  402. };
  403. #define PLCP_SIGNAL_1M 0x0a
  404. #define PLCP_SIGNAL_2M 0x14
  405. #define PLCP_SIGNAL_5M5 0x37
  406. #define PLCP_SIGNAL_11M 0x6e
  407. struct adm8211_tx_hdr {
  408. u8 da[6];
  409. u8 signal; /* PLCP signal / TX rate in 100 Kbps */
  410. u8 service;
  411. __le16 frame_body_size;
  412. __le16 frame_control;
  413. __le16 plcp_frag_tail_len;
  414. __le16 plcp_frag_head_len;
  415. __le16 dur_frag_tail;
  416. __le16 dur_frag_head;
  417. u8 addr4[6];
  418. #define ADM8211_TXHDRCTL_SHORT_PREAMBLE (1 << 0)
  419. #define ADM8211_TXHDRCTL_MORE_FRAG (1 << 1)
  420. #define ADM8211_TXHDRCTL_MORE_DATA (1 << 2)
  421. #define ADM8211_TXHDRCTL_FRAG_NO (1 << 3) /* ? */
  422. #define ADM8211_TXHDRCTL_ENABLE_RTS (1 << 4)
  423. #define ADM8211_TXHDRCTL_ENABLE_WEP_ENGINE (1 << 5)
  424. #define ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER (1 << 15) /* ? */
  425. __le16 header_control;
  426. __le16 frag;
  427. u8 reserved_0;
  428. u8 retry_limit;
  429. u32 wep2key0;
  430. u32 wep2key1;
  431. u32 wep2key2;
  432. u32 wep2key3;
  433. u8 keyid;
  434. u8 entry_control; // huh??
  435. u16 reserved_1;
  436. u32 reserved_2;
  437. } __packed;
  438. #define RX_COPY_BREAK 128
  439. #define RX_PKT_SIZE 2500
  440. struct adm8211_eeprom {
  441. __le16 signature; /* 0x00 */
  442. u8 major_version; /* 0x02 */
  443. u8 minor_version; /* 0x03 */
  444. u8 reserved_1[4]; /* 0x04 */
  445. u8 hwaddr[6]; /* 0x08 */
  446. u8 reserved_2[8]; /* 0x1E */
  447. __le16 cr49; /* 0x16 */
  448. u8 cr03; /* 0x18 */
  449. u8 cr28; /* 0x19 */
  450. u8 cr29; /* 0x1A */
  451. u8 country_code; /* 0x1B */
  452. /* specific bbp types */
  453. #define ADM8211_BBP_RFMD3000 0x00
  454. #define ADM8211_BBP_RFMD3002 0x01
  455. #define ADM8211_BBP_ADM8011 0x04
  456. u8 specific_bbptype; /* 0x1C */
  457. u8 specific_rftype; /* 0x1D */
  458. u8 reserved_3[2]; /* 0x1E */
  459. __le16 device_id; /* 0x20 */
  460. __le16 vendor_id; /* 0x22 */
  461. __le16 subsystem_id; /* 0x24 */
  462. __le16 subsystem_vendor_id; /* 0x26 */
  463. u8 maxlat; /* 0x28 */
  464. u8 mingnt; /* 0x29 */
  465. __le16 cis_pointer_low; /* 0x2A */
  466. __le16 cis_pointer_high; /* 0x2C */
  467. __le16 csr18; /* 0x2E */
  468. u8 reserved_4[16]; /* 0x30 */
  469. u8 d1_pwrdara; /* 0x40 */
  470. u8 d0_pwrdara; /* 0x41 */
  471. u8 d3_pwrdara; /* 0x42 */
  472. u8 d2_pwrdara; /* 0x43 */
  473. u8 antenna_power[14]; /* 0x44 */
  474. __le16 cis_wordcnt; /* 0x52 */
  475. u8 tx_power[14]; /* 0x54 */
  476. u8 lpf_cutoff[14]; /* 0x62 */
  477. u8 lnags_threshold[14]; /* 0x70 */
  478. __le16 checksum; /* 0x7E */
  479. u8 cis_data[0]; /* 0x80, 384 bytes */
  480. } __packed;
  481. struct adm8211_priv {
  482. struct pci_dev *pdev;
  483. spinlock_t lock;
  484. struct adm8211_csr __iomem *map;
  485. struct adm8211_desc *rx_ring;
  486. struct adm8211_desc *tx_ring;
  487. dma_addr_t rx_ring_dma;
  488. dma_addr_t tx_ring_dma;
  489. struct adm8211_rx_ring_info *rx_buffers;
  490. struct adm8211_tx_ring_info *tx_buffers;
  491. unsigned int rx_ring_size, tx_ring_size;
  492. unsigned int cur_tx, dirty_tx, cur_rx;
  493. struct ieee80211_low_level_stats stats;
  494. struct ieee80211_supported_band band;
  495. struct ieee80211_channel channels[14];
  496. int mode;
  497. int channel;
  498. u8 bssid[ETH_ALEN];
  499. u8 soft_rx_crc;
  500. u8 retry_limit;
  501. u8 ant_power;
  502. u8 tx_power;
  503. u8 lpf_cutoff;
  504. u8 lnags_threshold;
  505. struct adm8211_eeprom *eeprom;
  506. size_t eeprom_len;
  507. u32 nar;
  508. #define ADM8211_TYPE_INTERSIL 0x00
  509. #define ADM8211_TYPE_RFMD 0x01
  510. #define ADM8211_TYPE_MARVEL 0x02
  511. #define ADM8211_TYPE_AIROHA 0x03
  512. #define ADM8211_TYPE_ADMTEK 0x05
  513. unsigned int rf_type:3;
  514. unsigned int bbp_type:3;
  515. u8 specific_bbptype;
  516. enum {
  517. ADM8211_RFMD2948 = 0x0,
  518. ADM8211_RFMD2958 = 0x1,
  519. ADM8211_RFMD2958_RF3000_CONTROL_POWER = 0x2,
  520. ADM8211_MAX2820 = 0x8,
  521. ADM8211_AL2210L = 0xC, /* Airoha */
  522. } transceiver_type;
  523. };
  524. struct ieee80211_chan_range {
  525. u8 min;
  526. u8 max;
  527. };
  528. static const struct ieee80211_chan_range cranges[] = {
  529. {1, 11}, /* FCC */
  530. {1, 11}, /* IC */
  531. {1, 13}, /* ETSI */
  532. {10, 11}, /* SPAIN */
  533. {10, 13}, /* FRANCE */
  534. {14, 14}, /* MMK */
  535. {1, 14}, /* MMK2 */
  536. };
  537. #endif /* ADM8211_H */