htt.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HTT_H_
  18. #define _HTT_H_
  19. #include <linux/bug.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/dmapool.h>
  22. #include <linux/hashtable.h>
  23. #include <net/mac80211.h>
  24. #include "htc.h"
  25. #include "hw.h"
  26. #include "rx_desc.h"
  27. #include "hw.h"
  28. enum htt_dbg_stats_type {
  29. HTT_DBG_STATS_WAL_PDEV_TXRX = 1 << 0,
  30. HTT_DBG_STATS_RX_REORDER = 1 << 1,
  31. HTT_DBG_STATS_RX_RATE_INFO = 1 << 2,
  32. HTT_DBG_STATS_TX_PPDU_LOG = 1 << 3,
  33. HTT_DBG_STATS_TX_RATE_INFO = 1 << 4,
  34. /* bits 5-23 currently reserved */
  35. HTT_DBG_NUM_STATS /* keep this last */
  36. };
  37. enum htt_h2t_msg_type { /* host-to-target */
  38. HTT_H2T_MSG_TYPE_VERSION_REQ = 0,
  39. HTT_H2T_MSG_TYPE_TX_FRM = 1,
  40. HTT_H2T_MSG_TYPE_RX_RING_CFG = 2,
  41. HTT_H2T_MSG_TYPE_STATS_REQ = 3,
  42. HTT_H2T_MSG_TYPE_SYNC = 4,
  43. HTT_H2T_MSG_TYPE_AGGR_CFG = 5,
  44. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 6,
  45. /* This command is used for sending management frames in HTT < 3.0.
  46. * HTT >= 3.0 uses TX_FRM for everything. */
  47. HTT_H2T_MSG_TYPE_MGMT_TX = 7,
  48. HTT_H2T_NUM_MSGS /* keep this last */
  49. };
  50. struct htt_cmd_hdr {
  51. u8 msg_type;
  52. } __packed;
  53. struct htt_ver_req {
  54. u8 pad[sizeof(u32) - sizeof(struct htt_cmd_hdr)];
  55. } __packed;
  56. /*
  57. * HTT tx MSDU descriptor
  58. *
  59. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  60. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  61. * the target firmware needs for the FW's tx processing, particularly
  62. * for creating the HW msdu descriptor.
  63. * The same HTT tx descriptor is used for HL and LL systems, though
  64. * a few fields within the tx descriptor are used only by LL or
  65. * only by HL.
  66. * The HTT tx descriptor is defined in two manners: by a struct with
  67. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  68. * definitions.
  69. * The target should use the struct def, for simplicitly and clarity,
  70. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  71. * neutral. Specifically, the host shall use the get/set macros built
  72. * around the mask + shift defs.
  73. */
  74. struct htt_data_tx_desc_frag {
  75. union {
  76. struct double_word_addr {
  77. __le32 paddr;
  78. __le32 len;
  79. } __packed dword_addr;
  80. struct triple_word_addr {
  81. __le32 paddr_lo;
  82. __le16 paddr_hi;
  83. __le16 len_16;
  84. } __packed tword_addr;
  85. } __packed;
  86. } __packed;
  87. struct htt_msdu_ext_desc {
  88. __le32 tso_flag[3];
  89. __le16 ip_identification;
  90. u8 flags;
  91. u8 reserved;
  92. struct htt_data_tx_desc_frag frags[6];
  93. };
  94. #define HTT_MSDU_EXT_DESC_FLAG_IPV4_CSUM_ENABLE BIT(0)
  95. #define HTT_MSDU_EXT_DESC_FLAG_UDP_IPV4_CSUM_ENABLE BIT(1)
  96. #define HTT_MSDU_EXT_DESC_FLAG_UDP_IPV6_CSUM_ENABLE BIT(2)
  97. #define HTT_MSDU_EXT_DESC_FLAG_TCP_IPV4_CSUM_ENABLE BIT(3)
  98. #define HTT_MSDU_EXT_DESC_FLAG_TCP_IPV6_CSUM_ENABLE BIT(4)
  99. #define HTT_MSDU_CHECKSUM_ENABLE (HTT_MSDU_EXT_DESC_FLAG_IPV4_CSUM_ENABLE \
  100. | HTT_MSDU_EXT_DESC_FLAG_UDP_IPV4_CSUM_ENABLE \
  101. | HTT_MSDU_EXT_DESC_FLAG_UDP_IPV6_CSUM_ENABLE \
  102. | HTT_MSDU_EXT_DESC_FLAG_TCP_IPV4_CSUM_ENABLE \
  103. | HTT_MSDU_EXT_DESC_FLAG_TCP_IPV6_CSUM_ENABLE)
  104. enum htt_data_tx_desc_flags0 {
  105. HTT_DATA_TX_DESC_FLAGS0_MAC_HDR_PRESENT = 1 << 0,
  106. HTT_DATA_TX_DESC_FLAGS0_NO_AGGR = 1 << 1,
  107. HTT_DATA_TX_DESC_FLAGS0_NO_ENCRYPT = 1 << 2,
  108. HTT_DATA_TX_DESC_FLAGS0_NO_CLASSIFY = 1 << 3,
  109. HTT_DATA_TX_DESC_FLAGS0_RSVD0 = 1 << 4
  110. #define HTT_DATA_TX_DESC_FLAGS0_PKT_TYPE_MASK 0xE0
  111. #define HTT_DATA_TX_DESC_FLAGS0_PKT_TYPE_LSB 5
  112. };
  113. enum htt_data_tx_desc_flags1 {
  114. #define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_BITS 6
  115. #define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_MASK 0x003F
  116. #define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_LSB 0
  117. #define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_BITS 5
  118. #define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_MASK 0x07C0
  119. #define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_LSB 6
  120. HTT_DATA_TX_DESC_FLAGS1_POSTPONED = 1 << 11,
  121. HTT_DATA_TX_DESC_FLAGS1_MORE_IN_BATCH = 1 << 12,
  122. HTT_DATA_TX_DESC_FLAGS1_CKSUM_L3_OFFLOAD = 1 << 13,
  123. HTT_DATA_TX_DESC_FLAGS1_CKSUM_L4_OFFLOAD = 1 << 14,
  124. HTT_DATA_TX_DESC_FLAGS1_RSVD1 = 1 << 15
  125. };
  126. enum htt_data_tx_ext_tid {
  127. HTT_DATA_TX_EXT_TID_NON_QOS_MCAST_BCAST = 16,
  128. HTT_DATA_TX_EXT_TID_MGMT = 17,
  129. HTT_DATA_TX_EXT_TID_INVALID = 31
  130. };
  131. #define HTT_INVALID_PEERID 0xFFFF
  132. /*
  133. * htt_data_tx_desc - used for data tx path
  134. *
  135. * Note: vdev_id irrelevant for pkt_type == raw and no_classify == 1.
  136. * ext_tid: for qos-data frames (0-15), see %HTT_DATA_TX_EXT_TID_
  137. * for special kinds of tids
  138. * postponed: only for HL hosts. indicates if this is a resend
  139. * (HL hosts manage queues on the host )
  140. * more_in_batch: only for HL hosts. indicates if more packets are
  141. * pending. this allows target to wait and aggregate
  142. * freq: 0 means home channel of given vdev. intended for offchannel
  143. */
  144. struct htt_data_tx_desc {
  145. u8 flags0; /* %HTT_DATA_TX_DESC_FLAGS0_ */
  146. __le16 flags1; /* %HTT_DATA_TX_DESC_FLAGS1_ */
  147. __le16 len;
  148. __le16 id;
  149. __le32 frags_paddr;
  150. __le16 peerid;
  151. __le16 freq;
  152. u8 prefetch[0]; /* start of frame, for FW classification engine */
  153. } __packed;
  154. enum htt_rx_ring_flags {
  155. HTT_RX_RING_FLAGS_MAC80211_HDR = 1 << 0,
  156. HTT_RX_RING_FLAGS_MSDU_PAYLOAD = 1 << 1,
  157. HTT_RX_RING_FLAGS_PPDU_START = 1 << 2,
  158. HTT_RX_RING_FLAGS_PPDU_END = 1 << 3,
  159. HTT_RX_RING_FLAGS_MPDU_START = 1 << 4,
  160. HTT_RX_RING_FLAGS_MPDU_END = 1 << 5,
  161. HTT_RX_RING_FLAGS_MSDU_START = 1 << 6,
  162. HTT_RX_RING_FLAGS_MSDU_END = 1 << 7,
  163. HTT_RX_RING_FLAGS_RX_ATTENTION = 1 << 8,
  164. HTT_RX_RING_FLAGS_FRAG_INFO = 1 << 9,
  165. HTT_RX_RING_FLAGS_UNICAST_RX = 1 << 10,
  166. HTT_RX_RING_FLAGS_MULTICAST_RX = 1 << 11,
  167. HTT_RX_RING_FLAGS_CTRL_RX = 1 << 12,
  168. HTT_RX_RING_FLAGS_MGMT_RX = 1 << 13,
  169. HTT_RX_RING_FLAGS_NULL_RX = 1 << 14,
  170. HTT_RX_RING_FLAGS_PHY_DATA_RX = 1 << 15
  171. };
  172. #define HTT_RX_RING_SIZE_MIN 128
  173. #define HTT_RX_RING_SIZE_MAX 2048
  174. struct htt_rx_ring_setup_ring {
  175. __le32 fw_idx_shadow_reg_paddr;
  176. __le32 rx_ring_base_paddr;
  177. __le16 rx_ring_len; /* in 4-byte words */
  178. __le16 rx_ring_bufsize; /* rx skb size - in bytes */
  179. __le16 flags; /* %HTT_RX_RING_FLAGS_ */
  180. __le16 fw_idx_init_val;
  181. /* the following offsets are in 4-byte units */
  182. __le16 mac80211_hdr_offset;
  183. __le16 msdu_payload_offset;
  184. __le16 ppdu_start_offset;
  185. __le16 ppdu_end_offset;
  186. __le16 mpdu_start_offset;
  187. __le16 mpdu_end_offset;
  188. __le16 msdu_start_offset;
  189. __le16 msdu_end_offset;
  190. __le16 rx_attention_offset;
  191. __le16 frag_info_offset;
  192. } __packed;
  193. struct htt_rx_ring_setup_hdr {
  194. u8 num_rings; /* supported values: 1, 2 */
  195. __le16 rsvd0;
  196. } __packed;
  197. struct htt_rx_ring_setup {
  198. struct htt_rx_ring_setup_hdr hdr;
  199. struct htt_rx_ring_setup_ring rings[0];
  200. } __packed;
  201. /*
  202. * htt_stats_req - request target to send specified statistics
  203. *
  204. * @msg_type: hardcoded %HTT_H2T_MSG_TYPE_STATS_REQ
  205. * @upload_types: see %htt_dbg_stats_type. this is 24bit field actually
  206. * so make sure its little-endian.
  207. * @reset_types: see %htt_dbg_stats_type. this is 24bit field actually
  208. * so make sure its little-endian.
  209. * @cfg_val: stat_type specific configuration
  210. * @stat_type: see %htt_dbg_stats_type
  211. * @cookie_lsb: used for confirmation message from target->host
  212. * @cookie_msb: ditto as %cookie
  213. */
  214. struct htt_stats_req {
  215. u8 upload_types[3];
  216. u8 rsvd0;
  217. u8 reset_types[3];
  218. struct {
  219. u8 mpdu_bytes;
  220. u8 mpdu_num_msdus;
  221. u8 msdu_bytes;
  222. } __packed;
  223. u8 stat_type;
  224. __le32 cookie_lsb;
  225. __le32 cookie_msb;
  226. } __packed;
  227. #define HTT_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  228. /*
  229. * htt_oob_sync_req - request out-of-band sync
  230. *
  231. * The HTT SYNC tells the target to suspend processing of subsequent
  232. * HTT host-to-target messages until some other target agent locally
  233. * informs the target HTT FW that the current sync counter is equal to
  234. * or greater than (in a modulo sense) the sync counter specified in
  235. * the SYNC message.
  236. *
  237. * This allows other host-target components to synchronize their operation
  238. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  239. * security key has been downloaded to and activated by the target.
  240. * In the absence of any explicit synchronization counter value
  241. * specification, the target HTT FW will use zero as the default current
  242. * sync value.
  243. *
  244. * The HTT target FW will suspend its host->target message processing as long
  245. * as 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128.
  246. */
  247. struct htt_oob_sync_req {
  248. u8 sync_count;
  249. __le16 rsvd0;
  250. } __packed;
  251. struct htt_aggr_conf {
  252. u8 max_num_ampdu_subframes;
  253. /* amsdu_subframes is limited by 0x1F mask */
  254. u8 max_num_amsdu_subframes;
  255. } __packed;
  256. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  257. struct htt_mgmt_tx_desc_qca99x0 {
  258. __le32 rate;
  259. } __packed;
  260. struct htt_mgmt_tx_desc {
  261. u8 pad[sizeof(u32) - sizeof(struct htt_cmd_hdr)];
  262. __le32 msdu_paddr;
  263. __le32 desc_id;
  264. __le32 len;
  265. __le32 vdev_id;
  266. u8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN];
  267. union {
  268. struct htt_mgmt_tx_desc_qca99x0 qca99x0;
  269. } __packed;
  270. } __packed;
  271. enum htt_mgmt_tx_status {
  272. HTT_MGMT_TX_STATUS_OK = 0,
  273. HTT_MGMT_TX_STATUS_RETRY = 1,
  274. HTT_MGMT_TX_STATUS_DROP = 2
  275. };
  276. /*=== target -> host messages ===============================================*/
  277. enum htt_main_t2h_msg_type {
  278. HTT_MAIN_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  279. HTT_MAIN_T2H_MSG_TYPE_RX_IND = 0x1,
  280. HTT_MAIN_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  281. HTT_MAIN_T2H_MSG_TYPE_PEER_MAP = 0x3,
  282. HTT_MAIN_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  283. HTT_MAIN_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  284. HTT_MAIN_T2H_MSG_TYPE_RX_DELBA = 0x6,
  285. HTT_MAIN_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  286. HTT_MAIN_T2H_MSG_TYPE_PKTLOG = 0x8,
  287. HTT_MAIN_T2H_MSG_TYPE_STATS_CONF = 0x9,
  288. HTT_MAIN_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  289. HTT_MAIN_T2H_MSG_TYPE_SEC_IND = 0xb,
  290. HTT_MAIN_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  291. HTT_MAIN_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  292. HTT_MAIN_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  293. HTT_MAIN_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  294. HTT_MAIN_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  295. HTT_MAIN_T2H_MSG_TYPE_TEST,
  296. /* keep this last */
  297. HTT_MAIN_T2H_NUM_MSGS
  298. };
  299. enum htt_10x_t2h_msg_type {
  300. HTT_10X_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  301. HTT_10X_T2H_MSG_TYPE_RX_IND = 0x1,
  302. HTT_10X_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  303. HTT_10X_T2H_MSG_TYPE_PEER_MAP = 0x3,
  304. HTT_10X_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  305. HTT_10X_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  306. HTT_10X_T2H_MSG_TYPE_RX_DELBA = 0x6,
  307. HTT_10X_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  308. HTT_10X_T2H_MSG_TYPE_PKTLOG = 0x8,
  309. HTT_10X_T2H_MSG_TYPE_STATS_CONF = 0x9,
  310. HTT_10X_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  311. HTT_10X_T2H_MSG_TYPE_SEC_IND = 0xb,
  312. HTT_10X_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc,
  313. HTT_10X_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  314. HTT_10X_T2H_MSG_TYPE_TEST = 0xe,
  315. HTT_10X_T2H_MSG_TYPE_CHAN_CHANGE = 0xf,
  316. HTT_10X_T2H_MSG_TYPE_AGGR_CONF = 0x11,
  317. HTT_10X_T2H_MSG_TYPE_STATS_NOUPLOAD = 0x12,
  318. HTT_10X_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0x13,
  319. /* keep this last */
  320. HTT_10X_T2H_NUM_MSGS
  321. };
  322. enum htt_tlv_t2h_msg_type {
  323. HTT_TLV_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  324. HTT_TLV_T2H_MSG_TYPE_RX_IND = 0x1,
  325. HTT_TLV_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  326. HTT_TLV_T2H_MSG_TYPE_PEER_MAP = 0x3,
  327. HTT_TLV_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  328. HTT_TLV_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  329. HTT_TLV_T2H_MSG_TYPE_RX_DELBA = 0x6,
  330. HTT_TLV_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  331. HTT_TLV_T2H_MSG_TYPE_PKTLOG = 0x8,
  332. HTT_TLV_T2H_MSG_TYPE_STATS_CONF = 0x9,
  333. HTT_TLV_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  334. HTT_TLV_T2H_MSG_TYPE_SEC_IND = 0xb,
  335. HTT_TLV_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* deprecated */
  336. HTT_TLV_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  337. HTT_TLV_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  338. HTT_TLV_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  339. HTT_TLV_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  340. HTT_TLV_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  341. HTT_TLV_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  342. /* 0x13 reservd */
  343. HTT_TLV_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  344. HTT_TLV_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  345. HTT_TLV_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  346. HTT_TLV_T2H_MSG_TYPE_TEST,
  347. /* keep this last */
  348. HTT_TLV_T2H_NUM_MSGS
  349. };
  350. enum htt_10_4_t2h_msg_type {
  351. HTT_10_4_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  352. HTT_10_4_T2H_MSG_TYPE_RX_IND = 0x1,
  353. HTT_10_4_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  354. HTT_10_4_T2H_MSG_TYPE_PEER_MAP = 0x3,
  355. HTT_10_4_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  356. HTT_10_4_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  357. HTT_10_4_T2H_MSG_TYPE_RX_DELBA = 0x6,
  358. HTT_10_4_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  359. HTT_10_4_T2H_MSG_TYPE_PKTLOG = 0x8,
  360. HTT_10_4_T2H_MSG_TYPE_STATS_CONF = 0x9,
  361. HTT_10_4_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  362. HTT_10_4_T2H_MSG_TYPE_SEC_IND = 0xb,
  363. HTT_10_4_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc,
  364. HTT_10_4_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  365. HTT_10_4_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  366. HTT_10_4_T2H_MSG_TYPE_CHAN_CHANGE = 0xf,
  367. HTT_10_4_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0x10,
  368. HTT_10_4_T2H_MSG_TYPE_RX_PN_IND = 0x11,
  369. HTT_10_4_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x12,
  370. HTT_10_4_T2H_MSG_TYPE_TEST = 0x13,
  371. HTT_10_4_T2H_MSG_TYPE_EN_STATS = 0x14,
  372. HTT_10_4_T2H_MSG_TYPE_AGGR_CONF = 0x15,
  373. HTT_10_4_T2H_MSG_TYPE_TX_FETCH_IND = 0x16,
  374. HTT_10_4_T2H_MSG_TYPE_TX_FETCH_CONF = 0x17,
  375. HTT_10_4_T2H_MSG_TYPE_STATS_NOUPLOAD = 0x18,
  376. /* 0x19 to 0x2f are reserved */
  377. HTT_10_4_T2H_MSG_TYPE_TX_LOW_LATENCY_IND = 0x30,
  378. /* keep this last */
  379. HTT_10_4_T2H_NUM_MSGS
  380. };
  381. enum htt_t2h_msg_type {
  382. HTT_T2H_MSG_TYPE_VERSION_CONF,
  383. HTT_T2H_MSG_TYPE_RX_IND,
  384. HTT_T2H_MSG_TYPE_RX_FLUSH,
  385. HTT_T2H_MSG_TYPE_PEER_MAP,
  386. HTT_T2H_MSG_TYPE_PEER_UNMAP,
  387. HTT_T2H_MSG_TYPE_RX_ADDBA,
  388. HTT_T2H_MSG_TYPE_RX_DELBA,
  389. HTT_T2H_MSG_TYPE_TX_COMPL_IND,
  390. HTT_T2H_MSG_TYPE_PKTLOG,
  391. HTT_T2H_MSG_TYPE_STATS_CONF,
  392. HTT_T2H_MSG_TYPE_RX_FRAG_IND,
  393. HTT_T2H_MSG_TYPE_SEC_IND,
  394. HTT_T2H_MSG_TYPE_RC_UPDATE_IND,
  395. HTT_T2H_MSG_TYPE_TX_INSPECT_IND,
  396. HTT_T2H_MSG_TYPE_MGMT_TX_COMPLETION,
  397. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND,
  398. HTT_T2H_MSG_TYPE_RX_PN_IND,
  399. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND,
  400. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND,
  401. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE,
  402. HTT_T2H_MSG_TYPE_CHAN_CHANGE,
  403. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR,
  404. HTT_T2H_MSG_TYPE_AGGR_CONF,
  405. HTT_T2H_MSG_TYPE_STATS_NOUPLOAD,
  406. HTT_T2H_MSG_TYPE_TEST,
  407. HTT_T2H_MSG_TYPE_EN_STATS,
  408. HTT_T2H_MSG_TYPE_TX_FETCH_IND,
  409. HTT_T2H_MSG_TYPE_TX_FETCH_CONF,
  410. HTT_T2H_MSG_TYPE_TX_LOW_LATENCY_IND,
  411. /* keep this last */
  412. HTT_T2H_NUM_MSGS
  413. };
  414. /*
  415. * htt_resp_hdr - header for target-to-host messages
  416. *
  417. * msg_type: see htt_t2h_msg_type
  418. */
  419. struct htt_resp_hdr {
  420. u8 msg_type;
  421. } __packed;
  422. #define HTT_RESP_HDR_MSG_TYPE_OFFSET 0
  423. #define HTT_RESP_HDR_MSG_TYPE_MASK 0xff
  424. #define HTT_RESP_HDR_MSG_TYPE_LSB 0
  425. /* htt_ver_resp - response sent for htt_ver_req */
  426. struct htt_ver_resp {
  427. u8 minor;
  428. u8 major;
  429. u8 rsvd0;
  430. } __packed;
  431. struct htt_mgmt_tx_completion {
  432. u8 rsvd0;
  433. u8 rsvd1;
  434. u8 rsvd2;
  435. __le32 desc_id;
  436. __le32 status;
  437. } __packed;
  438. #define HTT_RX_INDICATION_INFO0_EXT_TID_MASK (0x3F)
  439. #define HTT_RX_INDICATION_INFO0_EXT_TID_LSB (0)
  440. #define HTT_RX_INDICATION_INFO0_FLUSH_VALID (1 << 6)
  441. #define HTT_RX_INDICATION_INFO0_RELEASE_VALID (1 << 7)
  442. #define HTT_RX_INDICATION_INFO1_FLUSH_START_SEQNO_MASK 0x0000003F
  443. #define HTT_RX_INDICATION_INFO1_FLUSH_START_SEQNO_LSB 0
  444. #define HTT_RX_INDICATION_INFO1_FLUSH_END_SEQNO_MASK 0x00000FC0
  445. #define HTT_RX_INDICATION_INFO1_FLUSH_END_SEQNO_LSB 6
  446. #define HTT_RX_INDICATION_INFO1_RELEASE_START_SEQNO_MASK 0x0003F000
  447. #define HTT_RX_INDICATION_INFO1_RELEASE_START_SEQNO_LSB 12
  448. #define HTT_RX_INDICATION_INFO1_RELEASE_END_SEQNO_MASK 0x00FC0000
  449. #define HTT_RX_INDICATION_INFO1_RELEASE_END_SEQNO_LSB 18
  450. #define HTT_RX_INDICATION_INFO1_NUM_MPDU_RANGES_MASK 0xFF000000
  451. #define HTT_RX_INDICATION_INFO1_NUM_MPDU_RANGES_LSB 24
  452. struct htt_rx_indication_hdr {
  453. u8 info0; /* %HTT_RX_INDICATION_INFO0_ */
  454. __le16 peer_id;
  455. __le32 info1; /* %HTT_RX_INDICATION_INFO1_ */
  456. } __packed;
  457. #define HTT_RX_INDICATION_INFO0_PHY_ERR_VALID (1 << 0)
  458. #define HTT_RX_INDICATION_INFO0_LEGACY_RATE_MASK (0x1E)
  459. #define HTT_RX_INDICATION_INFO0_LEGACY_RATE_LSB (1)
  460. #define HTT_RX_INDICATION_INFO0_LEGACY_RATE_CCK (1 << 5)
  461. #define HTT_RX_INDICATION_INFO0_END_VALID (1 << 6)
  462. #define HTT_RX_INDICATION_INFO0_START_VALID (1 << 7)
  463. #define HTT_RX_INDICATION_INFO1_VHT_SIG_A1_MASK 0x00FFFFFF
  464. #define HTT_RX_INDICATION_INFO1_VHT_SIG_A1_LSB 0
  465. #define HTT_RX_INDICATION_INFO1_PREAMBLE_TYPE_MASK 0xFF000000
  466. #define HTT_RX_INDICATION_INFO1_PREAMBLE_TYPE_LSB 24
  467. #define HTT_RX_INDICATION_INFO2_VHT_SIG_A1_MASK 0x00FFFFFF
  468. #define HTT_RX_INDICATION_INFO2_VHT_SIG_A1_LSB 0
  469. #define HTT_RX_INDICATION_INFO2_SERVICE_MASK 0xFF000000
  470. #define HTT_RX_INDICATION_INFO2_SERVICE_LSB 24
  471. enum htt_rx_legacy_rate {
  472. HTT_RX_OFDM_48 = 0,
  473. HTT_RX_OFDM_24 = 1,
  474. HTT_RX_OFDM_12,
  475. HTT_RX_OFDM_6,
  476. HTT_RX_OFDM_54,
  477. HTT_RX_OFDM_36,
  478. HTT_RX_OFDM_18,
  479. HTT_RX_OFDM_9,
  480. /* long preamble */
  481. HTT_RX_CCK_11_LP = 0,
  482. HTT_RX_CCK_5_5_LP = 1,
  483. HTT_RX_CCK_2_LP,
  484. HTT_RX_CCK_1_LP,
  485. /* short preamble */
  486. HTT_RX_CCK_11_SP,
  487. HTT_RX_CCK_5_5_SP,
  488. HTT_RX_CCK_2_SP
  489. };
  490. enum htt_rx_legacy_rate_type {
  491. HTT_RX_LEGACY_RATE_OFDM = 0,
  492. HTT_RX_LEGACY_RATE_CCK
  493. };
  494. enum htt_rx_preamble_type {
  495. HTT_RX_LEGACY = 0x4,
  496. HTT_RX_HT = 0x8,
  497. HTT_RX_HT_WITH_TXBF = 0x9,
  498. HTT_RX_VHT = 0xC,
  499. HTT_RX_VHT_WITH_TXBF = 0xD,
  500. };
  501. /*
  502. * Fields: phy_err_valid, phy_err_code, tsf,
  503. * usec_timestamp, sub_usec_timestamp
  504. * ..are valid only if end_valid == 1.
  505. *
  506. * Fields: rssi_chains, legacy_rate_type,
  507. * legacy_rate_cck, preamble_type, service,
  508. * vht_sig_*
  509. * ..are valid only if start_valid == 1;
  510. */
  511. struct htt_rx_indication_ppdu {
  512. u8 combined_rssi;
  513. u8 sub_usec_timestamp;
  514. u8 phy_err_code;
  515. u8 info0; /* HTT_RX_INDICATION_INFO0_ */
  516. struct {
  517. u8 pri20_db;
  518. u8 ext20_db;
  519. u8 ext40_db;
  520. u8 ext80_db;
  521. } __packed rssi_chains[4];
  522. __le32 tsf;
  523. __le32 usec_timestamp;
  524. __le32 info1; /* HTT_RX_INDICATION_INFO1_ */
  525. __le32 info2; /* HTT_RX_INDICATION_INFO2_ */
  526. } __packed;
  527. enum htt_rx_mpdu_status {
  528. HTT_RX_IND_MPDU_STATUS_UNKNOWN = 0x0,
  529. HTT_RX_IND_MPDU_STATUS_OK,
  530. HTT_RX_IND_MPDU_STATUS_ERR_FCS,
  531. HTT_RX_IND_MPDU_STATUS_ERR_DUP,
  532. HTT_RX_IND_MPDU_STATUS_ERR_REPLAY,
  533. HTT_RX_IND_MPDU_STATUS_ERR_INV_PEER,
  534. /* only accept EAPOL frames */
  535. HTT_RX_IND_MPDU_STATUS_UNAUTH_PEER,
  536. HTT_RX_IND_MPDU_STATUS_OUT_OF_SYNC,
  537. /* Non-data in promiscous mode */
  538. HTT_RX_IND_MPDU_STATUS_MGMT_CTRL,
  539. HTT_RX_IND_MPDU_STATUS_TKIP_MIC_ERR,
  540. HTT_RX_IND_MPDU_STATUS_DECRYPT_ERR,
  541. HTT_RX_IND_MPDU_STATUS_MPDU_LENGTH_ERR,
  542. HTT_RX_IND_MPDU_STATUS_ENCRYPT_REQUIRED_ERR,
  543. HTT_RX_IND_MPDU_STATUS_PRIVACY_ERR,
  544. /*
  545. * MISC: discard for unspecified reasons.
  546. * Leave this enum value last.
  547. */
  548. HTT_RX_IND_MPDU_STATUS_ERR_MISC = 0xFF
  549. };
  550. struct htt_rx_indication_mpdu_range {
  551. u8 mpdu_count;
  552. u8 mpdu_range_status; /* %htt_rx_mpdu_status */
  553. u8 pad0;
  554. u8 pad1;
  555. } __packed;
  556. struct htt_rx_indication_prefix {
  557. __le16 fw_rx_desc_bytes;
  558. u8 pad0;
  559. u8 pad1;
  560. };
  561. struct htt_rx_indication {
  562. struct htt_rx_indication_hdr hdr;
  563. struct htt_rx_indication_ppdu ppdu;
  564. struct htt_rx_indication_prefix prefix;
  565. /*
  566. * the following fields are both dynamically sized, so
  567. * take care addressing them
  568. */
  569. /* the size of this is %fw_rx_desc_bytes */
  570. struct fw_rx_desc_base fw_desc;
  571. /*
  572. * %mpdu_ranges starts after &%prefix + roundup(%fw_rx_desc_bytes, 4)
  573. * and has %num_mpdu_ranges elements.
  574. */
  575. struct htt_rx_indication_mpdu_range mpdu_ranges[0];
  576. } __packed;
  577. static inline struct htt_rx_indication_mpdu_range *
  578. htt_rx_ind_get_mpdu_ranges(struct htt_rx_indication *rx_ind)
  579. {
  580. void *ptr = rx_ind;
  581. ptr += sizeof(rx_ind->hdr)
  582. + sizeof(rx_ind->ppdu)
  583. + sizeof(rx_ind->prefix)
  584. + roundup(__le16_to_cpu(rx_ind->prefix.fw_rx_desc_bytes), 4);
  585. return ptr;
  586. }
  587. enum htt_rx_flush_mpdu_status {
  588. HTT_RX_FLUSH_MPDU_DISCARD = 0,
  589. HTT_RX_FLUSH_MPDU_REORDER = 1,
  590. };
  591. /*
  592. * htt_rx_flush - discard or reorder given range of mpdus
  593. *
  594. * Note: host must check if all sequence numbers between
  595. * [seq_num_start, seq_num_end-1] are valid.
  596. */
  597. struct htt_rx_flush {
  598. __le16 peer_id;
  599. u8 tid;
  600. u8 rsvd0;
  601. u8 mpdu_status; /* %htt_rx_flush_mpdu_status */
  602. u8 seq_num_start; /* it is 6 LSBs of 802.11 seq no */
  603. u8 seq_num_end; /* it is 6 LSBs of 802.11 seq no */
  604. };
  605. struct htt_rx_peer_map {
  606. u8 vdev_id;
  607. __le16 peer_id;
  608. u8 addr[6];
  609. u8 rsvd0;
  610. u8 rsvd1;
  611. } __packed;
  612. struct htt_rx_peer_unmap {
  613. u8 rsvd0;
  614. __le16 peer_id;
  615. } __packed;
  616. enum htt_security_types {
  617. HTT_SECURITY_NONE,
  618. HTT_SECURITY_WEP128,
  619. HTT_SECURITY_WEP104,
  620. HTT_SECURITY_WEP40,
  621. HTT_SECURITY_TKIP,
  622. HTT_SECURITY_TKIP_NOMIC,
  623. HTT_SECURITY_AES_CCMP,
  624. HTT_SECURITY_WAPI,
  625. HTT_NUM_SECURITY_TYPES /* keep this last! */
  626. };
  627. enum htt_security_flags {
  628. #define HTT_SECURITY_TYPE_MASK 0x7F
  629. #define HTT_SECURITY_TYPE_LSB 0
  630. HTT_SECURITY_IS_UNICAST = 1 << 7
  631. };
  632. struct htt_security_indication {
  633. union {
  634. /* dont use bitfields; undefined behaviour */
  635. u8 flags; /* %htt_security_flags */
  636. struct {
  637. u8 security_type:7, /* %htt_security_types */
  638. is_unicast:1;
  639. } __packed;
  640. } __packed;
  641. __le16 peer_id;
  642. u8 michael_key[8];
  643. u8 wapi_rsc[16];
  644. } __packed;
  645. #define HTT_RX_BA_INFO0_TID_MASK 0x000F
  646. #define HTT_RX_BA_INFO0_TID_LSB 0
  647. #define HTT_RX_BA_INFO0_PEER_ID_MASK 0xFFF0
  648. #define HTT_RX_BA_INFO0_PEER_ID_LSB 4
  649. struct htt_rx_addba {
  650. u8 window_size;
  651. __le16 info0; /* %HTT_RX_BA_INFO0_ */
  652. } __packed;
  653. struct htt_rx_delba {
  654. u8 rsvd0;
  655. __le16 info0; /* %HTT_RX_BA_INFO0_ */
  656. } __packed;
  657. enum htt_data_tx_status {
  658. HTT_DATA_TX_STATUS_OK = 0,
  659. HTT_DATA_TX_STATUS_DISCARD = 1,
  660. HTT_DATA_TX_STATUS_NO_ACK = 2,
  661. HTT_DATA_TX_STATUS_POSTPONE = 3, /* HL only */
  662. HTT_DATA_TX_STATUS_DOWNLOAD_FAIL = 128
  663. };
  664. enum htt_data_tx_flags {
  665. #define HTT_DATA_TX_STATUS_MASK 0x07
  666. #define HTT_DATA_TX_STATUS_LSB 0
  667. #define HTT_DATA_TX_TID_MASK 0x78
  668. #define HTT_DATA_TX_TID_LSB 3
  669. HTT_DATA_TX_TID_INVALID = 1 << 7
  670. };
  671. #define HTT_TX_COMPL_INV_MSDU_ID 0xFFFF
  672. struct htt_data_tx_completion {
  673. union {
  674. u8 flags;
  675. struct {
  676. u8 status:3,
  677. tid:4,
  678. tid_invalid:1;
  679. } __packed;
  680. } __packed;
  681. u8 num_msdus;
  682. u8 rsvd0;
  683. __le16 msdus[0]; /* variable length based on %num_msdus */
  684. } __packed;
  685. struct htt_tx_compl_ind_base {
  686. u32 hdr;
  687. u16 payload[1/*or more*/];
  688. } __packed;
  689. struct htt_rc_tx_done_params {
  690. u32 rate_code;
  691. u32 rate_code_flags;
  692. u32 flags;
  693. u32 num_enqued; /* 1 for non-AMPDU */
  694. u32 num_retries;
  695. u32 num_failed; /* for AMPDU */
  696. u32 ack_rssi;
  697. u32 time_stamp;
  698. u32 is_probe;
  699. };
  700. struct htt_rc_update {
  701. u8 vdev_id;
  702. __le16 peer_id;
  703. u8 addr[6];
  704. u8 num_elems;
  705. u8 rsvd0;
  706. struct htt_rc_tx_done_params params[0]; /* variable length %num_elems */
  707. } __packed;
  708. /* see htt_rx_indication for similar fields and descriptions */
  709. struct htt_rx_fragment_indication {
  710. union {
  711. u8 info0; /* %HTT_RX_FRAG_IND_INFO0_ */
  712. struct {
  713. u8 ext_tid:5,
  714. flush_valid:1;
  715. } __packed;
  716. } __packed;
  717. __le16 peer_id;
  718. __le32 info1; /* %HTT_RX_FRAG_IND_INFO1_ */
  719. __le16 fw_rx_desc_bytes;
  720. __le16 rsvd0;
  721. u8 fw_msdu_rx_desc[0];
  722. } __packed;
  723. #define HTT_RX_FRAG_IND_INFO0_EXT_TID_MASK 0x1F
  724. #define HTT_RX_FRAG_IND_INFO0_EXT_TID_LSB 0
  725. #define HTT_RX_FRAG_IND_INFO0_FLUSH_VALID_MASK 0x20
  726. #define HTT_RX_FRAG_IND_INFO0_FLUSH_VALID_LSB 5
  727. #define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_START_MASK 0x0000003F
  728. #define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_START_LSB 0
  729. #define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_END_MASK 0x00000FC0
  730. #define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_END_LSB 6
  731. struct htt_rx_pn_ind {
  732. __le16 peer_id;
  733. u8 tid;
  734. u8 seqno_start;
  735. u8 seqno_end;
  736. u8 pn_ie_count;
  737. u8 reserved;
  738. u8 pn_ies[0];
  739. } __packed;
  740. struct htt_rx_offload_msdu {
  741. __le16 msdu_len;
  742. __le16 peer_id;
  743. u8 vdev_id;
  744. u8 tid;
  745. u8 fw_desc;
  746. u8 payload[0];
  747. } __packed;
  748. struct htt_rx_offload_ind {
  749. u8 reserved;
  750. __le16 msdu_count;
  751. } __packed;
  752. struct htt_rx_in_ord_msdu_desc {
  753. __le32 msdu_paddr;
  754. __le16 msdu_len;
  755. u8 fw_desc;
  756. u8 reserved;
  757. } __packed;
  758. struct htt_rx_in_ord_ind {
  759. u8 info;
  760. __le16 peer_id;
  761. u8 vdev_id;
  762. u8 reserved;
  763. __le16 msdu_count;
  764. struct htt_rx_in_ord_msdu_desc msdu_descs[0];
  765. } __packed;
  766. #define HTT_RX_IN_ORD_IND_INFO_TID_MASK 0x0000001f
  767. #define HTT_RX_IN_ORD_IND_INFO_TID_LSB 0
  768. #define HTT_RX_IN_ORD_IND_INFO_OFFLOAD_MASK 0x00000020
  769. #define HTT_RX_IN_ORD_IND_INFO_OFFLOAD_LSB 5
  770. #define HTT_RX_IN_ORD_IND_INFO_FRAG_MASK 0x00000040
  771. #define HTT_RX_IN_ORD_IND_INFO_FRAG_LSB 6
  772. /*
  773. * target -> host test message definition
  774. *
  775. * The following field definitions describe the format of the test
  776. * message sent from the target to the host.
  777. * The message consists of a 4-octet header, followed by a variable
  778. * number of 32-bit integer values, followed by a variable number
  779. * of 8-bit character values.
  780. *
  781. * |31 16|15 8|7 0|
  782. * |-----------------------------------------------------------|
  783. * | num chars | num ints | msg type |
  784. * |-----------------------------------------------------------|
  785. * | int 0 |
  786. * |-----------------------------------------------------------|
  787. * | int 1 |
  788. * |-----------------------------------------------------------|
  789. * | ... |
  790. * |-----------------------------------------------------------|
  791. * | char 3 | char 2 | char 1 | char 0 |
  792. * |-----------------------------------------------------------|
  793. * | | | ... | char 4 |
  794. * |-----------------------------------------------------------|
  795. * - MSG_TYPE
  796. * Bits 7:0
  797. * Purpose: identifies this as a test message
  798. * Value: HTT_MSG_TYPE_TEST
  799. * - NUM_INTS
  800. * Bits 15:8
  801. * Purpose: indicate how many 32-bit integers follow the message header
  802. * - NUM_CHARS
  803. * Bits 31:16
  804. * Purpose: indicate how many 8-bit charaters follow the series of integers
  805. */
  806. struct htt_rx_test {
  807. u8 num_ints;
  808. __le16 num_chars;
  809. /* payload consists of 2 lists:
  810. * a) num_ints * sizeof(__le32)
  811. * b) num_chars * sizeof(u8) aligned to 4bytes */
  812. u8 payload[0];
  813. } __packed;
  814. static inline __le32 *htt_rx_test_get_ints(struct htt_rx_test *rx_test)
  815. {
  816. return (__le32 *)rx_test->payload;
  817. }
  818. static inline u8 *htt_rx_test_get_chars(struct htt_rx_test *rx_test)
  819. {
  820. return rx_test->payload + (rx_test->num_ints * sizeof(__le32));
  821. }
  822. /*
  823. * target -> host packet log message
  824. *
  825. * The following field definitions describe the format of the packet log
  826. * message sent from the target to the host.
  827. * The message consists of a 4-octet header,followed by a variable number
  828. * of 32-bit character values.
  829. *
  830. * |31 24|23 16|15 8|7 0|
  831. * |-----------------------------------------------------------|
  832. * | | | | msg type |
  833. * |-----------------------------------------------------------|
  834. * | payload |
  835. * |-----------------------------------------------------------|
  836. * - MSG_TYPE
  837. * Bits 7:0
  838. * Purpose: identifies this as a test message
  839. * Value: HTT_MSG_TYPE_PACKETLOG
  840. */
  841. struct htt_pktlog_msg {
  842. u8 pad[3];
  843. u8 payload[0];
  844. } __packed;
  845. struct htt_dbg_stats_rx_reorder_stats {
  846. /* Non QoS MPDUs received */
  847. __le32 deliver_non_qos;
  848. /* MPDUs received in-order */
  849. __le32 deliver_in_order;
  850. /* Flush due to reorder timer expired */
  851. __le32 deliver_flush_timeout;
  852. /* Flush due to move out of window */
  853. __le32 deliver_flush_oow;
  854. /* Flush due to DELBA */
  855. __le32 deliver_flush_delba;
  856. /* MPDUs dropped due to FCS error */
  857. __le32 fcs_error;
  858. /* MPDUs dropped due to monitor mode non-data packet */
  859. __le32 mgmt_ctrl;
  860. /* MPDUs dropped due to invalid peer */
  861. __le32 invalid_peer;
  862. /* MPDUs dropped due to duplication (non aggregation) */
  863. __le32 dup_non_aggr;
  864. /* MPDUs dropped due to processed before */
  865. __le32 dup_past;
  866. /* MPDUs dropped due to duplicate in reorder queue */
  867. __le32 dup_in_reorder;
  868. /* Reorder timeout happened */
  869. __le32 reorder_timeout;
  870. /* invalid bar ssn */
  871. __le32 invalid_bar_ssn;
  872. /* reorder reset due to bar ssn */
  873. __le32 ssn_reset;
  874. };
  875. struct htt_dbg_stats_wal_tx_stats {
  876. /* Num HTT cookies queued to dispatch list */
  877. __le32 comp_queued;
  878. /* Num HTT cookies dispatched */
  879. __le32 comp_delivered;
  880. /* Num MSDU queued to WAL */
  881. __le32 msdu_enqued;
  882. /* Num MPDU queue to WAL */
  883. __le32 mpdu_enqued;
  884. /* Num MSDUs dropped by WMM limit */
  885. __le32 wmm_drop;
  886. /* Num Local frames queued */
  887. __le32 local_enqued;
  888. /* Num Local frames done */
  889. __le32 local_freed;
  890. /* Num queued to HW */
  891. __le32 hw_queued;
  892. /* Num PPDU reaped from HW */
  893. __le32 hw_reaped;
  894. /* Num underruns */
  895. __le32 underrun;
  896. /* Num PPDUs cleaned up in TX abort */
  897. __le32 tx_abort;
  898. /* Num MPDUs requed by SW */
  899. __le32 mpdus_requed;
  900. /* excessive retries */
  901. __le32 tx_ko;
  902. /* data hw rate code */
  903. __le32 data_rc;
  904. /* Scheduler self triggers */
  905. __le32 self_triggers;
  906. /* frames dropped due to excessive sw retries */
  907. __le32 sw_retry_failure;
  908. /* illegal rate phy errors */
  909. __le32 illgl_rate_phy_err;
  910. /* wal pdev continous xretry */
  911. __le32 pdev_cont_xretry;
  912. /* wal pdev continous xretry */
  913. __le32 pdev_tx_timeout;
  914. /* wal pdev resets */
  915. __le32 pdev_resets;
  916. __le32 phy_underrun;
  917. /* MPDU is more than txop limit */
  918. __le32 txop_ovf;
  919. } __packed;
  920. struct htt_dbg_stats_wal_rx_stats {
  921. /* Cnts any change in ring routing mid-ppdu */
  922. __le32 mid_ppdu_route_change;
  923. /* Total number of statuses processed */
  924. __le32 status_rcvd;
  925. /* Extra frags on rings 0-3 */
  926. __le32 r0_frags;
  927. __le32 r1_frags;
  928. __le32 r2_frags;
  929. __le32 r3_frags;
  930. /* MSDUs / MPDUs delivered to HTT */
  931. __le32 htt_msdus;
  932. __le32 htt_mpdus;
  933. /* MSDUs / MPDUs delivered to local stack */
  934. __le32 loc_msdus;
  935. __le32 loc_mpdus;
  936. /* AMSDUs that have more MSDUs than the status ring size */
  937. __le32 oversize_amsdu;
  938. /* Number of PHY errors */
  939. __le32 phy_errs;
  940. /* Number of PHY errors drops */
  941. __le32 phy_err_drop;
  942. /* Number of mpdu errors - FCS, MIC, ENC etc. */
  943. __le32 mpdu_errs;
  944. } __packed;
  945. struct htt_dbg_stats_wal_peer_stats {
  946. __le32 dummy; /* REMOVE THIS ONCE REAL PEER STAT COUNTERS ARE ADDED */
  947. } __packed;
  948. struct htt_dbg_stats_wal_pdev_txrx {
  949. struct htt_dbg_stats_wal_tx_stats tx_stats;
  950. struct htt_dbg_stats_wal_rx_stats rx_stats;
  951. struct htt_dbg_stats_wal_peer_stats peer_stats;
  952. } __packed;
  953. struct htt_dbg_stats_rx_rate_info {
  954. __le32 mcs[10];
  955. __le32 sgi[10];
  956. __le32 nss[4];
  957. __le32 stbc[10];
  958. __le32 bw[3];
  959. __le32 pream[6];
  960. __le32 ldpc;
  961. __le32 txbf;
  962. };
  963. /*
  964. * htt_dbg_stats_status -
  965. * present - The requested stats have been delivered in full.
  966. * This indicates that either the stats information was contained
  967. * in its entirety within this message, or else this message
  968. * completes the delivery of the requested stats info that was
  969. * partially delivered through earlier STATS_CONF messages.
  970. * partial - The requested stats have been delivered in part.
  971. * One or more subsequent STATS_CONF messages with the same
  972. * cookie value will be sent to deliver the remainder of the
  973. * information.
  974. * error - The requested stats could not be delivered, for example due
  975. * to a shortage of memory to construct a message holding the
  976. * requested stats.
  977. * invalid - The requested stat type is either not recognized, or the
  978. * target is configured to not gather the stats type in question.
  979. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  980. * series_done - This special value indicates that no further stats info
  981. * elements are present within a series of stats info elems
  982. * (within a stats upload confirmation message).
  983. */
  984. enum htt_dbg_stats_status {
  985. HTT_DBG_STATS_STATUS_PRESENT = 0,
  986. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  987. HTT_DBG_STATS_STATUS_ERROR = 2,
  988. HTT_DBG_STATS_STATUS_INVALID = 3,
  989. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  990. };
  991. /*
  992. * target -> host statistics upload
  993. *
  994. * The following field definitions describe the format of the HTT target
  995. * to host stats upload confirmation message.
  996. * The message contains a cookie echoed from the HTT host->target stats
  997. * upload request, which identifies which request the confirmation is
  998. * for, and a series of tag-length-value stats information elements.
  999. * The tag-length header for each stats info element also includes a
  1000. * status field, to indicate whether the request for the stat type in
  1001. * question was fully met, partially met, unable to be met, or invalid
  1002. * (if the stat type in question is disabled in the target).
  1003. * A special value of all 1's in this status field is used to indicate
  1004. * the end of the series of stats info elements.
  1005. *
  1006. *
  1007. * |31 16|15 8|7 5|4 0|
  1008. * |------------------------------------------------------------|
  1009. * | reserved | msg type |
  1010. * |------------------------------------------------------------|
  1011. * | cookie LSBs |
  1012. * |------------------------------------------------------------|
  1013. * | cookie MSBs |
  1014. * |------------------------------------------------------------|
  1015. * | stats entry length | reserved | S |stat type|
  1016. * |------------------------------------------------------------|
  1017. * | |
  1018. * | type-specific stats info |
  1019. * | |
  1020. * |------------------------------------------------------------|
  1021. * | stats entry length | reserved | S |stat type|
  1022. * |------------------------------------------------------------|
  1023. * | |
  1024. * | type-specific stats info |
  1025. * | |
  1026. * |------------------------------------------------------------|
  1027. * | n/a | reserved | 111 | n/a |
  1028. * |------------------------------------------------------------|
  1029. * Header fields:
  1030. * - MSG_TYPE
  1031. * Bits 7:0
  1032. * Purpose: identifies this is a statistics upload confirmation message
  1033. * Value: 0x9
  1034. * - COOKIE_LSBS
  1035. * Bits 31:0
  1036. * Purpose: Provide a mechanism to match a target->host stats confirmation
  1037. * message with its preceding host->target stats request message.
  1038. * Value: LSBs of the opaque cookie specified by the host-side requestor
  1039. * - COOKIE_MSBS
  1040. * Bits 31:0
  1041. * Purpose: Provide a mechanism to match a target->host stats confirmation
  1042. * message with its preceding host->target stats request message.
  1043. * Value: MSBs of the opaque cookie specified by the host-side requestor
  1044. *
  1045. * Stats Information Element tag-length header fields:
  1046. * - STAT_TYPE
  1047. * Bits 4:0
  1048. * Purpose: identifies the type of statistics info held in the
  1049. * following information element
  1050. * Value: htt_dbg_stats_type
  1051. * - STATUS
  1052. * Bits 7:5
  1053. * Purpose: indicate whether the requested stats are present
  1054. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  1055. * the completion of the stats entry series
  1056. * - LENGTH
  1057. * Bits 31:16
  1058. * Purpose: indicate the stats information size
  1059. * Value: This field specifies the number of bytes of stats information
  1060. * that follows the element tag-length header.
  1061. * It is expected but not required that this length is a multiple of
  1062. * 4 bytes. Even if the length is not an integer multiple of 4, the
  1063. * subsequent stats entry header will begin on a 4-byte aligned
  1064. * boundary.
  1065. */
  1066. #define HTT_STATS_CONF_ITEM_INFO_STAT_TYPE_MASK 0x1F
  1067. #define HTT_STATS_CONF_ITEM_INFO_STAT_TYPE_LSB 0
  1068. #define HTT_STATS_CONF_ITEM_INFO_STATUS_MASK 0xE0
  1069. #define HTT_STATS_CONF_ITEM_INFO_STATUS_LSB 5
  1070. struct htt_stats_conf_item {
  1071. union {
  1072. u8 info;
  1073. struct {
  1074. u8 stat_type:5; /* %HTT_DBG_STATS_ */
  1075. u8 status:3; /* %HTT_DBG_STATS_STATUS_ */
  1076. } __packed;
  1077. } __packed;
  1078. u8 pad;
  1079. __le16 length;
  1080. u8 payload[0]; /* roundup(length, 4) long */
  1081. } __packed;
  1082. struct htt_stats_conf {
  1083. u8 pad[3];
  1084. __le32 cookie_lsb;
  1085. __le32 cookie_msb;
  1086. /* each item has variable length! */
  1087. struct htt_stats_conf_item items[0];
  1088. } __packed;
  1089. static inline struct htt_stats_conf_item *htt_stats_conf_next_item(
  1090. const struct htt_stats_conf_item *item)
  1091. {
  1092. return (void *)item + sizeof(*item) + roundup(item->length, 4);
  1093. }
  1094. /*
  1095. * host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  1096. *
  1097. * The following field definitions describe the format of the HTT host
  1098. * to target frag_desc/msdu_ext bank configuration message.
  1099. * The message contains the based address and the min and max id of the
  1100. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  1101. * MSDU_EXT/FRAG_DESC.
  1102. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  1103. * For QCA988X HW the firmware will use fragment_desc_ptr but in WIFI2.0
  1104. * the hardware does the mapping/translation.
  1105. *
  1106. * Total banks that can be configured is configured to 16.
  1107. *
  1108. * This should be called before any TX has be initiated by the HTT
  1109. *
  1110. * |31 16|15 8|7 5|4 0|
  1111. * |------------------------------------------------------------|
  1112. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  1113. * |------------------------------------------------------------|
  1114. * | BANK0_BASE_ADDRESS |
  1115. * |------------------------------------------------------------|
  1116. * | ... |
  1117. * |------------------------------------------------------------|
  1118. * | BANK15_BASE_ADDRESS |
  1119. * |------------------------------------------------------------|
  1120. * | BANK0_MAX_ID | BANK0_MIN_ID |
  1121. * |------------------------------------------------------------|
  1122. * | ... |
  1123. * |------------------------------------------------------------|
  1124. * | BANK15_MAX_ID | BANK15_MIN_ID |
  1125. * |------------------------------------------------------------|
  1126. * Header fields:
  1127. * - MSG_TYPE
  1128. * Bits 7:0
  1129. * Value: 0x6
  1130. * - BANKx_BASE_ADDRESS
  1131. * Bits 31:0
  1132. * Purpose: Provide a mechanism to specify the base address of the MSDU_EXT
  1133. * bank physical/bus address.
  1134. * - BANKx_MIN_ID
  1135. * Bits 15:0
  1136. * Purpose: Provide a mechanism to specify the min index that needs to
  1137. * mapped.
  1138. * - BANKx_MAX_ID
  1139. * Bits 31:16
  1140. * Purpose: Provide a mechanism to specify the max index that needs to
  1141. *
  1142. */
  1143. struct htt_frag_desc_bank_id {
  1144. __le16 bank_min_id;
  1145. __le16 bank_max_id;
  1146. } __packed;
  1147. /* real is 16 but it wouldn't fit in the max htt message size
  1148. * so we use a conservatively safe value for now */
  1149. #define HTT_FRAG_DESC_BANK_MAX 4
  1150. #define HTT_FRAG_DESC_BANK_CFG_INFO_PDEV_ID_MASK 0x03
  1151. #define HTT_FRAG_DESC_BANK_CFG_INFO_PDEV_ID_LSB 0
  1152. #define HTT_FRAG_DESC_BANK_CFG_INFO_SWAP (1 << 2)
  1153. struct htt_frag_desc_bank_cfg {
  1154. u8 info; /* HTT_FRAG_DESC_BANK_CFG_INFO_ */
  1155. u8 num_banks;
  1156. u8 desc_size;
  1157. __le32 bank_base_addrs[HTT_FRAG_DESC_BANK_MAX];
  1158. struct htt_frag_desc_bank_id bank_id[HTT_FRAG_DESC_BANK_MAX];
  1159. } __packed;
  1160. union htt_rx_pn_t {
  1161. /* WEP: 24-bit PN */
  1162. u32 pn24;
  1163. /* TKIP or CCMP: 48-bit PN */
  1164. u_int64_t pn48;
  1165. /* WAPI: 128-bit PN */
  1166. u_int64_t pn128[2];
  1167. };
  1168. struct htt_cmd {
  1169. struct htt_cmd_hdr hdr;
  1170. union {
  1171. struct htt_ver_req ver_req;
  1172. struct htt_mgmt_tx_desc mgmt_tx;
  1173. struct htt_data_tx_desc data_tx;
  1174. struct htt_rx_ring_setup rx_setup;
  1175. struct htt_stats_req stats_req;
  1176. struct htt_oob_sync_req oob_sync_req;
  1177. struct htt_aggr_conf aggr_conf;
  1178. struct htt_frag_desc_bank_cfg frag_desc_bank_cfg;
  1179. };
  1180. } __packed;
  1181. struct htt_resp {
  1182. struct htt_resp_hdr hdr;
  1183. union {
  1184. struct htt_ver_resp ver_resp;
  1185. struct htt_mgmt_tx_completion mgmt_tx_completion;
  1186. struct htt_data_tx_completion data_tx_completion;
  1187. struct htt_rx_indication rx_ind;
  1188. struct htt_rx_fragment_indication rx_frag_ind;
  1189. struct htt_rx_peer_map peer_map;
  1190. struct htt_rx_peer_unmap peer_unmap;
  1191. struct htt_rx_flush rx_flush;
  1192. struct htt_rx_addba rx_addba;
  1193. struct htt_rx_delba rx_delba;
  1194. struct htt_security_indication security_indication;
  1195. struct htt_rc_update rc_update;
  1196. struct htt_rx_test rx_test;
  1197. struct htt_pktlog_msg pktlog_msg;
  1198. struct htt_stats_conf stats_conf;
  1199. struct htt_rx_pn_ind rx_pn_ind;
  1200. struct htt_rx_offload_ind rx_offload_ind;
  1201. struct htt_rx_in_ord_ind rx_in_ord_ind;
  1202. };
  1203. } __packed;
  1204. /*** host side structures follow ***/
  1205. struct htt_tx_done {
  1206. u32 msdu_id;
  1207. bool discard;
  1208. bool no_ack;
  1209. bool success;
  1210. };
  1211. struct htt_peer_map_event {
  1212. u8 vdev_id;
  1213. u16 peer_id;
  1214. u8 addr[ETH_ALEN];
  1215. };
  1216. struct htt_peer_unmap_event {
  1217. u16 peer_id;
  1218. };
  1219. struct ath10k_htt_txbuf {
  1220. struct htt_data_tx_desc_frag frags[2];
  1221. struct ath10k_htc_hdr htc_hdr;
  1222. struct htt_cmd_hdr cmd_hdr;
  1223. struct htt_data_tx_desc cmd_tx;
  1224. } __packed;
  1225. struct ath10k_htt {
  1226. struct ath10k *ar;
  1227. enum ath10k_htc_ep_id eid;
  1228. u8 target_version_major;
  1229. u8 target_version_minor;
  1230. struct completion target_version_received;
  1231. enum ath10k_fw_htt_op_version op_version;
  1232. u8 max_num_amsdu;
  1233. u8 max_num_ampdu;
  1234. const enum htt_t2h_msg_type *t2h_msg_types;
  1235. u32 t2h_msg_types_max;
  1236. struct {
  1237. /*
  1238. * Ring of network buffer objects - This ring is
  1239. * used exclusively by the host SW. This ring
  1240. * mirrors the dev_addrs_ring that is shared
  1241. * between the host SW and the MAC HW. The host SW
  1242. * uses this netbufs ring to locate the network
  1243. * buffer objects whose data buffers the HW has
  1244. * filled.
  1245. */
  1246. struct sk_buff **netbufs_ring;
  1247. /* This is used only with firmware supporting IN_ORD_IND.
  1248. *
  1249. * With Full Rx Reorder the HTT Rx Ring is more of a temporary
  1250. * buffer ring from which buffer addresses are copied by the
  1251. * firmware to MAC Rx ring. Firmware then delivers IN_ORD_IND
  1252. * pointing to specific (re-ordered) buffers.
  1253. *
  1254. * FIXME: With kernel generic hashing functions there's a lot
  1255. * of hash collisions for sk_buffs.
  1256. */
  1257. bool in_ord_rx;
  1258. DECLARE_HASHTABLE(skb_table, 4);
  1259. /*
  1260. * Ring of buffer addresses -
  1261. * This ring holds the "physical" device address of the
  1262. * rx buffers the host SW provides for the MAC HW to
  1263. * fill.
  1264. */
  1265. __le32 *paddrs_ring;
  1266. /*
  1267. * Base address of ring, as a "physical" device address
  1268. * rather than a CPU address.
  1269. */
  1270. dma_addr_t base_paddr;
  1271. /* how many elems in the ring (power of 2) */
  1272. int size;
  1273. /* size - 1 */
  1274. unsigned size_mask;
  1275. /* how many rx buffers to keep in the ring */
  1276. int fill_level;
  1277. /* how many rx buffers (full+empty) are in the ring */
  1278. int fill_cnt;
  1279. /*
  1280. * alloc_idx - where HTT SW has deposited empty buffers
  1281. * This is allocated in consistent mem, so that the FW can
  1282. * read this variable, and program the HW's FW_IDX reg with
  1283. * the value of this shadow register.
  1284. */
  1285. struct {
  1286. __le32 *vaddr;
  1287. dma_addr_t paddr;
  1288. } alloc_idx;
  1289. /* where HTT SW has processed bufs filled by rx MAC DMA */
  1290. struct {
  1291. unsigned msdu_payld;
  1292. } sw_rd_idx;
  1293. /*
  1294. * refill_retry_timer - timer triggered when the ring is
  1295. * not refilled to the level expected
  1296. */
  1297. struct timer_list refill_retry_timer;
  1298. /* Protects access to all rx ring buffer state variables */
  1299. spinlock_t lock;
  1300. } rx_ring;
  1301. unsigned int prefetch_len;
  1302. /* Protects access to pending_tx, num_pending_tx */
  1303. spinlock_t tx_lock;
  1304. int max_num_pending_tx;
  1305. int num_pending_tx;
  1306. int num_pending_mgmt_tx;
  1307. struct idr pending_tx;
  1308. wait_queue_head_t empty_tx_wq;
  1309. /* set if host-fw communication goes haywire
  1310. * used to avoid further failures */
  1311. bool rx_confused;
  1312. struct tasklet_struct rx_replenish_task;
  1313. /* This is used to group tx/rx completions separately and process them
  1314. * in batches to reduce cache stalls */
  1315. struct tasklet_struct txrx_compl_task;
  1316. struct sk_buff_head tx_compl_q;
  1317. struct sk_buff_head rx_compl_q;
  1318. struct sk_buff_head rx_in_ord_compl_q;
  1319. /* rx_status template */
  1320. struct ieee80211_rx_status rx_status;
  1321. struct {
  1322. dma_addr_t paddr;
  1323. struct htt_msdu_ext_desc *vaddr;
  1324. } frag_desc;
  1325. struct {
  1326. dma_addr_t paddr;
  1327. struct ath10k_htt_txbuf *vaddr;
  1328. } txbuf;
  1329. };
  1330. #define RX_HTT_HDR_STATUS_LEN 64
  1331. /* This structure layout is programmed via rx ring setup
  1332. * so that FW knows how to transfer the rx descriptor to the host.
  1333. * Buffers like this are placed on the rx ring. */
  1334. struct htt_rx_desc {
  1335. union {
  1336. /* This field is filled on the host using the msdu buffer
  1337. * from htt_rx_indication */
  1338. struct fw_rx_desc_base fw_desc;
  1339. u32 pad;
  1340. } __packed;
  1341. struct {
  1342. struct rx_attention attention;
  1343. struct rx_frag_info frag_info;
  1344. struct rx_mpdu_start mpdu_start;
  1345. struct rx_msdu_start msdu_start;
  1346. struct rx_msdu_end msdu_end;
  1347. struct rx_mpdu_end mpdu_end;
  1348. struct rx_ppdu_start ppdu_start;
  1349. struct rx_ppdu_end ppdu_end;
  1350. } __packed;
  1351. u8 rx_hdr_status[RX_HTT_HDR_STATUS_LEN];
  1352. u8 msdu_payload[0];
  1353. };
  1354. #define HTT_RX_DESC_ALIGN 8
  1355. #define HTT_MAC_ADDR_LEN 6
  1356. /*
  1357. * FIX THIS
  1358. * Should be: sizeof(struct htt_host_rx_desc) + max rx MSDU size,
  1359. * rounded up to a cache line size.
  1360. */
  1361. #define HTT_RX_BUF_SIZE 1920
  1362. #define HTT_RX_MSDU_SIZE (HTT_RX_BUF_SIZE - (int)sizeof(struct htt_rx_desc))
  1363. /* Refill a bunch of RX buffers for each refill round so that FW/HW can handle
  1364. * aggregated traffic more nicely. */
  1365. #define ATH10K_HTT_MAX_NUM_REFILL 16
  1366. /*
  1367. * DMA_MAP expects the buffer to be an integral number of cache lines.
  1368. * Rather than checking the actual cache line size, this code makes a
  1369. * conservative estimate of what the cache line size could be.
  1370. */
  1371. #define HTT_LOG2_MAX_CACHE_LINE_SIZE 7 /* 2^7 = 128 */
  1372. #define HTT_MAX_CACHE_LINE_SIZE_MASK ((1 << HTT_LOG2_MAX_CACHE_LINE_SIZE) - 1)
  1373. /* These values are default in most firmware revisions and apparently are a
  1374. * sweet spot performance wise.
  1375. */
  1376. #define ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT 3
  1377. #define ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT 64
  1378. int ath10k_htt_connect(struct ath10k_htt *htt);
  1379. int ath10k_htt_init(struct ath10k *ar);
  1380. int ath10k_htt_setup(struct ath10k_htt *htt);
  1381. int ath10k_htt_tx_alloc(struct ath10k_htt *htt);
  1382. void ath10k_htt_tx_free(struct ath10k_htt *htt);
  1383. int ath10k_htt_rx_alloc(struct ath10k_htt *htt);
  1384. int ath10k_htt_rx_ring_refill(struct ath10k *ar);
  1385. void ath10k_htt_rx_free(struct ath10k_htt *htt);
  1386. void ath10k_htt_htc_tx_complete(struct ath10k *ar, struct sk_buff *skb);
  1387. void ath10k_htt_t2h_msg_handler(struct ath10k *ar, struct sk_buff *skb);
  1388. int ath10k_htt_h2t_ver_req_msg(struct ath10k_htt *htt);
  1389. int ath10k_htt_h2t_stats_req(struct ath10k_htt *htt, u8 mask, u64 cookie);
  1390. int ath10k_htt_send_frag_desc_bank_cfg(struct ath10k_htt *htt);
  1391. int ath10k_htt_send_rx_ring_cfg_ll(struct ath10k_htt *htt);
  1392. int ath10k_htt_h2t_aggr_cfg_msg(struct ath10k_htt *htt,
  1393. u8 max_subfrms_ampdu,
  1394. u8 max_subfrms_amsdu);
  1395. void ath10k_htt_hif_tx_complete(struct ath10k *ar, struct sk_buff *skb);
  1396. void __ath10k_htt_tx_dec_pending(struct ath10k_htt *htt, bool limit_mgmt_desc);
  1397. int ath10k_htt_tx_alloc_msdu_id(struct ath10k_htt *htt, struct sk_buff *skb);
  1398. void ath10k_htt_tx_free_msdu_id(struct ath10k_htt *htt, u16 msdu_id);
  1399. int ath10k_htt_mgmt_tx(struct ath10k_htt *htt, struct sk_buff *);
  1400. int ath10k_htt_tx(struct ath10k_htt *htt, struct sk_buff *);
  1401. #endif