reg.h 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604
  1. /*
  2. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  3. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  4. * Copyright (c) 2007-2008 Michael Taylor <mike.taylor@apprion.com>
  5. *
  6. * Permission to use, copy, modify, and distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. *
  18. */
  19. /*
  20. * Register values for Atheros 5210/5211/5212 cards from OpenBSD's ar5k
  21. * maintained by Reyk Floeter
  22. *
  23. * I tried to document those registers by looking at ar5k code, some
  24. * 802.11 (802.11e mostly) papers and by reading various public available
  25. * Atheros presentations and papers like these:
  26. *
  27. * 5210 - http://nova.stanford.edu/~bbaas/ps/isscc2002_slides.pdf
  28. *
  29. * 5211 - http://www.hotchips.org/archives/hc14/3_Tue/16_mcfarland.pdf
  30. *
  31. * This file also contains register values found on a memory dump of
  32. * Atheros's ART program (Atheros Radio Test), on ath9k, on legacy-hal
  33. * released by Atheros and on various debug messages found on the net.
  34. */
  35. #include "../reg.h"
  36. /*====MAC DMA REGISTERS====*/
  37. /*
  38. * AR5210-Specific TXDP registers
  39. * 5210 has only 2 transmit queues so no DCU/QCU, just
  40. * 2 transmit descriptor pointers...
  41. */
  42. #define AR5K_NOQCU_TXDP0 0x0000 /* Queue 0 - data */
  43. #define AR5K_NOQCU_TXDP1 0x0004 /* Queue 1 - beacons */
  44. /*
  45. * Mac Control Register
  46. */
  47. #define AR5K_CR 0x0008 /* Register Address */
  48. #define AR5K_CR_TXE0 0x00000001 /* TX Enable for queue 0 on 5210 */
  49. #define AR5K_CR_TXE1 0x00000002 /* TX Enable for queue 1 on 5210 */
  50. #define AR5K_CR_RXE 0x00000004 /* RX Enable */
  51. #define AR5K_CR_TXD0 0x00000008 /* TX Disable for queue 0 on 5210 */
  52. #define AR5K_CR_TXD1 0x00000010 /* TX Disable for queue 1 on 5210 */
  53. #define AR5K_CR_RXD 0x00000020 /* RX Disable */
  54. #define AR5K_CR_SWI 0x00000040 /* Software Interrupt */
  55. /*
  56. * RX Descriptor Pointer register
  57. */
  58. #define AR5K_RXDP 0x000c
  59. /*
  60. * Configuration and status register
  61. */
  62. #define AR5K_CFG 0x0014 /* Register Address */
  63. #define AR5K_CFG_SWTD 0x00000001 /* Byte-swap TX descriptor (for big endian archs) */
  64. #define AR5K_CFG_SWTB 0x00000002 /* Byte-swap TX buffer */
  65. #define AR5K_CFG_SWRD 0x00000004 /* Byte-swap RX descriptor */
  66. #define AR5K_CFG_SWRB 0x00000008 /* Byte-swap RX buffer */
  67. #define AR5K_CFG_SWRG 0x00000010 /* Byte-swap Register access */
  68. #define AR5K_CFG_IBSS 0x00000020 /* 0-BSS, 1-IBSS [5211+] */
  69. #define AR5K_CFG_PHY_OK 0x00000100 /* [5211+] */
  70. #define AR5K_CFG_EEBS 0x00000200 /* EEPROM is busy */
  71. #define AR5K_CFG_CLKGD 0x00000400 /* Clock gated (Disable dynamic clock) */
  72. #define AR5K_CFG_TXCNT 0x00007800 /* Tx frame count (?) [5210] */
  73. #define AR5K_CFG_TXCNT_S 11
  74. #define AR5K_CFG_TXFSTAT 0x00008000 /* Tx frame status (?) [5210] */
  75. #define AR5K_CFG_TXFSTRT 0x00010000 /* [5210] */
  76. #define AR5K_CFG_PCI_THRES 0x00060000 /* PCI Master req q threshold [5211+] */
  77. #define AR5K_CFG_PCI_THRES_S 17
  78. /*
  79. * Interrupt enable register
  80. */
  81. #define AR5K_IER 0x0024 /* Register Address */
  82. #define AR5K_IER_DISABLE 0x00000000 /* Disable card interrupts */
  83. #define AR5K_IER_ENABLE 0x00000001 /* Enable card interrupts */
  84. /*
  85. * 0x0028 is Beacon Control Register on 5210
  86. * and first RTS duration register on 5211
  87. */
  88. /*
  89. * Beacon control register [5210]
  90. */
  91. #define AR5K_BCR 0x0028 /* Register Address */
  92. #define AR5K_BCR_AP 0x00000000 /* AP mode */
  93. #define AR5K_BCR_ADHOC 0x00000001 /* Ad-Hoc mode */
  94. #define AR5K_BCR_BDMAE 0x00000002 /* DMA enable */
  95. #define AR5K_BCR_TQ1FV 0x00000004 /* Use Queue1 for CAB traffic */
  96. #define AR5K_BCR_TQ1V 0x00000008 /* Use Queue1 for Beacon traffic */
  97. #define AR5K_BCR_BCGET 0x00000010
  98. /*
  99. * First RTS duration register [5211]
  100. */
  101. #define AR5K_RTSD0 0x0028 /* Register Address */
  102. #define AR5K_RTSD0_6 0x000000ff /* 6Mb RTS duration mask (?) */
  103. #define AR5K_RTSD0_6_S 0 /* 6Mb RTS duration shift (?) */
  104. #define AR5K_RTSD0_9 0x0000ff00 /* 9Mb*/
  105. #define AR5K_RTSD0_9_S 8
  106. #define AR5K_RTSD0_12 0x00ff0000 /* 12Mb*/
  107. #define AR5K_RTSD0_12_S 16
  108. #define AR5K_RTSD0_18 0xff000000 /* 16Mb*/
  109. #define AR5K_RTSD0_18_S 24
  110. /*
  111. * 0x002c is Beacon Status Register on 5210
  112. * and second RTS duration register on 5211
  113. */
  114. /*
  115. * Beacon status register [5210]
  116. *
  117. * As i can see in ar5k_ar5210_tx_start Reyk uses some of the values of BCR
  118. * for this register, so i guess TQ1V,TQ1FV and BDMAE have the same meaning
  119. * here and SNP/SNAP means "snapshot" (so this register gets synced with BCR).
  120. * So SNAPPEDBCRVALID should also stand for "snapped BCR -values- valid", so i
  121. * renamed it to SNAPSHOTSVALID to make more sense. I really have no idea what
  122. * else can it be. I also renamed SNPBCMD to SNPADHOC to match BCR.
  123. */
  124. #define AR5K_BSR 0x002c /* Register Address */
  125. #define AR5K_BSR_BDLYSW 0x00000001 /* SW Beacon delay (?) */
  126. #define AR5K_BSR_BDLYDMA 0x00000002 /* DMA Beacon delay (?) */
  127. #define AR5K_BSR_TXQ1F 0x00000004 /* Beacon queue (1) finished */
  128. #define AR5K_BSR_ATIMDLY 0x00000008 /* ATIM delay (?) */
  129. #define AR5K_BSR_SNPADHOC 0x00000100 /* Ad-hoc mode set (?) */
  130. #define AR5K_BSR_SNPBDMAE 0x00000200 /* Beacon DMA enabled (?) */
  131. #define AR5K_BSR_SNPTQ1FV 0x00000400 /* Queue1 is used for CAB traffic (?) */
  132. #define AR5K_BSR_SNPTQ1V 0x00000800 /* Queue1 is used for Beacon traffic (?) */
  133. #define AR5K_BSR_SNAPSHOTSVALID 0x00001000 /* BCR snapshots are valid (?) */
  134. #define AR5K_BSR_SWBA_CNT 0x00ff0000
  135. /*
  136. * Second RTS duration register [5211]
  137. */
  138. #define AR5K_RTSD1 0x002c /* Register Address */
  139. #define AR5K_RTSD1_24 0x000000ff /* 24Mb */
  140. #define AR5K_RTSD1_24_S 0
  141. #define AR5K_RTSD1_36 0x0000ff00 /* 36Mb */
  142. #define AR5K_RTSD1_36_S 8
  143. #define AR5K_RTSD1_48 0x00ff0000 /* 48Mb */
  144. #define AR5K_RTSD1_48_S 16
  145. #define AR5K_RTSD1_54 0xff000000 /* 54Mb */
  146. #define AR5K_RTSD1_54_S 24
  147. /*
  148. * Transmit configuration register
  149. */
  150. #define AR5K_TXCFG 0x0030 /* Register Address */
  151. #define AR5K_TXCFG_SDMAMR 0x00000007 /* DMA size (read) */
  152. #define AR5K_TXCFG_SDMAMR_S 0
  153. #define AR5K_TXCFG_B_MODE 0x00000008 /* Set b mode for 5111 (enable 2111) */
  154. #define AR5K_TXCFG_TXFSTP 0x00000008 /* TX DMA full Stop [5210] */
  155. #define AR5K_TXCFG_TXFULL 0x000003f0 /* TX Trigger level mask */
  156. #define AR5K_TXCFG_TXFULL_S 4
  157. #define AR5K_TXCFG_TXFULL_0B 0x00000000
  158. #define AR5K_TXCFG_TXFULL_64B 0x00000010
  159. #define AR5K_TXCFG_TXFULL_128B 0x00000020
  160. #define AR5K_TXCFG_TXFULL_192B 0x00000030
  161. #define AR5K_TXCFG_TXFULL_256B 0x00000040
  162. #define AR5K_TXCFG_TXCONT_EN 0x00000080
  163. #define AR5K_TXCFG_DMASIZE 0x00000100 /* Flag for passing DMA size [5210] */
  164. #define AR5K_TXCFG_JUMBO_DESC_EN 0x00000400 /* Enable jumbo tx descriptors [5211+] */
  165. #define AR5K_TXCFG_ADHOC_BCN_ATIM 0x00000800 /* Adhoc Beacon ATIM Policy */
  166. #define AR5K_TXCFG_ATIM_WINDOW_DEF_DIS 0x00001000 /* Disable ATIM window defer [5211+] */
  167. #define AR5K_TXCFG_RTSRND 0x00001000 /* [5211+] */
  168. #define AR5K_TXCFG_FRMPAD_DIS 0x00002000 /* [5211+] */
  169. #define AR5K_TXCFG_RDY_CBR_DIS 0x00004000 /* Ready time CBR disable [5211+] */
  170. #define AR5K_TXCFG_JUMBO_FRM_MODE 0x00008000 /* Jumbo frame mode [5211+] */
  171. #define AR5K_TXCFG_DCU_DBL_BUF_DIS 0x00008000 /* Disable double buffering on DCU */
  172. #define AR5K_TXCFG_DCU_CACHING_DIS 0x00010000 /* Disable DCU caching */
  173. /*
  174. * Receive configuration register
  175. */
  176. #define AR5K_RXCFG 0x0034 /* Register Address */
  177. #define AR5K_RXCFG_SDMAMW 0x00000007 /* DMA size (write) */
  178. #define AR5K_RXCFG_SDMAMW_S 0
  179. #define AR5K_RXCFG_ZLFDMA 0x00000008 /* Enable Zero-length frame DMA */
  180. #define AR5K_RXCFG_DEF_ANTENNA 0x00000010 /* Default antenna (?) */
  181. #define AR5K_RXCFG_JUMBO_RXE 0x00000020 /* Enable jumbo rx descriptors [5211+] */
  182. #define AR5K_RXCFG_JUMBO_WRAP 0x00000040 /* Wrap jumbo frames [5211+] */
  183. #define AR5K_RXCFG_SLE_ENTRY 0x00000080 /* Sleep entry policy */
  184. /*
  185. * Receive jumbo descriptor last address register
  186. * Only found in 5211 (?)
  187. */
  188. #define AR5K_RXJLA 0x0038
  189. /*
  190. * MIB control register
  191. */
  192. #define AR5K_MIBC 0x0040 /* Register Address */
  193. #define AR5K_MIBC_COW 0x00000001 /* Counter Overflow Warning */
  194. #define AR5K_MIBC_FMC 0x00000002 /* Freeze MIB Counters */
  195. #define AR5K_MIBC_CMC 0x00000004 /* Clear MIB Counters */
  196. #define AR5K_MIBC_MCS 0x00000008 /* MIB counter strobe, increment all */
  197. /*
  198. * Timeout prescale register
  199. */
  200. #define AR5K_TOPS 0x0044
  201. #define AR5K_TOPS_M 0x0000ffff
  202. /*
  203. * Receive timeout register (no frame received)
  204. */
  205. #define AR5K_RXNOFRM 0x0048
  206. #define AR5K_RXNOFRM_M 0x000003ff
  207. /*
  208. * Transmit timeout register (no frame sent)
  209. */
  210. #define AR5K_TXNOFRM 0x004c
  211. #define AR5K_TXNOFRM_M 0x000003ff
  212. #define AR5K_TXNOFRM_QCU 0x000ffc00
  213. #define AR5K_TXNOFRM_QCU_S 10
  214. /*
  215. * Receive frame gap timeout register
  216. */
  217. #define AR5K_RPGTO 0x0050
  218. #define AR5K_RPGTO_M 0x000003ff
  219. /*
  220. * Receive frame count limit register
  221. */
  222. #define AR5K_RFCNT 0x0054
  223. #define AR5K_RFCNT_M 0x0000001f /* [5211+] (?) */
  224. #define AR5K_RFCNT_RFCL 0x0000000f /* [5210] */
  225. /*
  226. * Misc settings register
  227. * (reserved0-3)
  228. */
  229. #define AR5K_MISC 0x0058 /* Register Address */
  230. #define AR5K_MISC_DMA_OBS_M 0x000001e0
  231. #define AR5K_MISC_DMA_OBS_S 5
  232. #define AR5K_MISC_MISC_OBS_M 0x00000e00
  233. #define AR5K_MISC_MISC_OBS_S 9
  234. #define AR5K_MISC_MAC_OBS_LSB_M 0x00007000
  235. #define AR5K_MISC_MAC_OBS_LSB_S 12
  236. #define AR5K_MISC_MAC_OBS_MSB_M 0x00038000
  237. #define AR5K_MISC_MAC_OBS_MSB_S 15
  238. #define AR5K_MISC_LED_DECAY 0x001c0000 /* [5210] */
  239. #define AR5K_MISC_LED_BLINK 0x00e00000 /* [5210] */
  240. /*
  241. * QCU/DCU clock gating register (5311)
  242. * (reserved4-5)
  243. */
  244. #define AR5K_QCUDCU_CLKGT 0x005c /* Register Address (?) */
  245. #define AR5K_QCUDCU_CLKGT_QCU 0x0000ffff /* Mask for QCU clock */
  246. #define AR5K_QCUDCU_CLKGT_DCU 0x07ff0000 /* Mask for DCU clock */
  247. /*
  248. * Interrupt Status Registers
  249. *
  250. * For 5210 there is only one status register but for
  251. * 5211/5212 we have one primary and 4 secondary registers.
  252. * So we have AR5K_ISR for 5210 and AR5K_PISR /SISRx for 5211/5212.
  253. * Most of these bits are common for all chipsets.
  254. *
  255. * NOTE: On 5211+ TXOK, TXDESC, TXERR, TXEOL and TXURN contain
  256. * the logical OR from per-queue interrupt bits found on SISR registers
  257. * (see below).
  258. */
  259. #define AR5K_ISR 0x001c /* Register Address [5210] */
  260. #define AR5K_PISR 0x0080 /* Register Address [5211+] */
  261. #define AR5K_ISR_RXOK 0x00000001 /* Frame successfully received */
  262. #define AR5K_ISR_RXDESC 0x00000002 /* RX descriptor request */
  263. #define AR5K_ISR_RXERR 0x00000004 /* Receive error */
  264. #define AR5K_ISR_RXNOFRM 0x00000008 /* No frame received (receive timeout) */
  265. #define AR5K_ISR_RXEOL 0x00000010 /* Empty RX descriptor */
  266. #define AR5K_ISR_RXORN 0x00000020 /* Receive FIFO overrun */
  267. #define AR5K_ISR_TXOK 0x00000040 /* Frame successfully transmitted */
  268. #define AR5K_ISR_TXDESC 0x00000080 /* TX descriptor request */
  269. #define AR5K_ISR_TXERR 0x00000100 /* Transmit error */
  270. #define AR5K_ISR_TXNOFRM 0x00000200 /* No frame transmitted (transmit timeout)
  271. * NOTE: We don't have per-queue info for this
  272. * one, but we can enable it per-queue through
  273. * TXNOFRM_QCU field on TXNOFRM register */
  274. #define AR5K_ISR_TXEOL 0x00000400 /* Empty TX descriptor */
  275. #define AR5K_ISR_TXURN 0x00000800 /* Transmit FIFO underrun */
  276. #define AR5K_ISR_MIB 0x00001000 /* Update MIB counters */
  277. #define AR5K_ISR_SWI 0x00002000 /* Software interrupt */
  278. #define AR5K_ISR_RXPHY 0x00004000 /* PHY error */
  279. #define AR5K_ISR_RXKCM 0x00008000 /* RX Key cache miss */
  280. #define AR5K_ISR_SWBA 0x00010000 /* Software beacon alert */
  281. #define AR5K_ISR_BRSSI 0x00020000 /* Beacon rssi below threshold (?) */
  282. #define AR5K_ISR_BMISS 0x00040000 /* Beacon missed */
  283. #define AR5K_ISR_HIUERR 0x00080000 /* Host Interface Unit error [5211+]
  284. * 'or' of MCABT, SSERR, DPERR from SISR2 */
  285. #define AR5K_ISR_BNR 0x00100000 /* Beacon not ready [5211+] */
  286. #define AR5K_ISR_MCABT 0x00100000 /* Master Cycle Abort [5210] */
  287. #define AR5K_ISR_RXCHIRP 0x00200000 /* CHIRP Received [5212+] */
  288. #define AR5K_ISR_SSERR 0x00200000 /* Signaled System Error [5210] */
  289. #define AR5K_ISR_DPERR 0x00400000 /* Bus parity error [5210] */
  290. #define AR5K_ISR_RXDOPPLER 0x00400000 /* Doppler chirp received [5212+] */
  291. #define AR5K_ISR_TIM 0x00800000 /* [5211+] */
  292. #define AR5K_ISR_BCNMISC 0x00800000 /* Misc beacon related interrupt
  293. * 'or' of TIM, CAB_END, DTIM_SYNC, BCN_TIMEOUT,
  294. * CAB_TIMEOUT and DTIM bits from SISR2 [5212+] */
  295. #define AR5K_ISR_GPIO 0x01000000 /* GPIO (rf kill) */
  296. #define AR5K_ISR_QCBRORN 0x02000000 /* QCU CBR overrun [5211+] */
  297. #define AR5K_ISR_QCBRURN 0x04000000 /* QCU CBR underrun [5211+] */
  298. #define AR5K_ISR_QTRIG 0x08000000 /* QCU scheduling trigger [5211+] */
  299. #define AR5K_ISR_BITS_FROM_SISRS (AR5K_ISR_TXOK | AR5K_ISR_TXDESC |\
  300. AR5K_ISR_TXERR | AR5K_ISR_TXEOL |\
  301. AR5K_ISR_TXURN | AR5K_ISR_HIUERR |\
  302. AR5K_ISR_BCNMISC | AR5K_ISR_QCBRORN |\
  303. AR5K_ISR_QCBRURN | AR5K_ISR_QTRIG)
  304. /*
  305. * Secondary status registers [5211+] (0 - 4)
  306. *
  307. * These give the status for each QCU, only QCUs 0-9 are
  308. * represented.
  309. */
  310. #define AR5K_SISR0 0x0084 /* Register Address [5211+] */
  311. #define AR5K_SISR0_QCU_TXOK 0x000003ff /* Mask for QCU_TXOK */
  312. #define AR5K_SISR0_QCU_TXOK_S 0
  313. #define AR5K_SISR0_QCU_TXDESC 0x03ff0000 /* Mask for QCU_TXDESC */
  314. #define AR5K_SISR0_QCU_TXDESC_S 16
  315. #define AR5K_SISR1 0x0088 /* Register Address [5211+] */
  316. #define AR5K_SISR1_QCU_TXERR 0x000003ff /* Mask for QCU_TXERR */
  317. #define AR5K_SISR1_QCU_TXERR_S 0
  318. #define AR5K_SISR1_QCU_TXEOL 0x03ff0000 /* Mask for QCU_TXEOL */
  319. #define AR5K_SISR1_QCU_TXEOL_S 16
  320. #define AR5K_SISR2 0x008c /* Register Address [5211+] */
  321. #define AR5K_SISR2_QCU_TXURN 0x000003ff /* Mask for QCU_TXURN */
  322. #define AR5K_SISR2_QCU_TXURN_S 0
  323. #define AR5K_SISR2_MCABT 0x00010000 /* Master Cycle Abort */
  324. #define AR5K_SISR2_SSERR 0x00020000 /* Signaled System Error */
  325. #define AR5K_SISR2_DPERR 0x00040000 /* Bus parity error */
  326. #define AR5K_SISR2_TIM 0x01000000 /* [5212+] */
  327. #define AR5K_SISR2_CAB_END 0x02000000 /* [5212+] */
  328. #define AR5K_SISR2_DTIM_SYNC 0x04000000 /* DTIM sync lost [5212+] */
  329. #define AR5K_SISR2_BCN_TIMEOUT 0x08000000 /* Beacon Timeout [5212+] */
  330. #define AR5K_SISR2_CAB_TIMEOUT 0x10000000 /* CAB Timeout [5212+] */
  331. #define AR5K_SISR2_DTIM 0x20000000 /* [5212+] */
  332. #define AR5K_SISR2_TSFOOR 0x80000000 /* TSF Out of range */
  333. #define AR5K_SISR3 0x0090 /* Register Address [5211+] */
  334. #define AR5K_SISR3_QCBRORN 0x000003ff /* Mask for QCBRORN */
  335. #define AR5K_SISR3_QCBRORN_S 0
  336. #define AR5K_SISR3_QCBRURN 0x03ff0000 /* Mask for QCBRURN */
  337. #define AR5K_SISR3_QCBRURN_S 16
  338. #define AR5K_SISR4 0x0094 /* Register Address [5211+] */
  339. #define AR5K_SISR4_QTRIG 0x000003ff /* Mask for QTRIG */
  340. #define AR5K_SISR4_QTRIG_S 0
  341. /*
  342. * Shadow read-and-clear interrupt status registers [5211+]
  343. */
  344. #define AR5K_RAC_PISR 0x00c0 /* Read and clear PISR */
  345. #define AR5K_RAC_SISR0 0x00c4 /* Read and clear SISR0 */
  346. #define AR5K_RAC_SISR1 0x00c8 /* Read and clear SISR1 */
  347. #define AR5K_RAC_SISR2 0x00cc /* Read and clear SISR2 */
  348. #define AR5K_RAC_SISR3 0x00d0 /* Read and clear SISR3 */
  349. #define AR5K_RAC_SISR4 0x00d4 /* Read and clear SISR4 */
  350. /*
  351. * Interrupt Mask Registers
  352. *
  353. * As with ISRs 5210 has one IMR (AR5K_IMR) and 5211/5212 has one primary
  354. * (AR5K_PIMR) and 4 secondary IMRs (AR5K_SIMRx). Note that ISR/IMR flags match.
  355. */
  356. #define AR5K_IMR 0x0020 /* Register Address [5210] */
  357. #define AR5K_PIMR 0x00a0 /* Register Address [5211+] */
  358. #define AR5K_IMR_RXOK 0x00000001 /* Frame successfully received*/
  359. #define AR5K_IMR_RXDESC 0x00000002 /* RX descriptor request*/
  360. #define AR5K_IMR_RXERR 0x00000004 /* Receive error*/
  361. #define AR5K_IMR_RXNOFRM 0x00000008 /* No frame received (receive timeout)*/
  362. #define AR5K_IMR_RXEOL 0x00000010 /* Empty RX descriptor*/
  363. #define AR5K_IMR_RXORN 0x00000020 /* Receive FIFO overrun*/
  364. #define AR5K_IMR_TXOK 0x00000040 /* Frame successfully transmitted*/
  365. #define AR5K_IMR_TXDESC 0x00000080 /* TX descriptor request*/
  366. #define AR5K_IMR_TXERR 0x00000100 /* Transmit error*/
  367. #define AR5K_IMR_TXNOFRM 0x00000200 /* No frame transmitted (transmit timeout)*/
  368. #define AR5K_IMR_TXEOL 0x00000400 /* Empty TX descriptor*/
  369. #define AR5K_IMR_TXURN 0x00000800 /* Transmit FIFO underrun*/
  370. #define AR5K_IMR_MIB 0x00001000 /* Update MIB counters*/
  371. #define AR5K_IMR_SWI 0x00002000 /* Software interrupt */
  372. #define AR5K_IMR_RXPHY 0x00004000 /* PHY error*/
  373. #define AR5K_IMR_RXKCM 0x00008000 /* RX Key cache miss */
  374. #define AR5K_IMR_SWBA 0x00010000 /* Software beacon alert*/
  375. #define AR5K_IMR_BRSSI 0x00020000 /* Beacon rssi below threshold (?) */
  376. #define AR5K_IMR_BMISS 0x00040000 /* Beacon missed*/
  377. #define AR5K_IMR_HIUERR 0x00080000 /* Host Interface Unit error [5211+] */
  378. #define AR5K_IMR_BNR 0x00100000 /* Beacon not ready [5211+] */
  379. #define AR5K_IMR_MCABT 0x00100000 /* Master Cycle Abort [5210] */
  380. #define AR5K_IMR_RXCHIRP 0x00200000 /* CHIRP Received [5212+]*/
  381. #define AR5K_IMR_SSERR 0x00200000 /* Signaled System Error [5210] */
  382. #define AR5K_IMR_DPERR 0x00400000 /* Det par Error (?) [5210] */
  383. #define AR5K_IMR_RXDOPPLER 0x00400000 /* Doppler chirp received [5212+] */
  384. #define AR5K_IMR_TIM 0x00800000 /* [5211+] */
  385. #define AR5K_IMR_BCNMISC 0x00800000 /* 'or' of TIM, CAB_END, DTIM_SYNC, BCN_TIMEOUT,
  386. CAB_TIMEOUT and DTIM bits from SISR2 [5212+] */
  387. #define AR5K_IMR_GPIO 0x01000000 /* GPIO (rf kill)*/
  388. #define AR5K_IMR_QCBRORN 0x02000000 /* QCU CBR overrun (?) [5211+] */
  389. #define AR5K_IMR_QCBRURN 0x04000000 /* QCU CBR underrun (?) [5211+] */
  390. #define AR5K_IMR_QTRIG 0x08000000 /* QCU scheduling trigger [5211+] */
  391. /*
  392. * Secondary interrupt mask registers [5211+] (0 - 4)
  393. */
  394. #define AR5K_SIMR0 0x00a4 /* Register Address [5211+] */
  395. #define AR5K_SIMR0_QCU_TXOK 0x000003ff /* Mask for QCU_TXOK */
  396. #define AR5K_SIMR0_QCU_TXOK_S 0
  397. #define AR5K_SIMR0_QCU_TXDESC 0x03ff0000 /* Mask for QCU_TXDESC */
  398. #define AR5K_SIMR0_QCU_TXDESC_S 16
  399. #define AR5K_SIMR1 0x00a8 /* Register Address [5211+] */
  400. #define AR5K_SIMR1_QCU_TXERR 0x000003ff /* Mask for QCU_TXERR */
  401. #define AR5K_SIMR1_QCU_TXERR_S 0
  402. #define AR5K_SIMR1_QCU_TXEOL 0x03ff0000 /* Mask for QCU_TXEOL */
  403. #define AR5K_SIMR1_QCU_TXEOL_S 16
  404. #define AR5K_SIMR2 0x00ac /* Register Address [5211+] */
  405. #define AR5K_SIMR2_QCU_TXURN 0x000003ff /* Mask for QCU_TXURN */
  406. #define AR5K_SIMR2_QCU_TXURN_S 0
  407. #define AR5K_SIMR2_MCABT 0x00010000 /* Master Cycle Abort */
  408. #define AR5K_SIMR2_SSERR 0x00020000 /* Signaled System Error */
  409. #define AR5K_SIMR2_DPERR 0x00040000 /* Bus parity error */
  410. #define AR5K_SIMR2_TIM 0x01000000 /* [5212+] */
  411. #define AR5K_SIMR2_CAB_END 0x02000000 /* [5212+] */
  412. #define AR5K_SIMR2_DTIM_SYNC 0x04000000 /* DTIM Sync lost [5212+] */
  413. #define AR5K_SIMR2_BCN_TIMEOUT 0x08000000 /* Beacon Timeout [5212+] */
  414. #define AR5K_SIMR2_CAB_TIMEOUT 0x10000000 /* CAB Timeout [5212+] */
  415. #define AR5K_SIMR2_DTIM 0x20000000 /* [5212+] */
  416. #define AR5K_SIMR2_TSFOOR 0x80000000 /* TSF OOR (?) */
  417. #define AR5K_SIMR3 0x00b0 /* Register Address [5211+] */
  418. #define AR5K_SIMR3_QCBRORN 0x000003ff /* Mask for QCBRORN */
  419. #define AR5K_SIMR3_QCBRORN_S 0
  420. #define AR5K_SIMR3_QCBRURN 0x03ff0000 /* Mask for QCBRURN */
  421. #define AR5K_SIMR3_QCBRURN_S 16
  422. #define AR5K_SIMR4 0x00b4 /* Register Address [5211+] */
  423. #define AR5K_SIMR4_QTRIG 0x000003ff /* Mask for QTRIG */
  424. #define AR5K_SIMR4_QTRIG_S 0
  425. /*
  426. * DMA Debug registers 0-7
  427. * 0xe0 - 0xfc
  428. */
  429. /*
  430. * Decompression mask registers [5212+]
  431. */
  432. #define AR5K_DCM_ADDR 0x0400 /*Decompression mask address (index) */
  433. #define AR5K_DCM_DATA 0x0404 /*Decompression mask data */
  434. /*
  435. * Wake On Wireless pattern control register [5212+]
  436. */
  437. #define AR5K_WOW_PCFG 0x0410 /* Register Address */
  438. #define AR5K_WOW_PCFG_PAT_MATCH_EN 0x00000001 /* Pattern match enable */
  439. #define AR5K_WOW_PCFG_LONG_FRAME_POL 0x00000002 /* Long frame policy */
  440. #define AR5K_WOW_PCFG_WOBMISS 0x00000004 /* Wake on bea(con) miss (?) */
  441. #define AR5K_WOW_PCFG_PAT_0_EN 0x00000100 /* Enable pattern 0 */
  442. #define AR5K_WOW_PCFG_PAT_1_EN 0x00000200 /* Enable pattern 1 */
  443. #define AR5K_WOW_PCFG_PAT_2_EN 0x00000400 /* Enable pattern 2 */
  444. #define AR5K_WOW_PCFG_PAT_3_EN 0x00000800 /* Enable pattern 3 */
  445. #define AR5K_WOW_PCFG_PAT_4_EN 0x00001000 /* Enable pattern 4 */
  446. #define AR5K_WOW_PCFG_PAT_5_EN 0x00002000 /* Enable pattern 5 */
  447. /*
  448. * Wake On Wireless pattern index register (?) [5212+]
  449. */
  450. #define AR5K_WOW_PAT_IDX 0x0414
  451. /*
  452. * Wake On Wireless pattern data register [5212+]
  453. */
  454. #define AR5K_WOW_PAT_DATA 0x0418 /* Register Address */
  455. #define AR5K_WOW_PAT_DATA_0_3_V 0x00000001 /* Pattern 0, 3 value */
  456. #define AR5K_WOW_PAT_DATA_1_4_V 0x00000100 /* Pattern 1, 4 value */
  457. #define AR5K_WOW_PAT_DATA_2_5_V 0x00010000 /* Pattern 2, 5 value */
  458. #define AR5K_WOW_PAT_DATA_0_3_M 0x01000000 /* Pattern 0, 3 mask */
  459. #define AR5K_WOW_PAT_DATA_1_4_M 0x04000000 /* Pattern 1, 4 mask */
  460. #define AR5K_WOW_PAT_DATA_2_5_M 0x10000000 /* Pattern 2, 5 mask */
  461. /*
  462. * Decompression configuration registers [5212+]
  463. */
  464. #define AR5K_DCCFG 0x0420 /* Register Address */
  465. #define AR5K_DCCFG_GLOBAL_EN 0x00000001 /* Enable decompression on all queues */
  466. #define AR5K_DCCFG_BYPASS_EN 0x00000002 /* Bypass decompression */
  467. #define AR5K_DCCFG_BCAST_EN 0x00000004 /* Enable decompression for bcast frames */
  468. #define AR5K_DCCFG_MCAST_EN 0x00000008 /* Enable decompression for mcast frames */
  469. /*
  470. * Compression configuration registers [5212+]
  471. */
  472. #define AR5K_CCFG 0x0600 /* Register Address */
  473. #define AR5K_CCFG_WINDOW_SIZE 0x00000007 /* Compression window size */
  474. #define AR5K_CCFG_CPC_EN 0x00000008 /* Enable performance counters */
  475. #define AR5K_CCFG_CCU 0x0604 /* Register Address */
  476. #define AR5K_CCFG_CCU_CUP_EN 0x00000001 /* CCU Catchup enable */
  477. #define AR5K_CCFG_CCU_CREDIT 0x00000002 /* CCU Credit (field) */
  478. #define AR5K_CCFG_CCU_CD_THRES 0x00000080 /* CCU Cyc(lic?) debt threshold (field) */
  479. #define AR5K_CCFG_CCU_CUP_LCNT 0x00010000 /* CCU Catchup lit(?) count */
  480. #define AR5K_CCFG_CCU_INIT 0x00100200 /* Initial value during reset */
  481. /*
  482. * Compression performance counter registers [5212+]
  483. */
  484. #define AR5K_CPC0 0x0610 /* Compression performance counter 0 */
  485. #define AR5K_CPC1 0x0614 /* Compression performance counter 1*/
  486. #define AR5K_CPC2 0x0618 /* Compression performance counter 2 */
  487. #define AR5K_CPC3 0x061c /* Compression performance counter 3 */
  488. #define AR5K_CPCOVF 0x0620 /* Compression performance overflow */
  489. /*
  490. * Queue control unit (QCU) registers [5211+]
  491. *
  492. * Card has 12 TX Queues but i see that only 0-9 are used (?)
  493. * both in binary HAL (see ah.h) and ar5k. Each queue has it's own
  494. * TXDP at addresses 0x0800 - 0x082c, a CBR (Constant Bit Rate)
  495. * configuration register (0x08c0 - 0x08ec), a ready time configuration
  496. * register (0x0900 - 0x092c), a misc configuration register (0x09c0 -
  497. * 0x09ec) and a status register (0x0a00 - 0x0a2c). We also have some
  498. * global registers, QCU transmit enable/disable and "one shot arm (?)"
  499. * set/clear, which contain status for all queues (we shift by 1 for each
  500. * queue). To access these registers easily we define some macros here
  501. * that are used inside HAL. For more infos check out *_tx_queue functs.
  502. */
  503. /*
  504. * Generic QCU Register access macros
  505. */
  506. #define AR5K_QUEUE_REG(_r, _q) (((_q) << 2) + _r)
  507. #define AR5K_QCU_GLOBAL_READ(_r, _q) (AR5K_REG_READ(_r) & (1 << _q))
  508. #define AR5K_QCU_GLOBAL_WRITE(_r, _q) AR5K_REG_WRITE(_r, (1 << _q))
  509. /*
  510. * QCU Transmit descriptor pointer registers
  511. */
  512. #define AR5K_QCU_TXDP_BASE 0x0800 /* Register Address - Queue0 TXDP */
  513. #define AR5K_QUEUE_TXDP(_q) AR5K_QUEUE_REG(AR5K_QCU_TXDP_BASE, _q)
  514. /*
  515. * QCU Transmit enable register
  516. */
  517. #define AR5K_QCU_TXE 0x0840
  518. #define AR5K_ENABLE_QUEUE(_q) AR5K_QCU_GLOBAL_WRITE(AR5K_QCU_TXE, _q)
  519. #define AR5K_QUEUE_ENABLED(_q) AR5K_QCU_GLOBAL_READ(AR5K_QCU_TXE, _q)
  520. /*
  521. * QCU Transmit disable register
  522. */
  523. #define AR5K_QCU_TXD 0x0880
  524. #define AR5K_DISABLE_QUEUE(_q) AR5K_QCU_GLOBAL_WRITE(AR5K_QCU_TXD, _q)
  525. #define AR5K_QUEUE_DISABLED(_q) AR5K_QCU_GLOBAL_READ(AR5K_QCU_TXD, _q)
  526. /*
  527. * QCU Constant Bit Rate configuration registers
  528. */
  529. #define AR5K_QCU_CBRCFG_BASE 0x08c0 /* Register Address - Queue0 CBRCFG */
  530. #define AR5K_QCU_CBRCFG_INTVAL 0x00ffffff /* CBR Interval mask */
  531. #define AR5K_QCU_CBRCFG_INTVAL_S 0
  532. #define AR5K_QCU_CBRCFG_ORN_THRES 0xff000000 /* CBR overrun threshold mask */
  533. #define AR5K_QCU_CBRCFG_ORN_THRES_S 24
  534. #define AR5K_QUEUE_CBRCFG(_q) AR5K_QUEUE_REG(AR5K_QCU_CBRCFG_BASE, _q)
  535. /*
  536. * QCU Ready time configuration registers
  537. */
  538. #define AR5K_QCU_RDYTIMECFG_BASE 0x0900 /* Register Address - Queue0 RDYTIMECFG */
  539. #define AR5K_QCU_RDYTIMECFG_INTVAL 0x00ffffff /* Ready time interval mask */
  540. #define AR5K_QCU_RDYTIMECFG_INTVAL_S 0
  541. #define AR5K_QCU_RDYTIMECFG_ENABLE 0x01000000 /* Ready time enable mask */
  542. #define AR5K_QUEUE_RDYTIMECFG(_q) AR5K_QUEUE_REG(AR5K_QCU_RDYTIMECFG_BASE, _q)
  543. /*
  544. * QCU one shot arm set registers
  545. */
  546. #define AR5K_QCU_ONESHOTARM_SET 0x0940 /* Register Address -QCU "one shot arm set (?)" */
  547. #define AR5K_QCU_ONESHOTARM_SET_M 0x0000ffff
  548. /*
  549. * QCU one shot arm clear registers
  550. */
  551. #define AR5K_QCU_ONESHOTARM_CLEAR 0x0980 /* Register Address -QCU "one shot arm clear (?)" */
  552. #define AR5K_QCU_ONESHOTARM_CLEAR_M 0x0000ffff
  553. /*
  554. * QCU misc registers
  555. */
  556. #define AR5K_QCU_MISC_BASE 0x09c0 /* Register Address -Queue0 MISC */
  557. #define AR5K_QCU_MISC_FRSHED_M 0x0000000f /* Frame scheduling mask */
  558. #define AR5K_QCU_MISC_FRSHED_ASAP 0 /* ASAP */
  559. #define AR5K_QCU_MISC_FRSHED_CBR 1 /* Constant Bit Rate */
  560. #define AR5K_QCU_MISC_FRSHED_DBA_GT 2 /* DMA Beacon alert gated */
  561. #define AR5K_QCU_MISC_FRSHED_TIM_GT 3 /* TIMT gated */
  562. #define AR5K_QCU_MISC_FRSHED_BCN_SENT_GT 4 /* Beacon sent gated */
  563. #define AR5K_QCU_MISC_ONESHOT_ENABLE 0x00000010 /* Oneshot enable */
  564. #define AR5K_QCU_MISC_CBREXP_DIS 0x00000020 /* Disable CBR expired counter (normal queue) */
  565. #define AR5K_QCU_MISC_CBREXP_BCN_DIS 0x00000040 /* Disable CBR expired counter (beacon queue) */
  566. #define AR5K_QCU_MISC_BCN_ENABLE 0x00000080 /* Enable Beacon use */
  567. #define AR5K_QCU_MISC_CBR_THRES_ENABLE 0x00000100 /* CBR expired threshold enabled */
  568. #define AR5K_QCU_MISC_RDY_VEOL_POLICY 0x00000200 /* TXE reset when RDYTIME expired or VEOL */
  569. #define AR5K_QCU_MISC_CBR_RESET_CNT 0x00000400 /* CBR threshold (counter) reset */
  570. #define AR5K_QCU_MISC_DCU_EARLY 0x00000800 /* DCU early termination */
  571. #define AR5K_QCU_MISC_DCU_CMP_EN 0x00001000 /* Enable frame compression */
  572. #define AR5K_QUEUE_MISC(_q) AR5K_QUEUE_REG(AR5K_QCU_MISC_BASE, _q)
  573. /*
  574. * QCU status registers
  575. */
  576. #define AR5K_QCU_STS_BASE 0x0a00 /* Register Address - Queue0 STS */
  577. #define AR5K_QCU_STS_FRMPENDCNT 0x00000003 /* Frames pending counter */
  578. #define AR5K_QCU_STS_CBREXPCNT 0x0000ff00 /* CBR expired counter */
  579. #define AR5K_QUEUE_STATUS(_q) AR5K_QUEUE_REG(AR5K_QCU_STS_BASE, _q)
  580. /*
  581. * QCU ready time shutdown register
  582. */
  583. #define AR5K_QCU_RDYTIMESHDN 0x0a40
  584. #define AR5K_QCU_RDYTIMESHDN_M 0x000003ff
  585. /*
  586. * QCU compression buffer base registers [5212+]
  587. */
  588. #define AR5K_QCU_CBB_SELECT 0x0b00
  589. #define AR5K_QCU_CBB_ADDR 0x0b04
  590. #define AR5K_QCU_CBB_ADDR_S 9
  591. /*
  592. * QCU compression buffer configuration register [5212+]
  593. * (buffer size)
  594. */
  595. #define AR5K_QCU_CBCFG 0x0b08
  596. /*
  597. * Distributed Coordination Function (DCF) control unit (DCU)
  598. * registers [5211+]
  599. *
  600. * These registers control the various characteristics of each queue
  601. * for 802.11e (WME) compatibility so they go together with
  602. * QCU registers in pairs. For each queue we have a QCU mask register,
  603. * (0x1000 - 0x102c), a local-IFS settings register (0x1040 - 0x106c),
  604. * a retry limit register (0x1080 - 0x10ac), a channel time register
  605. * (0x10c0 - 0x10ec), a misc-settings register (0x1100 - 0x112c) and
  606. * a sequence number register (0x1140 - 0x116c). It seems that "global"
  607. * registers here affect all queues (see use of DCU_GBL_IFS_SLOT in ar5k).
  608. * We use the same macros here for easier register access.
  609. *
  610. */
  611. /*
  612. * DCU QCU mask registers
  613. */
  614. #define AR5K_DCU_QCUMASK_BASE 0x1000 /* Register Address -Queue0 DCU_QCUMASK */
  615. #define AR5K_DCU_QCUMASK_M 0x000003ff
  616. #define AR5K_QUEUE_QCUMASK(_q) AR5K_QUEUE_REG(AR5K_DCU_QCUMASK_BASE, _q)
  617. /*
  618. * DCU local Inter Frame Space settings register
  619. */
  620. #define AR5K_DCU_LCL_IFS_BASE 0x1040 /* Register Address -Queue0 DCU_LCL_IFS */
  621. #define AR5K_DCU_LCL_IFS_CW_MIN 0x000003ff /* Minimum Contention Window */
  622. #define AR5K_DCU_LCL_IFS_CW_MIN_S 0
  623. #define AR5K_DCU_LCL_IFS_CW_MAX 0x000ffc00 /* Maximum Contention Window */
  624. #define AR5K_DCU_LCL_IFS_CW_MAX_S 10
  625. #define AR5K_DCU_LCL_IFS_AIFS 0x0ff00000 /* Arbitrated Interframe Space */
  626. #define AR5K_DCU_LCL_IFS_AIFS_S 20
  627. #define AR5K_DCU_LCL_IFS_AIFS_MAX 0xfc /* Anything above that can cause DCU to hang */
  628. #define AR5K_QUEUE_DFS_LOCAL_IFS(_q) AR5K_QUEUE_REG(AR5K_DCU_LCL_IFS_BASE, _q)
  629. /*
  630. * DCU retry limit registers
  631. * all these fields don't allow zero values
  632. */
  633. #define AR5K_DCU_RETRY_LMT_BASE 0x1080 /* Register Address -Queue0 DCU_RETRY_LMT */
  634. #define AR5K_DCU_RETRY_LMT_RTS 0x0000000f /* RTS failure limit. Transmission fails if no CTS is received for this number of times */
  635. #define AR5K_DCU_RETRY_LMT_RTS_S 0
  636. #define AR5K_DCU_RETRY_LMT_STA_RTS 0x00003f00 /* STA RTS failure limit. If exceeded CW reset */
  637. #define AR5K_DCU_RETRY_LMT_STA_RTS_S 8
  638. #define AR5K_DCU_RETRY_LMT_STA_DATA 0x000fc000 /* STA data failure limit. If exceeded CW reset. */
  639. #define AR5K_DCU_RETRY_LMT_STA_DATA_S 14
  640. #define AR5K_QUEUE_DFS_RETRY_LIMIT(_q) AR5K_QUEUE_REG(AR5K_DCU_RETRY_LMT_BASE, _q)
  641. /*
  642. * DCU channel time registers
  643. */
  644. #define AR5K_DCU_CHAN_TIME_BASE 0x10c0 /* Register Address -Queue0 DCU_CHAN_TIME */
  645. #define AR5K_DCU_CHAN_TIME_DUR 0x000fffff /* Channel time duration */
  646. #define AR5K_DCU_CHAN_TIME_DUR_S 0
  647. #define AR5K_DCU_CHAN_TIME_ENABLE 0x00100000 /* Enable channel time */
  648. #define AR5K_QUEUE_DFS_CHANNEL_TIME(_q) AR5K_QUEUE_REG(AR5K_DCU_CHAN_TIME_BASE, _q)
  649. /*
  650. * DCU misc registers [5211+]
  651. *
  652. * Note: Arbiter lockout control controls the
  653. * behaviour on low priority queues when we have multiple queues
  654. * with pending frames. Intra-frame lockout means we wait until
  655. * the queue's current frame transmits (with post frame backoff and bursting)
  656. * before we transmit anything else and global lockout means we
  657. * wait for the whole queue to finish before higher priority queues
  658. * can transmit (this is used on beacon and CAB queues).
  659. * No lockout means there is no special handling.
  660. */
  661. #define AR5K_DCU_MISC_BASE 0x1100 /* Register Address -Queue0 DCU_MISC */
  662. #define AR5K_DCU_MISC_BACKOFF 0x0000003f /* Mask for backoff threshold */
  663. #define AR5K_DCU_MISC_ETS_RTS_POL 0x00000040 /* End of transmission series
  664. station RTS/data failure count
  665. reset policy (?) */
  666. #define AR5K_DCU_MISC_ETS_CW_POL 0x00000080 /* End of transmission series
  667. CW reset policy */
  668. #define AR5K_DCU_MISC_FRAG_WAIT 0x00000100 /* Wait for next fragment */
  669. #define AR5K_DCU_MISC_BACKOFF_FRAG 0x00000200 /* Enable backoff while bursting */
  670. #define AR5K_DCU_MISC_HCFPOLL_ENABLE 0x00000800 /* CF - Poll enable */
  671. #define AR5K_DCU_MISC_BACKOFF_PERSIST 0x00001000 /* Persistent backoff */
  672. #define AR5K_DCU_MISC_FRMPRFTCH_ENABLE 0x00002000 /* Enable frame pre-fetch */
  673. #define AR5K_DCU_MISC_VIRTCOL 0x0000c000 /* Mask for Virtual Collision (?) */
  674. #define AR5K_DCU_MISC_VIRTCOL_NORMAL 0
  675. #define AR5K_DCU_MISC_VIRTCOL_IGNORE 1
  676. #define AR5K_DCU_MISC_BCN_ENABLE 0x00010000 /* Enable Beacon use */
  677. #define AR5K_DCU_MISC_ARBLOCK_CTL 0x00060000 /* Arbiter lockout control mask */
  678. #define AR5K_DCU_MISC_ARBLOCK_CTL_S 17
  679. #define AR5K_DCU_MISC_ARBLOCK_CTL_NONE 0 /* No arbiter lockout */
  680. #define AR5K_DCU_MISC_ARBLOCK_CTL_INTFRM 1 /* Intra-frame lockout */
  681. #define AR5K_DCU_MISC_ARBLOCK_CTL_GLOBAL 2 /* Global lockout */
  682. #define AR5K_DCU_MISC_ARBLOCK_IGNORE 0x00080000 /* Ignore Arbiter lockout */
  683. #define AR5K_DCU_MISC_SEQ_NUM_INCR_DIS 0x00100000 /* Disable sequence number increment */
  684. #define AR5K_DCU_MISC_POST_FR_BKOFF_DIS 0x00200000 /* Disable post-frame backoff */
  685. #define AR5K_DCU_MISC_VIRT_COLL_POLICY 0x00400000 /* Virtual Collision cw policy */
  686. #define AR5K_DCU_MISC_BLOWN_IFS_POLICY 0x00800000 /* Blown IFS policy (?) */
  687. #define AR5K_DCU_MISC_SEQNUM_CTL 0x01000000 /* Sequence number control (?) */
  688. #define AR5K_QUEUE_DFS_MISC(_q) AR5K_QUEUE_REG(AR5K_DCU_MISC_BASE, _q)
  689. /*
  690. * DCU frame sequence number registers
  691. */
  692. #define AR5K_DCU_SEQNUM_BASE 0x1140
  693. #define AR5K_DCU_SEQNUM_M 0x00000fff
  694. #define AR5K_QUEUE_DCU_SEQNUM(_q) AR5K_QUEUE_REG(AR5K_DCU_SEQNUM_BASE, _q)
  695. /*
  696. * DCU global IFS SIFS register
  697. */
  698. #define AR5K_DCU_GBL_IFS_SIFS 0x1030
  699. #define AR5K_DCU_GBL_IFS_SIFS_M 0x0000ffff
  700. /*
  701. * DCU global IFS slot interval register
  702. */
  703. #define AR5K_DCU_GBL_IFS_SLOT 0x1070
  704. #define AR5K_DCU_GBL_IFS_SLOT_M 0x0000ffff
  705. /*
  706. * DCU global IFS EIFS register
  707. */
  708. #define AR5K_DCU_GBL_IFS_EIFS 0x10b0
  709. #define AR5K_DCU_GBL_IFS_EIFS_M 0x0000ffff
  710. /*
  711. * DCU global IFS misc register
  712. *
  713. * LFSR stands for Linear Feedback Shift Register
  714. * and it's used for generating pseudo-random
  715. * number sequences.
  716. *
  717. * (If i understand correctly, random numbers are
  718. * used for idle sensing -multiplied with cwmin/max etc-)
  719. */
  720. #define AR5K_DCU_GBL_IFS_MISC 0x10f0 /* Register Address */
  721. #define AR5K_DCU_GBL_IFS_MISC_LFSR_SLICE 0x00000007 /* LFSR Slice Select */
  722. #define AR5K_DCU_GBL_IFS_MISC_TURBO_MODE 0x00000008 /* Turbo mode */
  723. #define AR5K_DCU_GBL_IFS_MISC_SIFS_DUR_USEC 0x000003f0 /* SIFS Duration mask */
  724. #define AR5K_DCU_GBL_IFS_MISC_SIFS_DUR_USEC_S 4
  725. #define AR5K_DCU_GBL_IFS_MISC_USEC_DUR 0x000ffc00 /* USEC Duration mask */
  726. #define AR5K_DCU_GBL_IFS_MISC_USEC_DUR_S 10
  727. #define AR5K_DCU_GBL_IFS_MISC_DCU_ARB_DELAY 0x00300000 /* DCU Arbiter delay mask */
  728. #define AR5K_DCU_GBL_IFS_MISC_SIFS_CNT_RST 0x00400000 /* SIFS cnt reset policy (?) */
  729. #define AR5K_DCU_GBL_IFS_MISC_AIFS_CNT_RST 0x00800000 /* AIFS cnt reset policy (?) */
  730. #define AR5K_DCU_GBL_IFS_MISC_RND_LFSR_SL_DIS 0x01000000 /* Disable random LFSR slice */
  731. /*
  732. * DCU frame prefetch control register
  733. */
  734. #define AR5K_DCU_FP 0x1230 /* Register Address */
  735. #define AR5K_DCU_FP_NOBURST_DCU_EN 0x00000001 /* Enable non-burst prefetch on DCU (?) */
  736. #define AR5K_DCU_FP_NOBURST_EN 0x00000010 /* Enable non-burst prefetch (?) */
  737. #define AR5K_DCU_FP_BURST_DCU_EN 0x00000020 /* Enable burst prefetch on DCU (?) */
  738. /*
  739. * DCU transmit pause control/status register
  740. */
  741. #define AR5K_DCU_TXP 0x1270 /* Register Address */
  742. #define AR5K_DCU_TXP_M 0x000003ff /* Tx pause mask */
  743. #define AR5K_DCU_TXP_STATUS 0x00010000 /* Tx pause status */
  744. /*
  745. * DCU transmit filter table 0 (32 entries)
  746. * each entry contains a 32bit slice of the
  747. * 128bit tx filter for each DCU (4 slices per DCU)
  748. */
  749. #define AR5K_DCU_TX_FILTER_0_BASE 0x1038
  750. #define AR5K_DCU_TX_FILTER_0(_n) (AR5K_DCU_TX_FILTER_0_BASE + (_n * 64))
  751. /*
  752. * DCU transmit filter table 1 (16 entries)
  753. */
  754. #define AR5K_DCU_TX_FILTER_1_BASE 0x103c
  755. #define AR5K_DCU_TX_FILTER_1(_n) (AR5K_DCU_TX_FILTER_1_BASE + (_n * 64))
  756. /*
  757. * DCU clear transmit filter register
  758. */
  759. #define AR5K_DCU_TX_FILTER_CLR 0x143c
  760. /*
  761. * DCU set transmit filter register
  762. */
  763. #define AR5K_DCU_TX_FILTER_SET 0x147c
  764. /*
  765. * Reset control register
  766. */
  767. #define AR5K_RESET_CTL 0x4000 /* Register Address */
  768. #define AR5K_RESET_CTL_PCU 0x00000001 /* Protocol Control Unit reset */
  769. #define AR5K_RESET_CTL_DMA 0x00000002 /* DMA (Rx/Tx) reset [5210] */
  770. #define AR5K_RESET_CTL_BASEBAND 0x00000002 /* Baseband reset [5211+] */
  771. #define AR5K_RESET_CTL_MAC 0x00000004 /* MAC reset (PCU+Baseband ?) [5210] */
  772. #define AR5K_RESET_CTL_PHY 0x00000008 /* PHY reset [5210] */
  773. #define AR5K_RESET_CTL_PCI 0x00000010 /* PCI Core reset (interrupts etc) */
  774. /*
  775. * Sleep control register
  776. */
  777. #define AR5K_SLEEP_CTL 0x4004 /* Register Address */
  778. #define AR5K_SLEEP_CTL_SLDUR 0x0000ffff /* Sleep duration mask */
  779. #define AR5K_SLEEP_CTL_SLDUR_S 0
  780. #define AR5K_SLEEP_CTL_SLE 0x00030000 /* Sleep enable mask */
  781. #define AR5K_SLEEP_CTL_SLE_S 16
  782. #define AR5K_SLEEP_CTL_SLE_WAKE 0x00000000 /* Force chip awake */
  783. #define AR5K_SLEEP_CTL_SLE_SLP 0x00010000 /* Force chip sleep */
  784. #define AR5K_SLEEP_CTL_SLE_ALLOW 0x00020000 /* Normal sleep policy */
  785. #define AR5K_SLEEP_CTL_SLE_UNITS 0x00000008 /* [5211+] */
  786. #define AR5K_SLEEP_CTL_DUR_TIM_POL 0x00040000 /* Sleep duration timing policy */
  787. #define AR5K_SLEEP_CTL_DUR_WRITE_POL 0x00080000 /* Sleep duration write policy */
  788. #define AR5K_SLEEP_CTL_SLE_POL 0x00100000 /* Sleep policy mode */
  789. /*
  790. * Interrupt pending register
  791. */
  792. #define AR5K_INTPEND 0x4008
  793. #define AR5K_INTPEND_M 0x00000001
  794. /*
  795. * Sleep force register
  796. */
  797. #define AR5K_SFR 0x400c
  798. #define AR5K_SFR_EN 0x00000001
  799. /*
  800. * PCI configuration register
  801. * TODO: Fix LED stuff
  802. */
  803. #define AR5K_PCICFG 0x4010 /* Register Address */
  804. #define AR5K_PCICFG_EEAE 0x00000001 /* Eeprom access enable [5210] */
  805. #define AR5K_PCICFG_SLEEP_CLOCK_EN 0x00000002 /* Enable sleep clock */
  806. #define AR5K_PCICFG_CLKRUNEN 0x00000004 /* CLKRUN enable [5211+] */
  807. #define AR5K_PCICFG_EESIZE 0x00000018 /* Mask for EEPROM size [5211+] */
  808. #define AR5K_PCICFG_EESIZE_S 3
  809. #define AR5K_PCICFG_EESIZE_4K 0 /* 4K */
  810. #define AR5K_PCICFG_EESIZE_8K 1 /* 8K */
  811. #define AR5K_PCICFG_EESIZE_16K 2 /* 16K */
  812. #define AR5K_PCICFG_EESIZE_FAIL 3 /* Failed to get size [5211+] */
  813. #define AR5K_PCICFG_LED 0x00000060 /* Led status [5211+] */
  814. #define AR5K_PCICFG_LED_NONE 0x00000000 /* Default [5211+] */
  815. #define AR5K_PCICFG_LED_PEND 0x00000020 /* Scan / Auth pending */
  816. #define AR5K_PCICFG_LED_ASSOC 0x00000040 /* Associated */
  817. #define AR5K_PCICFG_BUS_SEL 0x00000380 /* Mask for "bus select" [5211+] (?) */
  818. #define AR5K_PCICFG_CBEFIX_DIS 0x00000400 /* Disable CBE fix */
  819. #define AR5K_PCICFG_SL_INTEN 0x00000800 /* Enable interrupts when asleep */
  820. #define AR5K_PCICFG_LED_BCTL 0x00001000 /* Led blink (?) [5210] */
  821. #define AR5K_PCICFG_RETRY_FIX 0x00001000 /* Enable pci core retry fix */
  822. #define AR5K_PCICFG_SL_INPEN 0x00002000 /* Sleep even with pending interrupts*/
  823. #define AR5K_PCICFG_SPWR_DN 0x00010000 /* Mask for power status */
  824. #define AR5K_PCICFG_LEDMODE 0x000e0000 /* Ledmode [5211+] */
  825. #define AR5K_PCICFG_LEDMODE_PROP 0x00000000 /* Blink on standard traffic [5211+] */
  826. #define AR5K_PCICFG_LEDMODE_PROM 0x00020000 /* Default mode (blink on any traffic) [5211+] */
  827. #define AR5K_PCICFG_LEDMODE_PWR 0x00040000 /* Some other blinking mode (?) [5211+] */
  828. #define AR5K_PCICFG_LEDMODE_RAND 0x00060000 /* Random blinking (?) [5211+] */
  829. #define AR5K_PCICFG_LEDBLINK 0x00700000 /* Led blink rate */
  830. #define AR5K_PCICFG_LEDBLINK_S 20
  831. #define AR5K_PCICFG_LEDSLOW 0x00800000 /* Slowest led blink rate [5211+] */
  832. #define AR5K_PCICFG_LEDSTATE \
  833. (AR5K_PCICFG_LED | AR5K_PCICFG_LEDMODE | \
  834. AR5K_PCICFG_LEDBLINK | AR5K_PCICFG_LEDSLOW)
  835. #define AR5K_PCICFG_SLEEP_CLOCK_RATE 0x03000000 /* Sleep clock rate */
  836. #define AR5K_PCICFG_SLEEP_CLOCK_RATE_S 24
  837. /*
  838. * "General Purpose Input/Output" (GPIO) control register
  839. *
  840. * I'm not sure about this but after looking at the code
  841. * for all chipsets here is what i got.
  842. *
  843. * We have 6 GPIOs (pins), each GPIO has 4 modes (2 bits)
  844. * Mode 0 -> always input
  845. * Mode 1 -> output when GPIODO for this GPIO is set to 0
  846. * Mode 2 -> output when GPIODO for this GPIO is set to 1
  847. * Mode 3 -> always output
  848. *
  849. * For more infos check out get_gpio/set_gpio and
  850. * set_gpio_input/set_gpio_output functs.
  851. * For more infos on gpio interrupt check out set_gpio_intr.
  852. */
  853. #define AR5K_NUM_GPIO 6
  854. #define AR5K_GPIOCR 0x4014 /* Register Address */
  855. #define AR5K_GPIOCR_INT_ENA 0x00008000 /* Enable GPIO interrupt */
  856. #define AR5K_GPIOCR_INT_SELL 0x00000000 /* Generate interrupt when pin is low */
  857. #define AR5K_GPIOCR_INT_SELH 0x00010000 /* Generate interrupt when pin is high */
  858. #define AR5K_GPIOCR_IN(n) (0 << ((n) * 2)) /* Mode 0 for pin n */
  859. #define AR5K_GPIOCR_OUT0(n) (1 << ((n) * 2)) /* Mode 1 for pin n */
  860. #define AR5K_GPIOCR_OUT1(n) (2 << ((n) * 2)) /* Mode 2 for pin n */
  861. #define AR5K_GPIOCR_OUT(n) (3 << ((n) * 2)) /* Mode 3 for pin n */
  862. #define AR5K_GPIOCR_INT_SEL(n) ((n) << 12) /* Interrupt for GPIO pin n */
  863. /*
  864. * "General Purpose Input/Output" (GPIO) data output register
  865. */
  866. #define AR5K_GPIODO 0x4018
  867. /*
  868. * "General Purpose Input/Output" (GPIO) data input register
  869. */
  870. #define AR5K_GPIODI 0x401c
  871. #define AR5K_GPIODI_M 0x0000002f
  872. /*
  873. * Silicon revision register
  874. */
  875. #define AR5K_SREV 0x4020 /* Register Address */
  876. #define AR5K_SREV_REV 0x0000000f /* Mask for revision */
  877. #define AR5K_SREV_REV_S 0
  878. #define AR5K_SREV_VER 0x000000ff /* Mask for version */
  879. #define AR5K_SREV_VER_S 4
  880. /*
  881. * TXE write posting register
  882. */
  883. #define AR5K_TXEPOST 0x4028
  884. /*
  885. * QCU sleep mask
  886. */
  887. #define AR5K_QCU_SLEEP_MASK 0x402c
  888. /* 0x4068 is compression buffer configuration
  889. * register on 5414 and pm configuration register
  890. * on 5424 and newer pci-e chips. */
  891. /*
  892. * Compression buffer configuration
  893. * register (enable/disable) [5414]
  894. */
  895. #define AR5K_5414_CBCFG 0x4068
  896. #define AR5K_5414_CBCFG_BUF_DIS 0x10 /* Disable buffer */
  897. /*
  898. * PCI-E Power management configuration
  899. * and status register [5424+]
  900. */
  901. #define AR5K_PCIE_PM_CTL 0x4068 /* Register address */
  902. /* Only 5424 */
  903. #define AR5K_PCIE_PM_CTL_L1_WHEN_D2 0x00000001 /* enable PCIe core enter L1
  904. when d2_sleep_en is asserted */
  905. #define AR5K_PCIE_PM_CTL_L0_L0S_CLEAR 0x00000002 /* Clear L0 and L0S counters */
  906. #define AR5K_PCIE_PM_CTL_L0_L0S_EN 0x00000004 /* Start L0 nd L0S counters */
  907. #define AR5K_PCIE_PM_CTL_LDRESET_EN 0x00000008 /* Enable reset when link goes
  908. down */
  909. /* Wake On Wireless */
  910. #define AR5K_PCIE_PM_CTL_PME_EN 0x00000010 /* PME Enable */
  911. #define AR5K_PCIE_PM_CTL_AUX_PWR_DET 0x00000020 /* Aux power detect */
  912. #define AR5K_PCIE_PM_CTL_PME_CLEAR 0x00000040 /* Clear PME */
  913. #define AR5K_PCIE_PM_CTL_PSM_D0 0x00000080
  914. #define AR5K_PCIE_PM_CTL_PSM_D1 0x00000100
  915. #define AR5K_PCIE_PM_CTL_PSM_D2 0x00000200
  916. #define AR5K_PCIE_PM_CTL_PSM_D3 0x00000400
  917. /*
  918. * PCI-E Workaround enable register
  919. */
  920. #define AR5K_PCIE_WAEN 0x407c
  921. /*
  922. * PCI-E Serializer/Deserializer
  923. * registers
  924. */
  925. #define AR5K_PCIE_SERDES 0x4080
  926. #define AR5K_PCIE_SERDES_RESET 0x4084
  927. /*====EEPROM REGISTERS====*/
  928. /*
  929. * EEPROM access registers
  930. *
  931. * Here we got a difference between 5210/5211-12
  932. * read data register for 5210 is at 0x6800 and
  933. * status register is at 0x6c00. There is also
  934. * no eeprom command register on 5210 and the
  935. * offsets are different.
  936. *
  937. * To read eeprom data for a specific offset:
  938. * 5210 - enable eeprom access (AR5K_PCICFG_EEAE)
  939. * read AR5K_EEPROM_BASE +(4 * offset)
  940. * check the eeprom status register
  941. * and read eeprom data register.
  942. *
  943. * 5211 - write offset to AR5K_EEPROM_BASE
  944. * 5212 write AR5K_EEPROM_CMD_READ on AR5K_EEPROM_CMD
  945. * check the eeprom status register
  946. * and read eeprom data register.
  947. *
  948. * To write eeprom data for a specific offset:
  949. * 5210 - enable eeprom access (AR5K_PCICFG_EEAE)
  950. * write data to AR5K_EEPROM_BASE +(4 * offset)
  951. * check the eeprom status register
  952. * 5211 - write AR5K_EEPROM_CMD_RESET on AR5K_EEPROM_CMD
  953. * 5212 write offset to AR5K_EEPROM_BASE
  954. * write data to data register
  955. * write AR5K_EEPROM_CMD_WRITE on AR5K_EEPROM_CMD
  956. * check the eeprom status register
  957. *
  958. * For more infos check eeprom_* functs and the ar5k.c
  959. * file posted in madwifi-devel mailing list.
  960. * http://sourceforge.net/mailarchive/message.php?msg_id=8966525
  961. *
  962. */
  963. #define AR5K_EEPROM_BASE 0x6000
  964. /*
  965. * EEPROM data register
  966. */
  967. #define AR5K_EEPROM_DATA_5211 0x6004
  968. #define AR5K_EEPROM_DATA_5210 0x6800
  969. #define AR5K_EEPROM_DATA (ah->ah_version == AR5K_AR5210 ? \
  970. AR5K_EEPROM_DATA_5210 : AR5K_EEPROM_DATA_5211)
  971. /*
  972. * EEPROM command register
  973. */
  974. #define AR5K_EEPROM_CMD 0x6008 /* Register Address */
  975. #define AR5K_EEPROM_CMD_READ 0x00000001 /* EEPROM read */
  976. #define AR5K_EEPROM_CMD_WRITE 0x00000002 /* EEPROM write */
  977. #define AR5K_EEPROM_CMD_RESET 0x00000004 /* EEPROM reset */
  978. /*
  979. * EEPROM status register
  980. */
  981. #define AR5K_EEPROM_STAT_5210 0x6c00 /* Register Address [5210] */
  982. #define AR5K_EEPROM_STAT_5211 0x600c /* Register Address [5211+] */
  983. #define AR5K_EEPROM_STATUS (ah->ah_version == AR5K_AR5210 ? \
  984. AR5K_EEPROM_STAT_5210 : AR5K_EEPROM_STAT_5211)
  985. #define AR5K_EEPROM_STAT_RDERR 0x00000001 /* EEPROM read failed */
  986. #define AR5K_EEPROM_STAT_RDDONE 0x00000002 /* EEPROM read successful */
  987. #define AR5K_EEPROM_STAT_WRERR 0x00000004 /* EEPROM write failed */
  988. #define AR5K_EEPROM_STAT_WRDONE 0x00000008 /* EEPROM write successful */
  989. /*
  990. * EEPROM config register
  991. */
  992. #define AR5K_EEPROM_CFG 0x6010 /* Register Address */
  993. #define AR5K_EEPROM_CFG_SIZE 0x00000003 /* Size determination override */
  994. #define AR5K_EEPROM_CFG_SIZE_AUTO 0
  995. #define AR5K_EEPROM_CFG_SIZE_4KBIT 1
  996. #define AR5K_EEPROM_CFG_SIZE_8KBIT 2
  997. #define AR5K_EEPROM_CFG_SIZE_16KBIT 3
  998. #define AR5K_EEPROM_CFG_WR_WAIT_DIS 0x00000004 /* Disable write wait */
  999. #define AR5K_EEPROM_CFG_CLK_RATE 0x00000018 /* Clock rate */
  1000. #define AR5K_EEPROM_CFG_CLK_RATE_S 3
  1001. #define AR5K_EEPROM_CFG_CLK_RATE_156KHZ 0
  1002. #define AR5K_EEPROM_CFG_CLK_RATE_312KHZ 1
  1003. #define AR5K_EEPROM_CFG_CLK_RATE_625KHZ 2
  1004. #define AR5K_EEPROM_CFG_PROT_KEY 0x00ffff00 /* Protection key */
  1005. #define AR5K_EEPROM_CFG_PROT_KEY_S 8
  1006. #define AR5K_EEPROM_CFG_LIND_EN 0x01000000 /* Enable length indicator (?) */
  1007. /*
  1008. * TODO: Wake On Wireless registers
  1009. * Range 0x7000 - 0x7ce0
  1010. */
  1011. /*
  1012. * Protocol Control Unit (PCU) registers
  1013. */
  1014. /*
  1015. * Used for checking initial register writes
  1016. * during channel reset (see reset func)
  1017. */
  1018. #define AR5K_PCU_MIN 0x8000
  1019. #define AR5K_PCU_MAX 0x8fff
  1020. /*
  1021. * First station id register (Lower 32 bits of MAC address)
  1022. */
  1023. #define AR5K_STA_ID0 0x8000
  1024. #define AR5K_STA_ID0_ARRD_L32 0xffffffff
  1025. /*
  1026. * Second station id register (Upper 16 bits of MAC address + PCU settings)
  1027. */
  1028. #define AR5K_STA_ID1 0x8004 /* Register Address */
  1029. #define AR5K_STA_ID1_ADDR_U16 0x0000ffff /* Upper 16 bits of MAC address */
  1030. #define AR5K_STA_ID1_AP 0x00010000 /* Set AP mode */
  1031. #define AR5K_STA_ID1_ADHOC 0x00020000 /* Set Ad-Hoc mode */
  1032. #define AR5K_STA_ID1_PWR_SV 0x00040000 /* Power save reporting */
  1033. #define AR5K_STA_ID1_NO_KEYSRCH 0x00080000 /* No key search */
  1034. #define AR5K_STA_ID1_NO_PSPOLL 0x00100000 /* No power save polling [5210] */
  1035. #define AR5K_STA_ID1_PCF_5211 0x00100000 /* Enable PCF on [5211+] */
  1036. #define AR5K_STA_ID1_PCF_5210 0x00200000 /* Enable PCF on [5210]*/
  1037. #define AR5K_STA_ID1_PCF (ah->ah_version == AR5K_AR5210 ? \
  1038. AR5K_STA_ID1_PCF_5210 : AR5K_STA_ID1_PCF_5211)
  1039. #define AR5K_STA_ID1_DEFAULT_ANTENNA 0x00200000 /* Use default antenna */
  1040. #define AR5K_STA_ID1_DESC_ANTENNA 0x00400000 /* Update antenna from descriptor */
  1041. #define AR5K_STA_ID1_RTS_DEF_ANTENNA 0x00800000 /* Use default antenna for RTS */
  1042. #define AR5K_STA_ID1_ACKCTS_6MB 0x01000000 /* Rate to use for ACK/CTS. 0: highest mandatory rate <= RX rate; 1: 1Mbps in B mode */
  1043. #define AR5K_STA_ID1_BASE_RATE_11B 0x02000000 /* 802.11b base rate. 0: 1, 2, 5.5 and 11Mbps; 1: 1 and 2Mbps. [5211+] */
  1044. #define AR5K_STA_ID1_SELFGEN_DEF_ANT 0x04000000 /* Use def. antenna for self generated frames */
  1045. #define AR5K_STA_ID1_CRYPT_MIC_EN 0x08000000 /* Enable MIC */
  1046. #define AR5K_STA_ID1_KEYSRCH_MODE 0x10000000 /* Look up key when key id != 0 */
  1047. #define AR5K_STA_ID1_PRESERVE_SEQ_NUM 0x20000000 /* Preserve sequence number */
  1048. #define AR5K_STA_ID1_CBCIV_ENDIAN 0x40000000 /* ??? */
  1049. #define AR5K_STA_ID1_KEYSRCH_MCAST 0x80000000 /* Do key cache search for mcast frames */
  1050. #define AR5K_STA_ID1_ANTENNA_SETTINGS (AR5K_STA_ID1_DEFAULT_ANTENNA | \
  1051. AR5K_STA_ID1_DESC_ANTENNA | \
  1052. AR5K_STA_ID1_RTS_DEF_ANTENNA | \
  1053. AR5K_STA_ID1_SELFGEN_DEF_ANT)
  1054. /*
  1055. * First BSSID register (MAC address, lower 32bits)
  1056. */
  1057. #define AR5K_BSS_ID0 0x8008
  1058. /*
  1059. * Second BSSID register (MAC address in upper 16 bits)
  1060. *
  1061. * AID: Association ID
  1062. */
  1063. #define AR5K_BSS_ID1 0x800c
  1064. #define AR5K_BSS_ID1_AID 0xffff0000
  1065. #define AR5K_BSS_ID1_AID_S 16
  1066. /*
  1067. * Backoff slot time register
  1068. */
  1069. #define AR5K_SLOT_TIME 0x8010
  1070. /*
  1071. * ACK/CTS timeout register
  1072. */
  1073. #define AR5K_TIME_OUT 0x8014 /* Register Address */
  1074. #define AR5K_TIME_OUT_ACK 0x00001fff /* ACK timeout mask */
  1075. #define AR5K_TIME_OUT_ACK_S 0
  1076. #define AR5K_TIME_OUT_CTS 0x1fff0000 /* CTS timeout mask */
  1077. #define AR5K_TIME_OUT_CTS_S 16
  1078. /*
  1079. * RSSI threshold register
  1080. */
  1081. #define AR5K_RSSI_THR 0x8018 /* Register Address */
  1082. #define AR5K_RSSI_THR_M 0x000000ff /* Mask for RSSI threshold [5211+] */
  1083. #define AR5K_RSSI_THR_BMISS_5210 0x00000700 /* Mask for Beacon Missed threshold [5210] */
  1084. #define AR5K_RSSI_THR_BMISS_5210_S 8
  1085. #define AR5K_RSSI_THR_BMISS_5211 0x0000ff00 /* Mask for Beacon Missed threshold [5211+] */
  1086. #define AR5K_RSSI_THR_BMISS_5211_S 8
  1087. #define AR5K_RSSI_THR_BMISS (ah->ah_version == AR5K_AR5210 ? \
  1088. AR5K_RSSI_THR_BMISS_5210 : AR5K_RSSI_THR_BMISS_5211)
  1089. #define AR5K_RSSI_THR_BMISS_S 8
  1090. /*
  1091. * 5210 has more PCU registers because there is no QCU/DCU
  1092. * so queue parameters are set here, this way a lot common
  1093. * registers have different address for 5210. To make things
  1094. * easier we define a macro based on ah->ah_version for common
  1095. * registers with different addresses and common flags.
  1096. */
  1097. /*
  1098. * Retry limit register
  1099. *
  1100. * Retry limit register for 5210 (no QCU/DCU so it's done in PCU)
  1101. */
  1102. #define AR5K_NODCU_RETRY_LMT 0x801c /* Register Address */
  1103. #define AR5K_NODCU_RETRY_LMT_SH_RETRY 0x0000000f /* Short retry limit mask */
  1104. #define AR5K_NODCU_RETRY_LMT_SH_RETRY_S 0
  1105. #define AR5K_NODCU_RETRY_LMT_LG_RETRY 0x000000f0 /* Long retry mask */
  1106. #define AR5K_NODCU_RETRY_LMT_LG_RETRY_S 4
  1107. #define AR5K_NODCU_RETRY_LMT_SSH_RETRY 0x00003f00 /* Station short retry limit mask */
  1108. #define AR5K_NODCU_RETRY_LMT_SSH_RETRY_S 8
  1109. #define AR5K_NODCU_RETRY_LMT_SLG_RETRY 0x000fc000 /* Station long retry limit mask */
  1110. #define AR5K_NODCU_RETRY_LMT_SLG_RETRY_S 14
  1111. #define AR5K_NODCU_RETRY_LMT_CW_MIN 0x3ff00000 /* Minimum contention window mask */
  1112. #define AR5K_NODCU_RETRY_LMT_CW_MIN_S 20
  1113. /*
  1114. * Transmit latency register
  1115. */
  1116. #define AR5K_USEC_5210 0x8020 /* Register Address [5210] */
  1117. #define AR5K_USEC_5211 0x801c /* Register Address [5211+] */
  1118. #define AR5K_USEC (ah->ah_version == AR5K_AR5210 ? \
  1119. AR5K_USEC_5210 : AR5K_USEC_5211)
  1120. #define AR5K_USEC_1 0x0000007f /* clock cycles for 1us */
  1121. #define AR5K_USEC_1_S 0
  1122. #define AR5K_USEC_32 0x00003f80 /* clock cycles for 1us while on 32MHz clock */
  1123. #define AR5K_USEC_32_S 7
  1124. #define AR5K_USEC_TX_LATENCY_5211 0x007fc000
  1125. #define AR5K_USEC_TX_LATENCY_5211_S 14
  1126. #define AR5K_USEC_RX_LATENCY_5211 0x1f800000
  1127. #define AR5K_USEC_RX_LATENCY_5211_S 23
  1128. #define AR5K_USEC_TX_LATENCY_5210 0x000fc000 /* also for 5311 */
  1129. #define AR5K_USEC_TX_LATENCY_5210_S 14
  1130. #define AR5K_USEC_RX_LATENCY_5210 0x03f00000 /* also for 5311 */
  1131. #define AR5K_USEC_RX_LATENCY_5210_S 20
  1132. /*
  1133. * PCU beacon control register
  1134. */
  1135. #define AR5K_BEACON_5210 0x8024 /*Register Address [5210] */
  1136. #define AR5K_BEACON_5211 0x8020 /*Register Address [5211+] */
  1137. #define AR5K_BEACON (ah->ah_version == AR5K_AR5210 ? \
  1138. AR5K_BEACON_5210 : AR5K_BEACON_5211)
  1139. #define AR5K_BEACON_PERIOD 0x0000ffff /* Mask for beacon period */
  1140. #define AR5K_BEACON_PERIOD_S 0
  1141. #define AR5K_BEACON_TIM 0x007f0000 /* Mask for TIM offset */
  1142. #define AR5K_BEACON_TIM_S 16
  1143. #define AR5K_BEACON_ENABLE 0x00800000 /* Enable beacons */
  1144. #define AR5K_BEACON_RESET_TSF 0x01000000 /* Force TSF reset */
  1145. /*
  1146. * CFP period register
  1147. */
  1148. #define AR5K_CFP_PERIOD_5210 0x8028
  1149. #define AR5K_CFP_PERIOD_5211 0x8024
  1150. #define AR5K_CFP_PERIOD (ah->ah_version == AR5K_AR5210 ? \
  1151. AR5K_CFP_PERIOD_5210 : AR5K_CFP_PERIOD_5211)
  1152. /*
  1153. * Next beacon time register
  1154. */
  1155. #define AR5K_TIMER0_5210 0x802c
  1156. #define AR5K_TIMER0_5211 0x8028
  1157. #define AR5K_TIMER0 (ah->ah_version == AR5K_AR5210 ? \
  1158. AR5K_TIMER0_5210 : AR5K_TIMER0_5211)
  1159. /*
  1160. * Next DMA beacon alert register
  1161. */
  1162. #define AR5K_TIMER1_5210 0x8030
  1163. #define AR5K_TIMER1_5211 0x802c
  1164. #define AR5K_TIMER1 (ah->ah_version == AR5K_AR5210 ? \
  1165. AR5K_TIMER1_5210 : AR5K_TIMER1_5211)
  1166. /*
  1167. * Next software beacon alert register
  1168. */
  1169. #define AR5K_TIMER2_5210 0x8034
  1170. #define AR5K_TIMER2_5211 0x8030
  1171. #define AR5K_TIMER2 (ah->ah_version == AR5K_AR5210 ? \
  1172. AR5K_TIMER2_5210 : AR5K_TIMER2_5211)
  1173. /*
  1174. * Next ATIM window time register
  1175. */
  1176. #define AR5K_TIMER3_5210 0x8038
  1177. #define AR5K_TIMER3_5211 0x8034
  1178. #define AR5K_TIMER3 (ah->ah_version == AR5K_AR5210 ? \
  1179. AR5K_TIMER3_5210 : AR5K_TIMER3_5211)
  1180. /*
  1181. * 5210 First inter frame spacing register (IFS)
  1182. */
  1183. #define AR5K_IFS0 0x8040
  1184. #define AR5K_IFS0_SIFS 0x000007ff
  1185. #define AR5K_IFS0_SIFS_S 0
  1186. #define AR5K_IFS0_DIFS 0x007ff800
  1187. #define AR5K_IFS0_DIFS_S 11
  1188. /*
  1189. * 5210 Second inter frame spacing register (IFS)
  1190. */
  1191. #define AR5K_IFS1 0x8044
  1192. #define AR5K_IFS1_PIFS 0x00000fff
  1193. #define AR5K_IFS1_PIFS_S 0
  1194. #define AR5K_IFS1_EIFS 0x03fff000
  1195. #define AR5K_IFS1_EIFS_S 12
  1196. #define AR5K_IFS1_CS_EN 0x04000000
  1197. #define AR5K_IFS1_CS_EN_S 26
  1198. /*
  1199. * CFP duration register
  1200. */
  1201. #define AR5K_CFP_DUR_5210 0x8048
  1202. #define AR5K_CFP_DUR_5211 0x8038
  1203. #define AR5K_CFP_DUR (ah->ah_version == AR5K_AR5210 ? \
  1204. AR5K_CFP_DUR_5210 : AR5K_CFP_DUR_5211)
  1205. /*
  1206. * Receive filter register
  1207. */
  1208. #define AR5K_RX_FILTER_5210 0x804c /* Register Address [5210] */
  1209. #define AR5K_RX_FILTER_5211 0x803c /* Register Address [5211+] */
  1210. #define AR5K_RX_FILTER (ah->ah_version == AR5K_AR5210 ? \
  1211. AR5K_RX_FILTER_5210 : AR5K_RX_FILTER_5211)
  1212. #define AR5K_RX_FILTER_UCAST 0x00000001 /* Don't filter unicast frames */
  1213. #define AR5K_RX_FILTER_MCAST 0x00000002 /* Don't filter multicast frames */
  1214. #define AR5K_RX_FILTER_BCAST 0x00000004 /* Don't filter broadcast frames */
  1215. #define AR5K_RX_FILTER_CONTROL 0x00000008 /* Don't filter control frames */
  1216. #define AR5K_RX_FILTER_BEACON 0x00000010 /* Don't filter beacon frames */
  1217. #define AR5K_RX_FILTER_PROM 0x00000020 /* Set promiscuous mode */
  1218. #define AR5K_RX_FILTER_XRPOLL 0x00000040 /* Don't filter XR poll frame [5212+] */
  1219. #define AR5K_RX_FILTER_PROBEREQ 0x00000080 /* Don't filter probe requests [5212+] */
  1220. #define AR5K_RX_FILTER_PHYERR_5212 0x00000100 /* Don't filter phy errors [5212+] */
  1221. #define AR5K_RX_FILTER_RADARERR_5212 0x00000200 /* Don't filter phy radar errors [5212+] */
  1222. #define AR5K_RX_FILTER_PHYERR_5211 0x00000040 /* [5211] */
  1223. #define AR5K_RX_FILTER_RADARERR_5211 0x00000080 /* [5211] */
  1224. #define AR5K_RX_FILTER_PHYERR \
  1225. ((ah->ah_version == AR5K_AR5211 ? \
  1226. AR5K_RX_FILTER_PHYERR_5211 : AR5K_RX_FILTER_PHYERR_5212))
  1227. #define AR5K_RX_FILTER_RADARERR \
  1228. ((ah->ah_version == AR5K_AR5211 ? \
  1229. AR5K_RX_FILTER_RADARERR_5211 : AR5K_RX_FILTER_RADARERR_5212))
  1230. /*
  1231. * Multicast filter register (lower 32 bits)
  1232. */
  1233. #define AR5K_MCAST_FILTER0_5210 0x8050
  1234. #define AR5K_MCAST_FILTER0_5211 0x8040
  1235. #define AR5K_MCAST_FILTER0 (ah->ah_version == AR5K_AR5210 ? \
  1236. AR5K_MCAST_FILTER0_5210 : AR5K_MCAST_FILTER0_5211)
  1237. /*
  1238. * Multicast filter register (higher 16 bits)
  1239. */
  1240. #define AR5K_MCAST_FILTER1_5210 0x8054
  1241. #define AR5K_MCAST_FILTER1_5211 0x8044
  1242. #define AR5K_MCAST_FILTER1 (ah->ah_version == AR5K_AR5210 ? \
  1243. AR5K_MCAST_FILTER1_5210 : AR5K_MCAST_FILTER1_5211)
  1244. /*
  1245. * Transmit mask register (lower 32 bits) [5210]
  1246. */
  1247. #define AR5K_TX_MASK0 0x8058
  1248. /*
  1249. * Transmit mask register (higher 16 bits) [5210]
  1250. */
  1251. #define AR5K_TX_MASK1 0x805c
  1252. /*
  1253. * Clear transmit mask [5210]
  1254. */
  1255. #define AR5K_CLR_TMASK 0x8060
  1256. /*
  1257. * Trigger level register (before transmission) [5210]
  1258. */
  1259. #define AR5K_TRIG_LVL 0x8064
  1260. /*
  1261. * PCU Diagnostic register
  1262. *
  1263. * Used for tweaking/diagnostics.
  1264. */
  1265. #define AR5K_DIAG_SW_5210 0x8068 /* Register Address [5210] */
  1266. #define AR5K_DIAG_SW_5211 0x8048 /* Register Address [5211+] */
  1267. #define AR5K_DIAG_SW (ah->ah_version == AR5K_AR5210 ? \
  1268. AR5K_DIAG_SW_5210 : AR5K_DIAG_SW_5211)
  1269. #define AR5K_DIAG_SW_DIS_WEP_ACK 0x00000001 /* Disable ACKs if WEP key is invalid */
  1270. #define AR5K_DIAG_SW_DIS_ACK 0x00000002 /* Disable ACKs */
  1271. #define AR5K_DIAG_SW_DIS_CTS 0x00000004 /* Disable CTSs */
  1272. #define AR5K_DIAG_SW_DIS_ENC 0x00000008 /* Disable HW encryption */
  1273. #define AR5K_DIAG_SW_DIS_DEC 0x00000010 /* Disable HW decryption */
  1274. #define AR5K_DIAG_SW_DIS_TX_5210 0x00000020 /* Disable transmit [5210] */
  1275. #define AR5K_DIAG_SW_DIS_RX_5210 0x00000040 /* Disable receive */
  1276. #define AR5K_DIAG_SW_DIS_RX_5211 0x00000020
  1277. #define AR5K_DIAG_SW_DIS_RX (ah->ah_version == AR5K_AR5210 ? \
  1278. AR5K_DIAG_SW_DIS_RX_5210 : AR5K_DIAG_SW_DIS_RX_5211)
  1279. #define AR5K_DIAG_SW_LOOP_BACK_5210 0x00000080 /* TX Data Loopback (i guess it goes with DIS_TX) [5210] */
  1280. #define AR5K_DIAG_SW_LOOP_BACK_5211 0x00000040
  1281. #define AR5K_DIAG_SW_LOOP_BACK (ah->ah_version == AR5K_AR5210 ? \
  1282. AR5K_DIAG_SW_LOOP_BACK_5210 : AR5K_DIAG_SW_LOOP_BACK_5211)
  1283. #define AR5K_DIAG_SW_CORR_FCS_5210 0x00000100 /* Generate invalid TX FCS */
  1284. #define AR5K_DIAG_SW_CORR_FCS_5211 0x00000080
  1285. #define AR5K_DIAG_SW_CORR_FCS (ah->ah_version == AR5K_AR5210 ? \
  1286. AR5K_DIAG_SW_CORR_FCS_5210 : AR5K_DIAG_SW_CORR_FCS_5211)
  1287. #define AR5K_DIAG_SW_CHAN_INFO_5210 0x00000200 /* Add 56 bytes of channel info before the frame data in the RX buffer */
  1288. #define AR5K_DIAG_SW_CHAN_INFO_5211 0x00000100
  1289. #define AR5K_DIAG_SW_CHAN_INFO (ah->ah_version == AR5K_AR5210 ? \
  1290. AR5K_DIAG_SW_CHAN_INFO_5210 : AR5K_DIAG_SW_CHAN_INFO_5211)
  1291. #define AR5K_DIAG_SW_EN_SCRAM_SEED_5210 0x00000400 /* Enable fixed scrambler seed */
  1292. #define AR5K_DIAG_SW_EN_SCRAM_SEED_5211 0x00000200
  1293. #define AR5K_DIAG_SW_EN_SCRAM_SEED (ah->ah_version == AR5K_AR5210 ? \
  1294. AR5K_DIAG_SW_EN_SCRAM_SEED_5210 : AR5K_DIAG_SW_EN_SCRAM_SEED_5211)
  1295. #define AR5K_DIAG_SW_ECO_ENABLE 0x00000400 /* [5211+] */
  1296. #define AR5K_DIAG_SW_SCVRAM_SEED 0x0003f800 /* [5210] */
  1297. #define AR5K_DIAG_SW_SCRAM_SEED_M 0x0001fc00 /* Scrambler seed mask */
  1298. #define AR5K_DIAG_SW_SCRAM_SEED_S 10
  1299. #define AR5K_DIAG_SW_DIS_SEQ_INC_5210 0x00040000 /* Disable seqnum increment (?)[5210] */
  1300. #define AR5K_DIAG_SW_FRAME_NV0_5210 0x00080000
  1301. #define AR5K_DIAG_SW_FRAME_NV0_5211 0x00020000 /* Accept frames of non-zero protocol number */
  1302. #define AR5K_DIAG_SW_FRAME_NV0 (ah->ah_version == AR5K_AR5210 ? \
  1303. AR5K_DIAG_SW_FRAME_NV0_5210 : AR5K_DIAG_SW_FRAME_NV0_5211)
  1304. #define AR5K_DIAG_SW_OBSPT_M 0x000c0000 /* Observation point select (?) */
  1305. #define AR5K_DIAG_SW_OBSPT_S 18
  1306. #define AR5K_DIAG_SW_RX_CLEAR_HIGH 0x00100000 /* Ignore carrier sense */
  1307. #define AR5K_DIAG_SW_IGNORE_CARR_SENSE 0x00200000 /* Ignore virtual carrier sense */
  1308. #define AR5K_DIAG_SW_CHANNEL_IDLE_HIGH 0x00400000 /* Force channel idle high */
  1309. #define AR5K_DIAG_SW_PHEAR_ME 0x00800000 /* ??? */
  1310. /*
  1311. * TSF (clock) register (lower 32 bits)
  1312. */
  1313. #define AR5K_TSF_L32_5210 0x806c
  1314. #define AR5K_TSF_L32_5211 0x804c
  1315. #define AR5K_TSF_L32 (ah->ah_version == AR5K_AR5210 ? \
  1316. AR5K_TSF_L32_5210 : AR5K_TSF_L32_5211)
  1317. /*
  1318. * TSF (clock) register (higher 32 bits)
  1319. */
  1320. #define AR5K_TSF_U32_5210 0x8070
  1321. #define AR5K_TSF_U32_5211 0x8050
  1322. #define AR5K_TSF_U32 (ah->ah_version == AR5K_AR5210 ? \
  1323. AR5K_TSF_U32_5210 : AR5K_TSF_U32_5211)
  1324. /*
  1325. * Last beacon timestamp register (Read Only)
  1326. */
  1327. #define AR5K_LAST_TSTP 0x8080
  1328. /*
  1329. * ADDAC test register [5211+]
  1330. */
  1331. #define AR5K_ADDAC_TEST 0x8054 /* Register Address */
  1332. #define AR5K_ADDAC_TEST_TXCONT 0x00000001 /* Test continuous tx */
  1333. #define AR5K_ADDAC_TEST_TST_MODE 0x00000002 /* Test mode */
  1334. #define AR5K_ADDAC_TEST_LOOP_EN 0x00000004 /* Enable loop */
  1335. #define AR5K_ADDAC_TEST_LOOP_LEN 0x00000008 /* Loop length (field) */
  1336. #define AR5K_ADDAC_TEST_USE_U8 0x00004000 /* Use upper 8 bits */
  1337. #define AR5K_ADDAC_TEST_MSB 0x00008000 /* State of MSB */
  1338. #define AR5K_ADDAC_TEST_TRIG_SEL 0x00010000 /* Trigger select */
  1339. #define AR5K_ADDAC_TEST_TRIG_PTY 0x00020000 /* Trigger polarity */
  1340. #define AR5K_ADDAC_TEST_RXCONT 0x00040000 /* Continuous capture */
  1341. #define AR5K_ADDAC_TEST_CAPTURE 0x00080000 /* Begin capture */
  1342. #define AR5K_ADDAC_TEST_TST_ARM 0x00100000 /* ARM rx buffer for capture */
  1343. /*
  1344. * Default antenna register [5211+]
  1345. */
  1346. #define AR5K_DEFAULT_ANTENNA 0x8058
  1347. /*
  1348. * Frame control QoS mask register (?) [5211+]
  1349. * (FC_QOS_MASK)
  1350. */
  1351. #define AR5K_FRAME_CTL_QOSM 0x805c
  1352. /*
  1353. * Seq mask register (?) [5211+]
  1354. */
  1355. #define AR5K_SEQ_MASK 0x8060
  1356. /*
  1357. * Retry count register [5210]
  1358. */
  1359. #define AR5K_RETRY_CNT 0x8084 /* Register Address [5210] */
  1360. #define AR5K_RETRY_CNT_SSH 0x0000003f /* Station short retry count (?) */
  1361. #define AR5K_RETRY_CNT_SLG 0x00000fc0 /* Station long retry count (?) */
  1362. /*
  1363. * Back-off status register [5210]
  1364. */
  1365. #define AR5K_BACKOFF 0x8088 /* Register Address [5210] */
  1366. #define AR5K_BACKOFF_CW 0x000003ff /* Backoff Contention Window (?) */
  1367. #define AR5K_BACKOFF_CNT 0x03ff0000 /* Backoff count (?) */
  1368. /*
  1369. * NAV register (current)
  1370. */
  1371. #define AR5K_NAV_5210 0x808c
  1372. #define AR5K_NAV_5211 0x8084
  1373. #define AR5K_NAV (ah->ah_version == AR5K_AR5210 ? \
  1374. AR5K_NAV_5210 : AR5K_NAV_5211)
  1375. /*
  1376. * MIB counters:
  1377. *
  1378. * max value is 0xc000, if this is reached we get a MIB interrupt.
  1379. * they can be controlled via AR5K_MIBC and are cleared on read.
  1380. */
  1381. /*
  1382. * RTS success (MIB counter)
  1383. */
  1384. #define AR5K_RTS_OK_5210 0x8090
  1385. #define AR5K_RTS_OK_5211 0x8088
  1386. #define AR5K_RTS_OK (ah->ah_version == AR5K_AR5210 ? \
  1387. AR5K_RTS_OK_5210 : AR5K_RTS_OK_5211)
  1388. /*
  1389. * RTS failure (MIB counter)
  1390. */
  1391. #define AR5K_RTS_FAIL_5210 0x8094
  1392. #define AR5K_RTS_FAIL_5211 0x808c
  1393. #define AR5K_RTS_FAIL (ah->ah_version == AR5K_AR5210 ? \
  1394. AR5K_RTS_FAIL_5210 : AR5K_RTS_FAIL_5211)
  1395. /*
  1396. * ACK failure (MIB counter)
  1397. */
  1398. #define AR5K_ACK_FAIL_5210 0x8098
  1399. #define AR5K_ACK_FAIL_5211 0x8090
  1400. #define AR5K_ACK_FAIL (ah->ah_version == AR5K_AR5210 ? \
  1401. AR5K_ACK_FAIL_5210 : AR5K_ACK_FAIL_5211)
  1402. /*
  1403. * FCS failure (MIB counter)
  1404. */
  1405. #define AR5K_FCS_FAIL_5210 0x809c
  1406. #define AR5K_FCS_FAIL_5211 0x8094
  1407. #define AR5K_FCS_FAIL (ah->ah_version == AR5K_AR5210 ? \
  1408. AR5K_FCS_FAIL_5210 : AR5K_FCS_FAIL_5211)
  1409. /*
  1410. * Beacon count register
  1411. */
  1412. #define AR5K_BEACON_CNT_5210 0x80a0
  1413. #define AR5K_BEACON_CNT_5211 0x8098
  1414. #define AR5K_BEACON_CNT (ah->ah_version == AR5K_AR5210 ? \
  1415. AR5K_BEACON_CNT_5210 : AR5K_BEACON_CNT_5211)
  1416. /*===5212 Specific PCU registers===*/
  1417. /*
  1418. * Transmit power control register
  1419. */
  1420. #define AR5K_TPC 0x80e8
  1421. #define AR5K_TPC_ACK 0x0000003f /* ack frames */
  1422. #define AR5K_TPC_ACK_S 0
  1423. #define AR5K_TPC_CTS 0x00003f00 /* cts frames */
  1424. #define AR5K_TPC_CTS_S 8
  1425. #define AR5K_TPC_CHIRP 0x003f0000 /* chirp frames */
  1426. #define AR5K_TPC_CHIRP_S 16
  1427. #define AR5K_TPC_DOPPLER 0x0f000000 /* doppler chirp span */
  1428. #define AR5K_TPC_DOPPLER_S 24
  1429. /*
  1430. * XR (eXtended Range) mode register
  1431. */
  1432. #define AR5K_XRMODE 0x80c0 /* Register Address */
  1433. #define AR5K_XRMODE_POLL_TYPE_M 0x0000003f /* Mask for Poll type (?) */
  1434. #define AR5K_XRMODE_POLL_TYPE_S 0
  1435. #define AR5K_XRMODE_POLL_SUBTYPE_M 0x0000003c /* Mask for Poll subtype (?) */
  1436. #define AR5K_XRMODE_POLL_SUBTYPE_S 2
  1437. #define AR5K_XRMODE_POLL_WAIT_ALL 0x00000080 /* Wait for poll */
  1438. #define AR5K_XRMODE_SIFS_DELAY 0x000fff00 /* Mask for SIFS delay */
  1439. #define AR5K_XRMODE_FRAME_HOLD_M 0xfff00000 /* Mask for frame hold (?) */
  1440. #define AR5K_XRMODE_FRAME_HOLD_S 20
  1441. /*
  1442. * XR delay register
  1443. */
  1444. #define AR5K_XRDELAY 0x80c4 /* Register Address */
  1445. #define AR5K_XRDELAY_SLOT_DELAY_M 0x0000ffff /* Mask for slot delay */
  1446. #define AR5K_XRDELAY_SLOT_DELAY_S 0
  1447. #define AR5K_XRDELAY_CHIRP_DELAY_M 0xffff0000 /* Mask for CHIRP data delay */
  1448. #define AR5K_XRDELAY_CHIRP_DELAY_S 16
  1449. /*
  1450. * XR timeout register
  1451. */
  1452. #define AR5K_XRTIMEOUT 0x80c8 /* Register Address */
  1453. #define AR5K_XRTIMEOUT_CHIRP_M 0x0000ffff /* Mask for CHIRP timeout */
  1454. #define AR5K_XRTIMEOUT_CHIRP_S 0
  1455. #define AR5K_XRTIMEOUT_POLL_M 0xffff0000 /* Mask for Poll timeout */
  1456. #define AR5K_XRTIMEOUT_POLL_S 16
  1457. /*
  1458. * XR chirp register
  1459. */
  1460. #define AR5K_XRCHIRP 0x80cc /* Register Address */
  1461. #define AR5K_XRCHIRP_SEND 0x00000001 /* Send CHIRP */
  1462. #define AR5K_XRCHIRP_GAP 0xffff0000 /* Mask for CHIRP gap (?) */
  1463. /*
  1464. * XR stomp register
  1465. */
  1466. #define AR5K_XRSTOMP 0x80d0 /* Register Address */
  1467. #define AR5K_XRSTOMP_TX 0x00000001 /* Stomp Tx (?) */
  1468. #define AR5K_XRSTOMP_RX 0x00000002 /* Stomp Rx (?) */
  1469. #define AR5K_XRSTOMP_TX_RSSI 0x00000004 /* Stomp Tx RSSI (?) */
  1470. #define AR5K_XRSTOMP_TX_BSSID 0x00000008 /* Stomp Tx BSSID (?) */
  1471. #define AR5K_XRSTOMP_DATA 0x00000010 /* Stomp data (?)*/
  1472. #define AR5K_XRSTOMP_RSSI_THRES 0x0000ff00 /* Mask for XR RSSI threshold */
  1473. /*
  1474. * First enhanced sleep register
  1475. */
  1476. #define AR5K_SLEEP0 0x80d4 /* Register Address */
  1477. #define AR5K_SLEEP0_NEXT_DTIM 0x0007ffff /* Mask for next DTIM (?) */
  1478. #define AR5K_SLEEP0_NEXT_DTIM_S 0
  1479. #define AR5K_SLEEP0_ASSUME_DTIM 0x00080000 /* Assume DTIM */
  1480. #define AR5K_SLEEP0_ENH_SLEEP_EN 0x00100000 /* Enable enhanced sleep control */
  1481. #define AR5K_SLEEP0_CABTO 0xff000000 /* Mask for CAB Time Out */
  1482. #define AR5K_SLEEP0_CABTO_S 24
  1483. /*
  1484. * Second enhanced sleep register
  1485. */
  1486. #define AR5K_SLEEP1 0x80d8 /* Register Address */
  1487. #define AR5K_SLEEP1_NEXT_TIM 0x0007ffff /* Mask for next TIM (?) */
  1488. #define AR5K_SLEEP1_NEXT_TIM_S 0
  1489. #define AR5K_SLEEP1_BEACON_TO 0xff000000 /* Mask for Beacon Time Out */
  1490. #define AR5K_SLEEP1_BEACON_TO_S 24
  1491. /*
  1492. * Third enhanced sleep register
  1493. */
  1494. #define AR5K_SLEEP2 0x80dc /* Register Address */
  1495. #define AR5K_SLEEP2_TIM_PER 0x0000ffff /* Mask for TIM period (?) */
  1496. #define AR5K_SLEEP2_TIM_PER_S 0
  1497. #define AR5K_SLEEP2_DTIM_PER 0xffff0000 /* Mask for DTIM period (?) */
  1498. #define AR5K_SLEEP2_DTIM_PER_S 16
  1499. /*
  1500. * TX power control (TPC) register
  1501. *
  1502. * XXX: PCDAC steps (0.5dBm) or dBm ?
  1503. *
  1504. */
  1505. #define AR5K_TXPC 0x80e8 /* Register Address */
  1506. #define AR5K_TXPC_ACK_M 0x0000003f /* ACK tx power */
  1507. #define AR5K_TXPC_ACK_S 0
  1508. #define AR5K_TXPC_CTS_M 0x00003f00 /* CTS tx power */
  1509. #define AR5K_TXPC_CTS_S 8
  1510. #define AR5K_TXPC_CHIRP_M 0x003f0000 /* CHIRP tx power */
  1511. #define AR5K_TXPC_CHIRP_S 16
  1512. #define AR5K_TXPC_DOPPLER 0x0f000000 /* Doppler chirp span (?) */
  1513. #define AR5K_TXPC_DOPPLER_S 24
  1514. /*
  1515. * Profile count registers
  1516. *
  1517. * These registers can be cleared and frozen with ATH5K_MIBC, but they do not
  1518. * generate a MIB interrupt.
  1519. * Instead of overflowing, they shift by one bit to the right. All registers
  1520. * shift together, i.e. when one reaches the max, all shift at the same time by
  1521. * one bit to the right. This way we should always get consistent values.
  1522. */
  1523. #define AR5K_PROFCNT_TX 0x80ec /* Tx count */
  1524. #define AR5K_PROFCNT_RX 0x80f0 /* Rx count */
  1525. #define AR5K_PROFCNT_RXCLR 0x80f4 /* Busy count */
  1526. #define AR5K_PROFCNT_CYCLE 0x80f8 /* Cycle counter */
  1527. /*
  1528. * Quiet period control registers
  1529. */
  1530. #define AR5K_QUIET_CTL1 0x80fc /* Register Address */
  1531. #define AR5K_QUIET_CTL1_NEXT_QT_TSF 0x0000ffff /* Next quiet period TSF (TU) */
  1532. #define AR5K_QUIET_CTL1_NEXT_QT_TSF_S 0
  1533. #define AR5K_QUIET_CTL1_QT_EN 0x00010000 /* Enable quiet period */
  1534. #define AR5K_QUIET_CTL1_ACK_CTS_EN 0x00020000 /* Send ACK/CTS during quiet period */
  1535. #define AR5K_QUIET_CTL2 0x8100 /* Register Address */
  1536. #define AR5K_QUIET_CTL2_QT_PER 0x0000ffff /* Mask for quiet period periodicity */
  1537. #define AR5K_QUIET_CTL2_QT_PER_S 0
  1538. #define AR5K_QUIET_CTL2_QT_DUR 0xffff0000 /* Mask for quiet period duration */
  1539. #define AR5K_QUIET_CTL2_QT_DUR_S 16
  1540. /*
  1541. * TSF parameter register
  1542. */
  1543. #define AR5K_TSF_PARM 0x8104 /* Register Address */
  1544. #define AR5K_TSF_PARM_INC 0x000000ff /* Mask for TSF increment */
  1545. #define AR5K_TSF_PARM_INC_S 0
  1546. /*
  1547. * QoS NOACK policy
  1548. */
  1549. #define AR5K_QOS_NOACK 0x8108 /* Register Address */
  1550. #define AR5K_QOS_NOACK_2BIT_VALUES 0x0000000f /* ??? */
  1551. #define AR5K_QOS_NOACK_2BIT_VALUES_S 0
  1552. #define AR5K_QOS_NOACK_BIT_OFFSET 0x00000070 /* ??? */
  1553. #define AR5K_QOS_NOACK_BIT_OFFSET_S 4
  1554. #define AR5K_QOS_NOACK_BYTE_OFFSET 0x00000180 /* ??? */
  1555. #define AR5K_QOS_NOACK_BYTE_OFFSET_S 7
  1556. /*
  1557. * PHY error filter register
  1558. */
  1559. #define AR5K_PHY_ERR_FIL 0x810c
  1560. #define AR5K_PHY_ERR_FIL_RADAR 0x00000020 /* Radar signal */
  1561. #define AR5K_PHY_ERR_FIL_OFDM 0x00020000 /* OFDM false detect (ANI) */
  1562. #define AR5K_PHY_ERR_FIL_CCK 0x02000000 /* CCK false detect (ANI) */
  1563. /*
  1564. * XR latency register
  1565. */
  1566. #define AR5K_XRLAT_TX 0x8110
  1567. /*
  1568. * ACK SIFS register
  1569. */
  1570. #define AR5K_ACKSIFS 0x8114 /* Register Address */
  1571. #define AR5K_ACKSIFS_INC 0x00000000 /* ACK SIFS Increment (field) */
  1572. /*
  1573. * MIC QoS control register (?)
  1574. */
  1575. #define AR5K_MIC_QOS_CTL 0x8118 /* Register Address */
  1576. #define AR5K_MIC_QOS_CTL_OFF(_n) (1 << (_n * 2))
  1577. #define AR5K_MIC_QOS_CTL_MQ_EN 0x00010000 /* Enable MIC QoS */
  1578. /*
  1579. * MIC QoS select register (?)
  1580. */
  1581. #define AR5K_MIC_QOS_SEL 0x811c
  1582. #define AR5K_MIC_QOS_SEL_OFF(_n) (1 << (_n * 4))
  1583. /*
  1584. * Misc mode control register (?)
  1585. */
  1586. #define AR5K_MISC_MODE 0x8120 /* Register Address */
  1587. #define AR5K_MISC_MODE_FBSSID_MATCH 0x00000001 /* Force BSSID match */
  1588. #define AR5K_MISC_MODE_ACKSIFS_MEM 0x00000002 /* ACK SIFS memory (?) */
  1589. #define AR5K_MISC_MODE_COMBINED_MIC 0x00000004 /* use rx/tx MIC key */
  1590. /* more bits */
  1591. /*
  1592. * OFDM Filter counter
  1593. */
  1594. #define AR5K_OFDM_FIL_CNT 0x8124
  1595. /*
  1596. * CCK Filter counter
  1597. */
  1598. #define AR5K_CCK_FIL_CNT 0x8128
  1599. /*
  1600. * PHY Error Counters (same masks as AR5K_PHY_ERR_FIL)
  1601. */
  1602. #define AR5K_PHYERR_CNT1 0x812c
  1603. #define AR5K_PHYERR_CNT1_MASK 0x8130
  1604. #define AR5K_PHYERR_CNT2 0x8134
  1605. #define AR5K_PHYERR_CNT2_MASK 0x8138
  1606. /* if the PHY Error Counters reach this maximum, we get MIB interrupts */
  1607. #define ATH5K_PHYERR_CNT_MAX 0x00c00000
  1608. /*
  1609. * TSF Threshold register (?)
  1610. */
  1611. #define AR5K_TSF_THRES 0x813c
  1612. /*
  1613. * TODO: Wake On Wireless registers
  1614. * Range: 0x8147 - 0x818c
  1615. */
  1616. /*
  1617. * Rate -> ACK SIFS mapping table (32 entries)
  1618. */
  1619. #define AR5K_RATE_ACKSIFS_BASE 0x8680 /* Register Address */
  1620. #define AR5K_RATE_ACKSIFS(_n) (AR5K_RATE_ACKSIFS_BSE + ((_n) << 2))
  1621. #define AR5K_RATE_ACKSIFS_NORMAL 0x00000001 /* Normal SIFS (field) */
  1622. #define AR5K_RATE_ACKSIFS_TURBO 0x00000400 /* Turbo SIFS (field) */
  1623. /*
  1624. * Rate -> duration mapping table (32 entries)
  1625. */
  1626. #define AR5K_RATE_DUR_BASE 0x8700
  1627. #define AR5K_RATE_DUR(_n) (AR5K_RATE_DUR_BASE + ((_n) << 2))
  1628. /*
  1629. * Rate -> db mapping table
  1630. * (8 entries, each one has 4 8bit fields)
  1631. */
  1632. #define AR5K_RATE2DB_BASE 0x87c0
  1633. #define AR5K_RATE2DB(_n) (AR5K_RATE2DB_BASE + ((_n) << 2))
  1634. /*
  1635. * db -> Rate mapping table
  1636. * (8 entries, each one has 4 8bit fields)
  1637. */
  1638. #define AR5K_DB2RATE_BASE 0x87e0
  1639. #define AR5K_DB2RATE(_n) (AR5K_DB2RATE_BASE + ((_n) << 2))
  1640. /*===5212 end===*/
  1641. #define AR5K_KEYTABLE_SIZE_5210 64
  1642. #define AR5K_KEYTABLE_SIZE_5211 128
  1643. /*===PHY REGISTERS===*/
  1644. /*
  1645. * PHY registers start
  1646. */
  1647. #define AR5K_PHY_BASE 0x9800
  1648. #define AR5K_PHY(_n) (AR5K_PHY_BASE + ((_n) << 2))
  1649. /*
  1650. * TST_2 (Misc config parameters)
  1651. */
  1652. #define AR5K_PHY_TST2 0x9800 /* Register Address */
  1653. #define AR5K_PHY_TST2_TRIG_SEL 0x00000007 /* Trigger select (?)*/
  1654. #define AR5K_PHY_TST2_TRIG 0x00000010 /* Trigger (?) */
  1655. #define AR5K_PHY_TST2_CBUS_MODE 0x00000060 /* Cardbus mode (?) */
  1656. #define AR5K_PHY_TST2_CLK32 0x00000400 /* CLK_OUT is CLK32 (32kHz external) */
  1657. #define AR5K_PHY_TST2_CHANCOR_DUMP_EN 0x00000800 /* Enable Chancor dump (?) */
  1658. #define AR5K_PHY_TST2_EVEN_CHANCOR_DUMP 0x00001000 /* Even Chancor dump (?) */
  1659. #define AR5K_PHY_TST2_RFSILENT_EN 0x00002000 /* Enable RFSILENT */
  1660. #define AR5K_PHY_TST2_ALT_RFDATA 0x00004000 /* Alternate RFDATA (5-2GHz switch ?) */
  1661. #define AR5K_PHY_TST2_MINI_OBS_EN 0x00008000 /* Enable mini OBS (?) */
  1662. #define AR5K_PHY_TST2_RX2_IS_RX5_INV 0x00010000 /* 2GHz rx path is the 5GHz path inverted (?) */
  1663. #define AR5K_PHY_TST2_SLOW_CLK160 0x00020000 /* Slow CLK160 (?) */
  1664. #define AR5K_PHY_TST2_AGC_OBS_SEL_3 0x00040000 /* AGC OBS Select 3 (?) */
  1665. #define AR5K_PHY_TST2_BBB_OBS_SEL 0x00080000 /* BB OBS Select (field ?) */
  1666. #define AR5K_PHY_TST2_ADC_OBS_SEL 0x00800000 /* ADC OBS Select (field ?) */
  1667. #define AR5K_PHY_TST2_RX_CLR_SEL 0x08000000 /* RX Clear Select (?) */
  1668. #define AR5K_PHY_TST2_FORCE_AGC_CLR 0x10000000 /* Force AGC clear (?) */
  1669. #define AR5K_PHY_SHIFT_2GHZ 0x00004007 /* Used to access 2GHz radios */
  1670. #define AR5K_PHY_SHIFT_5GHZ 0x00000007 /* Used to access 5GHz radios (default) */
  1671. /*
  1672. * PHY frame control register [5110] /turbo mode register [5111+]
  1673. *
  1674. * There is another frame control register for [5111+]
  1675. * at address 0x9944 (see below) but the 2 first flags
  1676. * are common here between 5110 frame control register
  1677. * and [5111+] turbo mode register, so this also works as
  1678. * a "turbo mode register" for 5110. We treat this one as
  1679. * a frame control register for 5110 below.
  1680. */
  1681. #define AR5K_PHY_TURBO 0x9804 /* Register Address */
  1682. #define AR5K_PHY_TURBO_MODE 0x00000001 /* Enable turbo mode */
  1683. #define AR5K_PHY_TURBO_SHORT 0x00000002 /* Set short symbols to turbo mode */
  1684. #define AR5K_PHY_TURBO_MIMO 0x00000004 /* Set turbo for mimo */
  1685. /*
  1686. * PHY agility command register
  1687. * (aka TST_1)
  1688. */
  1689. #define AR5K_PHY_AGC 0x9808 /* Register Address */
  1690. #define AR5K_PHY_TST1 0x9808
  1691. #define AR5K_PHY_AGC_DISABLE 0x08000000 /* Disable AGC to A2 (?)*/
  1692. #define AR5K_PHY_TST1_TXHOLD 0x00003800 /* Set tx hold (?) */
  1693. #define AR5K_PHY_TST1_TXSRC_SRC 0x00000002 /* Used with bit 7 (?) */
  1694. #define AR5K_PHY_TST1_TXSRC_SRC_S 1
  1695. #define AR5K_PHY_TST1_TXSRC_ALT 0x00000080 /* Set input to tsdac (?) */
  1696. #define AR5K_PHY_TST1_TXSRC_ALT_S 7
  1697. /*
  1698. * PHY timing register 3 [5112+]
  1699. */
  1700. #define AR5K_PHY_TIMING_3 0x9814
  1701. #define AR5K_PHY_TIMING_3_DSC_MAN 0xfffe0000
  1702. #define AR5K_PHY_TIMING_3_DSC_MAN_S 17
  1703. #define AR5K_PHY_TIMING_3_DSC_EXP 0x0001e000
  1704. #define AR5K_PHY_TIMING_3_DSC_EXP_S 13
  1705. /*
  1706. * PHY chip revision register
  1707. */
  1708. #define AR5K_PHY_CHIP_ID 0x9818
  1709. /*
  1710. * PHY activation register
  1711. */
  1712. #define AR5K_PHY_ACT 0x981c /* Register Address */
  1713. #define AR5K_PHY_ACT_ENABLE 0x00000001 /* Activate PHY */
  1714. #define AR5K_PHY_ACT_DISABLE 0x00000002 /* Deactivate PHY */
  1715. /*
  1716. * PHY RF control registers
  1717. */
  1718. #define AR5K_PHY_RF_CTL2 0x9824 /* Register Address */
  1719. #define AR5K_PHY_RF_CTL2_TXF2TXD_START 0x0000000f /* TX frame to TX data start */
  1720. #define AR5K_PHY_RF_CTL2_TXF2TXD_START_S 0
  1721. #define AR5K_PHY_RF_CTL3 0x9828 /* Register Address */
  1722. #define AR5K_PHY_RF_CTL3_TXE2XLNA_ON 0x0000ff00 /* TX end to XLNA on */
  1723. #define AR5K_PHY_RF_CTL3_TXE2XLNA_ON_S 8
  1724. #define AR5K_PHY_ADC_CTL 0x982c
  1725. #define AR5K_PHY_ADC_CTL_INBUFGAIN_OFF 0x00000003
  1726. #define AR5K_PHY_ADC_CTL_INBUFGAIN_OFF_S 0
  1727. #define AR5K_PHY_ADC_CTL_PWD_DAC_OFF 0x00002000
  1728. #define AR5K_PHY_ADC_CTL_PWD_BAND_GAP_OFF 0x00004000
  1729. #define AR5K_PHY_ADC_CTL_PWD_ADC_OFF 0x00008000
  1730. #define AR5K_PHY_ADC_CTL_INBUFGAIN_ON 0x00030000
  1731. #define AR5K_PHY_ADC_CTL_INBUFGAIN_ON_S 16
  1732. #define AR5K_PHY_RF_CTL4 0x9834 /* Register Address */
  1733. #define AR5K_PHY_RF_CTL4_TXF2XPA_A_ON 0x00000001 /* TX frame to XPA A on (field) */
  1734. #define AR5K_PHY_RF_CTL4_TXF2XPA_B_ON 0x00000100 /* TX frame to XPA B on (field) */
  1735. #define AR5K_PHY_RF_CTL4_TXE2XPA_A_OFF 0x00010000 /* TX end to XPA A off (field) */
  1736. #define AR5K_PHY_RF_CTL4_TXE2XPA_B_OFF 0x01000000 /* TX end to XPA B off (field) */
  1737. /*
  1738. * Pre-Amplifier control register
  1739. * (XPA -> external pre-amplifier)
  1740. */
  1741. #define AR5K_PHY_PA_CTL 0x9838 /* Register Address */
  1742. #define AR5K_PHY_PA_CTL_XPA_A_HI 0x00000001 /* XPA A high (?) */
  1743. #define AR5K_PHY_PA_CTL_XPA_B_HI 0x00000002 /* XPA B high (?) */
  1744. #define AR5K_PHY_PA_CTL_XPA_A_EN 0x00000004 /* Enable XPA A */
  1745. #define AR5K_PHY_PA_CTL_XPA_B_EN 0x00000008 /* Enable XPA B */
  1746. /*
  1747. * PHY settling register
  1748. */
  1749. #define AR5K_PHY_SETTLING 0x9844 /* Register Address */
  1750. #define AR5K_PHY_SETTLING_AGC 0x0000007f /* AGC settling time */
  1751. #define AR5K_PHY_SETTLING_AGC_S 0
  1752. #define AR5K_PHY_SETTLING_SWITCH 0x00003f80 /* Switch settling time */
  1753. #define AR5K_PHY_SETTLING_SWITCH_S 7
  1754. /*
  1755. * PHY Gain registers
  1756. */
  1757. #define AR5K_PHY_GAIN 0x9848 /* Register Address */
  1758. #define AR5K_PHY_GAIN_TXRX_ATTEN 0x0003f000 /* TX-RX Attenuation */
  1759. #define AR5K_PHY_GAIN_TXRX_ATTEN_S 12
  1760. #define AR5K_PHY_GAIN_TXRX_RF_MAX 0x007c0000
  1761. #define AR5K_PHY_GAIN_TXRX_RF_MAX_S 18
  1762. #define AR5K_PHY_GAIN_OFFSET 0x984c /* Register Address */
  1763. #define AR5K_PHY_GAIN_OFFSET_RXTX_FLAG 0x00020000 /* RX-TX flag (?) */
  1764. /*
  1765. * Desired ADC/PGA size register
  1766. * (for more infos read ANI patent)
  1767. */
  1768. #define AR5K_PHY_DESIRED_SIZE 0x9850 /* Register Address */
  1769. #define AR5K_PHY_DESIRED_SIZE_ADC 0x000000ff /* ADC desired size */
  1770. #define AR5K_PHY_DESIRED_SIZE_ADC_S 0
  1771. #define AR5K_PHY_DESIRED_SIZE_PGA 0x0000ff00 /* PGA desired size */
  1772. #define AR5K_PHY_DESIRED_SIZE_PGA_S 8
  1773. #define AR5K_PHY_DESIRED_SIZE_TOT 0x0ff00000 /* Total desired size */
  1774. #define AR5K_PHY_DESIRED_SIZE_TOT_S 20
  1775. /*
  1776. * PHY signal register
  1777. * (for more infos read ANI patent)
  1778. */
  1779. #define AR5K_PHY_SIG 0x9858 /* Register Address */
  1780. #define AR5K_PHY_SIG_FIRSTEP 0x0003f000 /* FIRSTEP */
  1781. #define AR5K_PHY_SIG_FIRSTEP_S 12
  1782. #define AR5K_PHY_SIG_FIRPWR 0x03fc0000 /* FIPWR */
  1783. #define AR5K_PHY_SIG_FIRPWR_S 18
  1784. /*
  1785. * PHY coarse agility control register
  1786. * (for more infos read ANI patent)
  1787. */
  1788. #define AR5K_PHY_AGCCOARSE 0x985c /* Register Address */
  1789. #define AR5K_PHY_AGCCOARSE_LO 0x00007f80 /* AGC Coarse low */
  1790. #define AR5K_PHY_AGCCOARSE_LO_S 7
  1791. #define AR5K_PHY_AGCCOARSE_HI 0x003f8000 /* AGC Coarse high */
  1792. #define AR5K_PHY_AGCCOARSE_HI_S 15
  1793. /*
  1794. * PHY agility control register
  1795. */
  1796. #define AR5K_PHY_AGCCTL 0x9860 /* Register address */
  1797. #define AR5K_PHY_AGCCTL_CAL 0x00000001 /* Enable PHY calibration */
  1798. #define AR5K_PHY_AGCCTL_NF 0x00000002 /* Enable Noise Floor calibration */
  1799. #define AR5K_PHY_AGCCTL_OFDM_DIV_DIS 0x00000008 /* Disable antenna diversity on OFDM modes */
  1800. #define AR5K_PHY_AGCCTL_NF_EN 0x00008000 /* Enable nf calibration to happen (?) */
  1801. #define AR5K_PHY_AGCTL_FLTR_CAL 0x00010000 /* Allow filter calibration (?) */
  1802. #define AR5K_PHY_AGCCTL_NF_NOUPDATE 0x00020000 /* Don't update nf automatically */
  1803. /*
  1804. * PHY noise floor status register (CCA = Clear Channel Assessment)
  1805. */
  1806. #define AR5K_PHY_NF 0x9864 /* Register address */
  1807. #define AR5K_PHY_NF_M 0x000001ff /* Noise floor, written to hardware in 1/2 dBm units */
  1808. #define AR5K_PHY_NF_SVAL(_n) (((_n) & AR5K_PHY_NF_M) | (1 << 9))
  1809. #define AR5K_PHY_NF_THRESH62 0x0007f000 /* Thresh62 -check ANI patent- (field) */
  1810. #define AR5K_PHY_NF_THRESH62_S 12
  1811. #define AR5K_PHY_NF_MINCCA_PWR 0x0ff80000 /* Minimum measured noise level, read from hardware in 1 dBm units */
  1812. #define AR5K_PHY_NF_MINCCA_PWR_S 19
  1813. /*
  1814. * PHY ADC saturation register [5110]
  1815. */
  1816. #define AR5K_PHY_ADCSAT 0x9868
  1817. #define AR5K_PHY_ADCSAT_ICNT 0x0001f800
  1818. #define AR5K_PHY_ADCSAT_ICNT_S 11
  1819. #define AR5K_PHY_ADCSAT_THR 0x000007e0
  1820. #define AR5K_PHY_ADCSAT_THR_S 5
  1821. /*
  1822. * PHY Weak ofdm signal detection threshold registers (ANI) [5212+]
  1823. */
  1824. /* High thresholds */
  1825. #define AR5K_PHY_WEAK_OFDM_HIGH_THR 0x9868
  1826. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_COUNT 0x0000001f
  1827. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_COUNT_S 0
  1828. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M1 0x00fe0000
  1829. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M1_S 17
  1830. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2 0x7f000000
  1831. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_S 24
  1832. /* Low thresholds */
  1833. #define AR5K_PHY_WEAK_OFDM_LOW_THR 0x986c
  1834. #define AR5K_PHY_WEAK_OFDM_LOW_THR_SELFCOR_EN 0x00000001
  1835. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_COUNT 0x00003f00
  1836. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_COUNT_S 8
  1837. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M1 0x001fc000
  1838. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M1_S 14
  1839. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M2 0x0fe00000
  1840. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_S 21
  1841. /*
  1842. * PHY sleep registers [5112+]
  1843. */
  1844. #define AR5K_PHY_SCR 0x9870
  1845. #define AR5K_PHY_SLMT 0x9874
  1846. #define AR5K_PHY_SLMT_32MHZ 0x0000007f
  1847. #define AR5K_PHY_SCAL 0x9878
  1848. #define AR5K_PHY_SCAL_32MHZ 0x0000000e
  1849. #define AR5K_PHY_SCAL_32MHZ_5311 0x00000008
  1850. #define AR5K_PHY_SCAL_32MHZ_2417 0x0000000a
  1851. #define AR5K_PHY_SCAL_32MHZ_HB63 0x00000032
  1852. /*
  1853. * PHY PLL (Phase Locked Loop) control register
  1854. */
  1855. #define AR5K_PHY_PLL 0x987c
  1856. #define AR5K_PHY_PLL_20MHZ 0x00000013 /* For half rate (?) */
  1857. /* 40MHz -> 5GHz band */
  1858. #define AR5K_PHY_PLL_40MHZ_5211 0x00000018
  1859. #define AR5K_PHY_PLL_40MHZ_5212 0x000000aa
  1860. #define AR5K_PHY_PLL_40MHZ_5413 0x00000004
  1861. #define AR5K_PHY_PLL_40MHZ (ah->ah_version == AR5K_AR5211 ? \
  1862. AR5K_PHY_PLL_40MHZ_5211 : AR5K_PHY_PLL_40MHZ_5212)
  1863. /* 44MHz -> 2.4GHz band */
  1864. #define AR5K_PHY_PLL_44MHZ_5211 0x00000019
  1865. #define AR5K_PHY_PLL_44MHZ_5212 0x000000ab
  1866. #define AR5K_PHY_PLL_44MHZ (ah->ah_version == AR5K_AR5211 ? \
  1867. AR5K_PHY_PLL_44MHZ_5211 : AR5K_PHY_PLL_44MHZ_5212)
  1868. #define AR5K_PHY_PLL_RF5111 0x00000000
  1869. #define AR5K_PHY_PLL_RF5112 0x00000040
  1870. #define AR5K_PHY_PLL_HALF_RATE 0x00000100
  1871. #define AR5K_PHY_PLL_QUARTER_RATE 0x00000200
  1872. /*
  1873. * RF Buffer register
  1874. *
  1875. * It's obvious from the code that 0x989c is the buffer register but
  1876. * for the other special registers that we write to after sending each
  1877. * packet, i have no idea. So I'll name them BUFFER_CONTROL_X registers
  1878. * for now. It's interesting that they are also used for some other operations.
  1879. */
  1880. #define AR5K_RF_BUFFER 0x989c
  1881. #define AR5K_RF_BUFFER_CONTROL_0 0x98c0 /* Channel on 5110 */
  1882. #define AR5K_RF_BUFFER_CONTROL_1 0x98c4 /* Bank 7 on 5112 */
  1883. #define AR5K_RF_BUFFER_CONTROL_2 0x98cc /* Bank 7 on 5111 */
  1884. #define AR5K_RF_BUFFER_CONTROL_3 0x98d0 /* Bank 2 on 5112 */
  1885. /* Channel set on 5111 */
  1886. /* Used to read radio revision*/
  1887. #define AR5K_RF_BUFFER_CONTROL_4 0x98d4 /* RF Stage register on 5110 */
  1888. /* Bank 0,1,2,6 on 5111 */
  1889. /* Bank 1 on 5112 */
  1890. /* Used during activation on 5111 */
  1891. #define AR5K_RF_BUFFER_CONTROL_5 0x98d8 /* Bank 3 on 5111 */
  1892. /* Used during activation on 5111 */
  1893. /* Channel on 5112 */
  1894. /* Bank 6 on 5112 */
  1895. #define AR5K_RF_BUFFER_CONTROL_6 0x98dc /* Bank 3 on 5112 */
  1896. /*
  1897. * PHY RF stage register [5210]
  1898. */
  1899. #define AR5K_PHY_RFSTG 0x98d4
  1900. #define AR5K_PHY_RFSTG_DISABLE 0x00000021
  1901. /*
  1902. * BIN masks (?)
  1903. */
  1904. #define AR5K_PHY_BIN_MASK_1 0x9900
  1905. #define AR5K_PHY_BIN_MASK_2 0x9904
  1906. #define AR5K_PHY_BIN_MASK_3 0x9908
  1907. #define AR5K_PHY_BIN_MASK_CTL 0x990c
  1908. #define AR5K_PHY_BIN_MASK_CTL_MASK_4 0x00003fff
  1909. #define AR5K_PHY_BIN_MASK_CTL_MASK_4_S 0
  1910. #define AR5K_PHY_BIN_MASK_CTL_RATE 0xff000000
  1911. #define AR5K_PHY_BIN_MASK_CTL_RATE_S 24
  1912. /*
  1913. * PHY Antenna control register
  1914. */
  1915. #define AR5K_PHY_ANT_CTL 0x9910 /* Register Address */
  1916. #define AR5K_PHY_ANT_CTL_TXRX_EN 0x00000001 /* Enable TX/RX (?) */
  1917. #define AR5K_PHY_ANT_CTL_SECTORED_ANT 0x00000004 /* Sectored Antenna */
  1918. #define AR5K_PHY_ANT_CTL_HITUNE5 0x00000008 /* Hitune5 (?) */
  1919. #define AR5K_PHY_ANT_CTL_SWTABLE_IDLE 0x000003f0 /* Switch table idle (?) */
  1920. #define AR5K_PHY_ANT_CTL_SWTABLE_IDLE_S 4
  1921. /*
  1922. * PHY receiver delay register [5111+]
  1923. */
  1924. #define AR5K_PHY_RX_DELAY 0x9914 /* Register Address */
  1925. #define AR5K_PHY_RX_DELAY_M 0x00003fff /* Mask for RX activate to receive delay (/100ns) */
  1926. /*
  1927. * PHY max rx length register (?) [5111]
  1928. */
  1929. #define AR5K_PHY_MAX_RX_LEN 0x991c
  1930. /*
  1931. * PHY timing register 4
  1932. * I(nphase)/Q(adrature) calibration register [5111+]
  1933. */
  1934. #define AR5K_PHY_IQ 0x9920 /* Register Address */
  1935. #define AR5K_PHY_IQ_CORR_Q_Q_COFF 0x0000001f /* Mask for q correction info */
  1936. #define AR5K_PHY_IQ_CORR_Q_Q_COFF_S 0
  1937. #define AR5K_PHY_IQ_CORR_Q_I_COFF 0x000007e0 /* Mask for i correction info */
  1938. #define AR5K_PHY_IQ_CORR_Q_I_COFF_S 5
  1939. #define AR5K_PHY_IQ_CORR_ENABLE 0x00000800 /* Enable i/q correction */
  1940. #define AR5K_PHY_IQ_CAL_NUM_LOG_MAX 0x0000f000 /* Mask for max number of samples in log scale */
  1941. #define AR5K_PHY_IQ_CAL_NUM_LOG_MAX_S 12
  1942. #define AR5K_PHY_IQ_RUN 0x00010000 /* Run i/q calibration */
  1943. #define AR5K_PHY_IQ_USE_PT_DF 0x00020000 /* Use pilot track df (?) */
  1944. #define AR5K_PHY_IQ_EARLY_TRIG_THR 0x00200000 /* Early trigger threshold (?) (field) */
  1945. #define AR5K_PHY_IQ_PILOT_MASK_EN 0x10000000 /* Enable pilot mask (?) */
  1946. #define AR5K_PHY_IQ_CHAN_MASK_EN 0x20000000 /* Enable channel mask (?) */
  1947. #define AR5K_PHY_IQ_SPUR_FILT_EN 0x40000000 /* Enable spur filter */
  1948. #define AR5K_PHY_IQ_SPUR_RSSI_EN 0x80000000 /* Enable spur rssi */
  1949. /*
  1950. * PHY timing register 5
  1951. * OFDM Self-correlator Cyclic RSSI threshold params
  1952. * (Check out bb_cycpwr_thr1 on ANI patent)
  1953. */
  1954. #define AR5K_PHY_OFDM_SELFCORR 0x9924 /* Register Address */
  1955. #define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1_EN 0x00000001 /* Enable cyclic RSSI thr 1 */
  1956. #define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1 0x000000fe /* Mask for Cyclic RSSI threshold 1 */
  1957. #define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1_S 1
  1958. #define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR3 0x00000100 /* Cyclic RSSI threshold 3 (field) (?) */
  1959. #define AR5K_PHY_OFDM_SELFCORR_RSSI_1ATHR_EN 0x00008000 /* Enable 1A RSSI threshold (?) */
  1960. #define AR5K_PHY_OFDM_SELFCORR_RSSI_1ATHR 0x00010000 /* 1A RSSI threshold (field) (?) */
  1961. #define AR5K_PHY_OFDM_SELFCORR_LSCTHR_HIRSSI 0x00800000 /* Long sc threshold hi rssi (?) */
  1962. /*
  1963. * PHY-only warm reset register
  1964. */
  1965. #define AR5K_PHY_WARM_RESET 0x9928
  1966. /*
  1967. * PHY-only control register
  1968. */
  1969. #define AR5K_PHY_CTL 0x992c /* Register Address */
  1970. #define AR5K_PHY_CTL_RX_DRAIN_RATE 0x00000001 /* RX drain rate (?) */
  1971. #define AR5K_PHY_CTL_LATE_TX_SIG_SYM 0x00000002 /* Late tx signal symbol (?) */
  1972. #define AR5K_PHY_CTL_GEN_SCRAMBLER 0x00000004 /* Generate scrambler */
  1973. #define AR5K_PHY_CTL_TX_ANT_SEL 0x00000008 /* TX antenna select */
  1974. #define AR5K_PHY_CTL_TX_ANT_STATIC 0x00000010 /* Static TX antenna */
  1975. #define AR5K_PHY_CTL_RX_ANT_SEL 0x00000020 /* RX antenna select */
  1976. #define AR5K_PHY_CTL_RX_ANT_STATIC 0x00000040 /* Static RX antenna */
  1977. #define AR5K_PHY_CTL_LOW_FREQ_SLE_EN 0x00000080 /* Enable low freq sleep */
  1978. /*
  1979. * PHY PAPD probe register [5111+]
  1980. */
  1981. #define AR5K_PHY_PAPD_PROBE 0x9930
  1982. #define AR5K_PHY_PAPD_PROBE_SH_HI_PAR 0x00000001
  1983. #define AR5K_PHY_PAPD_PROBE_PCDAC_BIAS 0x00000002
  1984. #define AR5K_PHY_PAPD_PROBE_COMP_GAIN 0x00000040
  1985. #define AR5K_PHY_PAPD_PROBE_TXPOWER 0x00007e00
  1986. #define AR5K_PHY_PAPD_PROBE_TXPOWER_S 9
  1987. #define AR5K_PHY_PAPD_PROBE_TX_NEXT 0x00008000
  1988. #define AR5K_PHY_PAPD_PROBE_PREDIST_EN 0x00010000
  1989. #define AR5K_PHY_PAPD_PROBE_TYPE 0x01800000 /* [5112+] */
  1990. #define AR5K_PHY_PAPD_PROBE_TYPE_S 23
  1991. #define AR5K_PHY_PAPD_PROBE_TYPE_OFDM 0
  1992. #define AR5K_PHY_PAPD_PROBE_TYPE_XR 1
  1993. #define AR5K_PHY_PAPD_PROBE_TYPE_CCK 2
  1994. #define AR5K_PHY_PAPD_PROBE_GAINF 0xfe000000
  1995. #define AR5K_PHY_PAPD_PROBE_GAINF_S 25
  1996. #define AR5K_PHY_PAPD_PROBE_INI_5111 0x00004883 /* [5212+] */
  1997. #define AR5K_PHY_PAPD_PROBE_INI_5112 0x00004882 /* [5212+] */
  1998. /*
  1999. * PHY TX rate power registers [5112+]
  2000. */
  2001. #define AR5K_PHY_TXPOWER_RATE1 0x9934
  2002. #define AR5K_PHY_TXPOWER_RATE2 0x9938
  2003. #define AR5K_PHY_TXPOWER_RATE_MAX 0x993c
  2004. #define AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE 0x00000040
  2005. #define AR5K_PHY_TXPOWER_RATE3 0xa234
  2006. #define AR5K_PHY_TXPOWER_RATE4 0xa238
  2007. /*
  2008. * PHY frame control register [5111+]
  2009. */
  2010. #define AR5K_PHY_FRAME_CTL_5210 0x9804
  2011. #define AR5K_PHY_FRAME_CTL_5211 0x9944
  2012. #define AR5K_PHY_FRAME_CTL (ah->ah_version == AR5K_AR5210 ? \
  2013. AR5K_PHY_FRAME_CTL_5210 : AR5K_PHY_FRAME_CTL_5211)
  2014. /*---[5111+]---*/
  2015. #define AR5K_PHY_FRAME_CTL_WIN_LEN 0x00000003 /* Force window length (?) */
  2016. #define AR5K_PHY_FRAME_CTL_WIN_LEN_S 0
  2017. #define AR5K_PHY_FRAME_CTL_TX_CLIP 0x00000038 /* Mask for tx clip (?) */
  2018. #define AR5K_PHY_FRAME_CTL_TX_CLIP_S 3
  2019. #define AR5K_PHY_FRAME_CTL_PREP_CHINFO 0x00010000 /* Prepend chan info */
  2020. #define AR5K_PHY_FRAME_CTL_EMU 0x80000000
  2021. #define AR5K_PHY_FRAME_CTL_EMU_S 31
  2022. /*---[5110/5111]---*/
  2023. #define AR5K_PHY_FRAME_CTL_TIMING_ERR 0x01000000 /* PHY timing error */
  2024. #define AR5K_PHY_FRAME_CTL_PARITY_ERR 0x02000000 /* Parity error */
  2025. #define AR5K_PHY_FRAME_CTL_ILLRATE_ERR 0x04000000 /* Illegal rate */
  2026. #define AR5K_PHY_FRAME_CTL_ILLLEN_ERR 0x08000000 /* Illegal length */
  2027. #define AR5K_PHY_FRAME_CTL_SERVICE_ERR 0x20000000
  2028. #define AR5K_PHY_FRAME_CTL_TXURN_ERR 0x40000000 /* TX underrun */
  2029. #define AR5K_PHY_FRAME_CTL_INI \
  2030. (AR5K_PHY_FRAME_CTL_SERVICE_ERR | \
  2031. AR5K_PHY_FRAME_CTL_TXURN_ERR | \
  2032. AR5K_PHY_FRAME_CTL_ILLLEN_ERR | \
  2033. AR5K_PHY_FRAME_CTL_ILLRATE_ERR | \
  2034. AR5K_PHY_FRAME_CTL_PARITY_ERR | \
  2035. AR5K_PHY_FRAME_CTL_TIMING_ERR)
  2036. /*
  2037. * PHY Tx Power adjustment register [5212A+]
  2038. */
  2039. #define AR5K_PHY_TX_PWR_ADJ 0x994c
  2040. #define AR5K_PHY_TX_PWR_ADJ_CCK_GAIN_DELTA 0x00000fc0
  2041. #define AR5K_PHY_TX_PWR_ADJ_CCK_GAIN_DELTA_S 6
  2042. #define AR5K_PHY_TX_PWR_ADJ_CCK_PCDAC_INDEX 0x00fc0000
  2043. #define AR5K_PHY_TX_PWR_ADJ_CCK_PCDAC_INDEX_S 18
  2044. /*
  2045. * PHY radar detection register [5111+]
  2046. */
  2047. #define AR5K_PHY_RADAR 0x9954
  2048. #define AR5K_PHY_RADAR_ENABLE 0x00000001
  2049. #define AR5K_PHY_RADAR_DISABLE 0x00000000
  2050. #define AR5K_PHY_RADAR_INBANDTHR 0x0000003e /* Inband threshold
  2051. 5-bits, units unknown {0..31}
  2052. (? MHz ?) */
  2053. #define AR5K_PHY_RADAR_INBANDTHR_S 1
  2054. #define AR5K_PHY_RADAR_PRSSI_THR 0x00000fc0 /* Pulse RSSI/SNR threshold
  2055. 6-bits, dBm range {0..63}
  2056. in dBm units. */
  2057. #define AR5K_PHY_RADAR_PRSSI_THR_S 6
  2058. #define AR5K_PHY_RADAR_PHEIGHT_THR 0x0003f000 /* Pulse height threshold
  2059. 6-bits, dBm range {0..63}
  2060. in dBm units. */
  2061. #define AR5K_PHY_RADAR_PHEIGHT_THR_S 12
  2062. #define AR5K_PHY_RADAR_RSSI_THR 0x00fc0000 /* Radar RSSI/SNR threshold.
  2063. 6-bits, dBm range {0..63}
  2064. in dBm units. */
  2065. #define AR5K_PHY_RADAR_RSSI_THR_S 18
  2066. #define AR5K_PHY_RADAR_FIRPWR_THR 0x7f000000 /* Finite Impulse Response
  2067. filter power out threshold.
  2068. 7-bits, standard power range
  2069. {0..127} in 1/2 dBm units. */
  2070. #define AR5K_PHY_RADAR_FIRPWR_THRS 24
  2071. /*
  2072. * PHY antenna switch table registers
  2073. */
  2074. #define AR5K_PHY_ANT_SWITCH_TABLE_0 0x9960
  2075. #define AR5K_PHY_ANT_SWITCH_TABLE_1 0x9964
  2076. /*
  2077. * PHY Noise floor threshold
  2078. */
  2079. #define AR5K_PHY_NFTHRES 0x9968
  2080. /*
  2081. * Sigma Delta register (?) [5213]
  2082. */
  2083. #define AR5K_PHY_SIGMA_DELTA 0x996C
  2084. #define AR5K_PHY_SIGMA_DELTA_ADC_SEL 0x00000003
  2085. #define AR5K_PHY_SIGMA_DELTA_ADC_SEL_S 0
  2086. #define AR5K_PHY_SIGMA_DELTA_FILT2 0x000000f8
  2087. #define AR5K_PHY_SIGMA_DELTA_FILT2_S 3
  2088. #define AR5K_PHY_SIGMA_DELTA_FILT1 0x00001f00
  2089. #define AR5K_PHY_SIGMA_DELTA_FILT1_S 8
  2090. #define AR5K_PHY_SIGMA_DELTA_ADC_CLIP 0x01ffe000
  2091. #define AR5K_PHY_SIGMA_DELTA_ADC_CLIP_S 13
  2092. /*
  2093. * RF restart register [5112+] (?)
  2094. */
  2095. #define AR5K_PHY_RESTART 0x9970 /* restart */
  2096. #define AR5K_PHY_RESTART_DIV_GC 0x001c0000 /* Fast diversity gc_limit (?) */
  2097. #define AR5K_PHY_RESTART_DIV_GC_S 18
  2098. /*
  2099. * RF Bus access request register (for synth-only channel switching)
  2100. */
  2101. #define AR5K_PHY_RFBUS_REQ 0x997C
  2102. #define AR5K_PHY_RFBUS_REQ_REQUEST 0x00000001
  2103. /*
  2104. * Spur mitigation masks (?)
  2105. */
  2106. #define AR5K_PHY_TIMING_7 0x9980
  2107. #define AR5K_PHY_TIMING_8 0x9984
  2108. #define AR5K_PHY_TIMING_8_PILOT_MASK_2 0x000fffff
  2109. #define AR5K_PHY_TIMING_8_PILOT_MASK_2_S 0
  2110. #define AR5K_PHY_BIN_MASK2_1 0x9988
  2111. #define AR5K_PHY_BIN_MASK2_2 0x998c
  2112. #define AR5K_PHY_BIN_MASK2_3 0x9990
  2113. #define AR5K_PHY_BIN_MASK2_4 0x9994
  2114. #define AR5K_PHY_BIN_MASK2_4_MASK_4 0x00003fff
  2115. #define AR5K_PHY_BIN_MASK2_4_MASK_4_S 0
  2116. #define AR5K_PHY_TIMING_9 0x9998
  2117. #define AR5K_PHY_TIMING_10 0x999c
  2118. #define AR5K_PHY_TIMING_10_PILOT_MASK_2 0x000fffff
  2119. #define AR5K_PHY_TIMING_10_PILOT_MASK_2_S 0
  2120. /*
  2121. * Spur mitigation control
  2122. */
  2123. #define AR5K_PHY_TIMING_11 0x99a0 /* Register address */
  2124. #define AR5K_PHY_TIMING_11_SPUR_DELTA_PHASE 0x000fffff /* Spur delta phase */
  2125. #define AR5K_PHY_TIMING_11_SPUR_DELTA_PHASE_S 0
  2126. #define AR5K_PHY_TIMING_11_SPUR_FREQ_SD 0x3ff00000 /* Freq sigma delta */
  2127. #define AR5K_PHY_TIMING_11_SPUR_FREQ_SD_S 20
  2128. #define AR5K_PHY_TIMING_11_USE_SPUR_IN_AGC 0x40000000 /* Spur filter in AGC detector */
  2129. #define AR5K_PHY_TIMING_11_USE_SPUR_IN_SELFCOR 0x80000000 /* Spur filter in OFDM self correlator */
  2130. /*
  2131. * Gain tables
  2132. */
  2133. #define AR5K_BB_GAIN_BASE 0x9b00 /* BaseBand Amplifier Gain table base address */
  2134. #define AR5K_BB_GAIN(_n) (AR5K_BB_GAIN_BASE + ((_n) << 2))
  2135. #define AR5K_RF_GAIN_BASE 0x9a00 /* RF Amplifier Gain table base address */
  2136. #define AR5K_RF_GAIN(_n) (AR5K_RF_GAIN_BASE + ((_n) << 2))
  2137. /*
  2138. * PHY timing IQ calibration result register [5111+]
  2139. */
  2140. #define AR5K_PHY_IQRES_CAL_PWR_I 0x9c10 /* I (Inphase) power value */
  2141. #define AR5K_PHY_IQRES_CAL_PWR_Q 0x9c14 /* Q (Quadrature) power value */
  2142. #define AR5K_PHY_IQRES_CAL_CORR 0x9c18 /* I/Q Correlation */
  2143. /*
  2144. * PHY current RSSI register [5111+]
  2145. */
  2146. #define AR5K_PHY_CURRENT_RSSI 0x9c1c
  2147. /*
  2148. * PHY RF Bus grant register
  2149. */
  2150. #define AR5K_PHY_RFBUS_GRANT 0x9c20
  2151. #define AR5K_PHY_RFBUS_GRANT_OK 0x00000001
  2152. /*
  2153. * PHY ADC test register
  2154. */
  2155. #define AR5K_PHY_ADC_TEST 0x9c24
  2156. #define AR5K_PHY_ADC_TEST_I 0x00000001
  2157. #define AR5K_PHY_ADC_TEST_Q 0x00000200
  2158. /*
  2159. * PHY DAC test register
  2160. */
  2161. #define AR5K_PHY_DAC_TEST 0x9c28
  2162. #define AR5K_PHY_DAC_TEST_I 0x00000001
  2163. #define AR5K_PHY_DAC_TEST_Q 0x00000200
  2164. /*
  2165. * PHY PTAT register (?)
  2166. */
  2167. #define AR5K_PHY_PTAT 0x9c2c
  2168. /*
  2169. * PHY Illegal TX rate register [5112+]
  2170. */
  2171. #define AR5K_PHY_BAD_TX_RATE 0x9c30
  2172. /*
  2173. * PHY SPUR Power register [5112+]
  2174. */
  2175. #define AR5K_PHY_SPUR_PWR 0x9c34 /* Register Address */
  2176. #define AR5K_PHY_SPUR_PWR_I 0x00000001 /* SPUR Power estimate for I (field) */
  2177. #define AR5K_PHY_SPUR_PWR_Q 0x00000100 /* SPUR Power estimate for Q (field) */
  2178. #define AR5K_PHY_SPUR_PWR_FILT 0x00010000 /* Power with SPUR removed (field) */
  2179. /*
  2180. * PHY Channel status register [5112+] (?)
  2181. */
  2182. #define AR5K_PHY_CHAN_STATUS 0x9c38
  2183. #define AR5K_PHY_CHAN_STATUS_BT_ACT 0x00000001
  2184. #define AR5K_PHY_CHAN_STATUS_RX_CLR_RAW 0x00000002
  2185. #define AR5K_PHY_CHAN_STATUS_RX_CLR_MAC 0x00000004
  2186. #define AR5K_PHY_CHAN_STATUS_RX_CLR_PAP 0x00000008
  2187. /*
  2188. * Heavy clip enable register
  2189. */
  2190. #define AR5K_PHY_HEAVY_CLIP_ENABLE 0x99e0
  2191. /*
  2192. * PHY clock sleep registers [5112+]
  2193. */
  2194. #define AR5K_PHY_SCLOCK 0x99f0
  2195. #define AR5K_PHY_SCLOCK_32MHZ 0x0000000c
  2196. #define AR5K_PHY_SDELAY 0x99f4
  2197. #define AR5K_PHY_SDELAY_32MHZ 0x000000ff
  2198. #define AR5K_PHY_SPENDING 0x99f8
  2199. /*
  2200. * PHY PAPD I (power?) table (?)
  2201. * (92! entries)
  2202. */
  2203. #define AR5K_PHY_PAPD_I_BASE 0xa000
  2204. #define AR5K_PHY_PAPD_I(_n) (AR5K_PHY_PAPD_I_BASE + ((_n) << 2))
  2205. /*
  2206. * PHY PCDAC TX power table
  2207. */
  2208. #define AR5K_PHY_PCDAC_TXPOWER_BASE 0xa180
  2209. #define AR5K_PHY_PCDAC_TXPOWER(_n) (AR5K_PHY_PCDAC_TXPOWER_BASE + ((_n) << 2))
  2210. /*
  2211. * PHY mode register [5111+]
  2212. */
  2213. #define AR5K_PHY_MODE 0x0a200 /* Register Address */
  2214. #define AR5K_PHY_MODE_MOD 0x00000001 /* PHY Modulation bit */
  2215. #define AR5K_PHY_MODE_MOD_OFDM 0
  2216. #define AR5K_PHY_MODE_MOD_CCK 1
  2217. #define AR5K_PHY_MODE_FREQ 0x00000002 /* Freq mode bit */
  2218. #define AR5K_PHY_MODE_FREQ_5GHZ 0
  2219. #define AR5K_PHY_MODE_FREQ_2GHZ 2
  2220. #define AR5K_PHY_MODE_MOD_DYN 0x00000004 /* Enable Dynamic OFDM/CCK mode [5112+] */
  2221. #define AR5K_PHY_MODE_RAD 0x00000008 /* [5212+] */
  2222. #define AR5K_PHY_MODE_RAD_RF5111 0
  2223. #define AR5K_PHY_MODE_RAD_RF5112 8
  2224. #define AR5K_PHY_MODE_XR 0x00000010 /* Enable XR mode [5112+] */
  2225. #define AR5K_PHY_MODE_HALF_RATE 0x00000020 /* Enable Half rate (test) */
  2226. #define AR5K_PHY_MODE_QUARTER_RATE 0x00000040 /* Enable Quarter rat (test) */
  2227. /*
  2228. * PHY CCK transmit control register [5111+ (?)]
  2229. */
  2230. #define AR5K_PHY_CCKTXCTL 0xa204
  2231. #define AR5K_PHY_CCKTXCTL_WORLD 0x00000000
  2232. #define AR5K_PHY_CCKTXCTL_JAPAN 0x00000010
  2233. #define AR5K_PHY_CCKTXCTL_SCRAMBLER_DIS 0x00000001
  2234. #define AR5K_PHY_CCKTXCTK_DAC_SCALE 0x00000004
  2235. /*
  2236. * PHY CCK Cross-correlator Barker RSSI threshold register [5212+]
  2237. */
  2238. #define AR5K_PHY_CCK_CROSSCORR 0xa208
  2239. #define AR5K_PHY_CCK_CROSSCORR_WEAK_SIG_THR 0x0000003f
  2240. #define AR5K_PHY_CCK_CROSSCORR_WEAK_SIG_THR_S 0
  2241. /* Same address is used for antenna diversity activation */
  2242. #define AR5K_PHY_FAST_ANT_DIV 0xa208
  2243. #define AR5K_PHY_FAST_ANT_DIV_EN 0x00002000
  2244. /*
  2245. * PHY 2GHz gain register [5111+]
  2246. */
  2247. #define AR5K_PHY_GAIN_2GHZ 0xa20c
  2248. #define AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX 0x00fc0000
  2249. #define AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX_S 18
  2250. #define AR5K_PHY_GAIN_2GHZ_INI_5111 0x6480416c
  2251. #define AR5K_PHY_CCK_RX_CTL_4 0xa21c
  2252. #define AR5K_PHY_CCK_RX_CTL_4_FREQ_EST_SHORT 0x01f80000
  2253. #define AR5K_PHY_CCK_RX_CTL_4_FREQ_EST_SHORT_S 19
  2254. #define AR5K_PHY_DAG_CCK_CTL 0xa228
  2255. #define AR5K_PHY_DAG_CCK_CTL_EN_RSSI_THR 0x00000200
  2256. #define AR5K_PHY_DAG_CCK_CTL_RSSI_THR 0x0001fc00
  2257. #define AR5K_PHY_DAG_CCK_CTL_RSSI_THR_S 10
  2258. #define AR5K_PHY_FAST_ADC 0xa24c
  2259. #define AR5K_PHY_BLUETOOTH 0xa254
  2260. /*
  2261. * Transmit Power Control register
  2262. * [2413+]
  2263. */
  2264. #define AR5K_PHY_TPC_RG1 0xa258
  2265. #define AR5K_PHY_TPC_RG1_NUM_PD_GAIN 0x0000c000
  2266. #define AR5K_PHY_TPC_RG1_NUM_PD_GAIN_S 14
  2267. #define AR5K_PHY_TPC_RG1_PDGAIN_1 0x00030000
  2268. #define AR5K_PHY_TPC_RG1_PDGAIN_1_S 16
  2269. #define AR5K_PHY_TPC_RG1_PDGAIN_2 0x000c0000
  2270. #define AR5K_PHY_TPC_RG1_PDGAIN_2_S 18
  2271. #define AR5K_PHY_TPC_RG1_PDGAIN_3 0x00300000
  2272. #define AR5K_PHY_TPC_RG1_PDGAIN_3_S 20
  2273. #define AR5K_PHY_TPC_RG5 0xa26C
  2274. #define AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP 0x0000000F
  2275. #define AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP_S 0
  2276. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_1 0x000003F0
  2277. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_1_S 4
  2278. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_2 0x0000FC00
  2279. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_2_S 10
  2280. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_3 0x003F0000
  2281. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_3_S 16
  2282. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_4 0x0FC00000
  2283. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_4_S 22
  2284. /*
  2285. * PHY PDADC Tx power table
  2286. */
  2287. #define AR5K_PHY_PDADC_TXPOWER_BASE 0xa280
  2288. #define AR5K_PHY_PDADC_TXPOWER(_n) (AR5K_PHY_PDADC_TXPOWER_BASE + ((_n) << 2))
  2289. /*
  2290. * Platform registers for WiSoC
  2291. */
  2292. #define AR5K_AR5312_RESET 0xbc003020
  2293. #define AR5K_AR5312_RESET_BB0_COLD 0x00000004
  2294. #define AR5K_AR5312_RESET_BB1_COLD 0x00000200
  2295. #define AR5K_AR5312_RESET_WMAC0 0x00002000
  2296. #define AR5K_AR5312_RESET_BB0_WARM 0x00004000
  2297. #define AR5K_AR5312_RESET_WMAC1 0x00020000
  2298. #define AR5K_AR5312_RESET_BB1_WARM 0x00040000
  2299. #define AR5K_AR5312_ENABLE 0xbc003080
  2300. #define AR5K_AR5312_ENABLE_WLAN0 0x00000001
  2301. #define AR5K_AR5312_ENABLE_WLAN1 0x00000008
  2302. #define AR5K_AR2315_RESET 0xb1000004
  2303. #define AR5K_AR2315_RESET_WMAC 0x00000001
  2304. #define AR5K_AR2315_RESET_BB_WARM 0x00000002
  2305. #define AR5K_AR2315_AHB_ARB_CTL 0xb1000008
  2306. #define AR5K_AR2315_AHB_ARB_CTL_WLAN 0x00000002
  2307. #define AR5K_AR2315_BYTESWAP 0xb100000c
  2308. #define AR5K_AR2315_BYTESWAP_WMAC 0x00000002