hif.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * Copyright (c) 2004-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef HIF_H
  18. #define HIF_H
  19. #include "common.h"
  20. #include "core.h"
  21. #include <linux/scatterlist.h>
  22. #define BUS_REQUEST_MAX_NUM 64
  23. #define HIF_MBOX_BLOCK_SIZE 128
  24. #define HIF_MBOX0_BLOCK_SIZE 1
  25. #define HIF_DMA_BUFFER_SIZE (32 * 1024)
  26. #define CMD53_FIXED_ADDRESS 1
  27. #define CMD53_INCR_ADDRESS 2
  28. #define MAX_SCATTER_REQUESTS 4
  29. #define MAX_SCATTER_ENTRIES_PER_REQ 16
  30. #define MAX_SCATTER_REQ_TRANSFER_SIZE (32 * 1024)
  31. #define MANUFACTURER_ID_AR6003_BASE 0x300
  32. #define MANUFACTURER_ID_AR6004_BASE 0x400
  33. /* SDIO manufacturer ID and Codes */
  34. #define MANUFACTURER_ID_ATH6KL_BASE_MASK 0xFF00
  35. #define MANUFACTURER_CODE 0x271 /* Atheros */
  36. /* Mailbox address in SDIO address space */
  37. #define HIF_MBOX_BASE_ADDR 0x800
  38. #define HIF_MBOX_WIDTH 0x800
  39. #define HIF_MBOX_END_ADDR (HTC_MAILBOX_NUM_MAX * HIF_MBOX_WIDTH - 1)
  40. /* version 1 of the chip has only a 12K extended mbox range */
  41. #define HIF_MBOX0_EXT_BASE_ADDR 0x4000
  42. #define HIF_MBOX0_EXT_WIDTH (12*1024)
  43. /* GMBOX addresses */
  44. #define HIF_GMBOX_BASE_ADDR 0x7000
  45. #define HIF_GMBOX_WIDTH 0x4000
  46. /* interrupt mode register */
  47. #define CCCR_SDIO_IRQ_MODE_REG 0xF0
  48. /* mode to enable special 4-bit interrupt assertion without clock */
  49. #define SDIO_IRQ_MODE_ASYNC_4BIT_IRQ (1 << 0)
  50. /* HTC runs over mailbox 0 */
  51. #define HTC_MAILBOX 0
  52. #define ATH6KL_TARGET_DEBUG_INTR_MASK 0x01
  53. /* FIXME: are these duplicates with MAX_SCATTER_ values in hif.h? */
  54. #define ATH6KL_SCATTER_ENTRIES_PER_REQ 16
  55. #define ATH6KL_MAX_TRANSFER_SIZE_PER_SCATTER (16 * 1024)
  56. #define ATH6KL_SCATTER_REQS 4
  57. #define ATH6KL_HIF_COMMUNICATION_TIMEOUT 1000
  58. struct bus_request {
  59. struct list_head list;
  60. /* request data */
  61. u32 address;
  62. u8 *buffer;
  63. u32 length;
  64. u32 request;
  65. struct htc_packet *packet;
  66. int status;
  67. /* this is a scatter request */
  68. struct hif_scatter_req *scat_req;
  69. };
  70. /* direction of transfer (read/write) */
  71. #define HIF_READ 0x00000001
  72. #define HIF_WRITE 0x00000002
  73. #define HIF_DIR_MASK (HIF_READ | HIF_WRITE)
  74. /*
  75. * emode - This indicates the whether the command is to be executed in a
  76. * blocking or non-blocking fashion (HIF_SYNCHRONOUS/
  77. * HIF_ASYNCHRONOUS). The read/write data paths in HTC have been
  78. * implemented using the asynchronous mode allowing the the bus
  79. * driver to indicate the completion of operation through the
  80. * registered callback routine. The requirement primarily comes
  81. * from the contexts these operations get called from (a driver's
  82. * transmit context or the ISR context in case of receive).
  83. * Support for both of these modes is essential.
  84. */
  85. #define HIF_SYNCHRONOUS 0x00000010
  86. #define HIF_ASYNCHRONOUS 0x00000020
  87. #define HIF_EMODE_MASK (HIF_SYNCHRONOUS | HIF_ASYNCHRONOUS)
  88. /*
  89. * dmode - An interface may support different kinds of commands based on
  90. * the tradeoff between the amount of data it can carry and the
  91. * setup time. Byte and Block modes are supported (HIF_BYTE_BASIS/
  92. * HIF_BLOCK_BASIS). In case of latter, the data is rounded off
  93. * to the nearest block size by padding. The size of the block is
  94. * configurable at compile time using the HIF_BLOCK_SIZE and is
  95. * negotiated with the target during initialization after the
  96. * ATH6KL interrupts are enabled.
  97. */
  98. #define HIF_BYTE_BASIS 0x00000040
  99. #define HIF_BLOCK_BASIS 0x00000080
  100. #define HIF_DMODE_MASK (HIF_BYTE_BASIS | HIF_BLOCK_BASIS)
  101. /*
  102. * amode - This indicates if the address has to be incremented on ATH6KL
  103. * after every read/write operation (HIF?FIXED_ADDRESS/
  104. * HIF_INCREMENTAL_ADDRESS).
  105. */
  106. #define HIF_FIXED_ADDRESS 0x00000100
  107. #define HIF_INCREMENTAL_ADDRESS 0x00000200
  108. #define HIF_AMODE_MASK (HIF_FIXED_ADDRESS | HIF_INCREMENTAL_ADDRESS)
  109. #define HIF_WR_ASYNC_BYTE_INC \
  110. (HIF_WRITE | HIF_ASYNCHRONOUS | \
  111. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  112. #define HIF_WR_ASYNC_BLOCK_INC \
  113. (HIF_WRITE | HIF_ASYNCHRONOUS | \
  114. HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
  115. #define HIF_WR_SYNC_BYTE_FIX \
  116. (HIF_WRITE | HIF_SYNCHRONOUS | \
  117. HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
  118. #define HIF_WR_SYNC_BYTE_INC \
  119. (HIF_WRITE | HIF_SYNCHRONOUS | \
  120. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  121. #define HIF_WR_SYNC_BLOCK_INC \
  122. (HIF_WRITE | HIF_SYNCHRONOUS | \
  123. HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
  124. #define HIF_RD_SYNC_BYTE_INC \
  125. (HIF_READ | HIF_SYNCHRONOUS | \
  126. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  127. #define HIF_RD_SYNC_BYTE_FIX \
  128. (HIF_READ | HIF_SYNCHRONOUS | \
  129. HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
  130. #define HIF_RD_ASYNC_BLOCK_FIX \
  131. (HIF_READ | HIF_ASYNCHRONOUS | \
  132. HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
  133. #define HIF_RD_SYNC_BLOCK_FIX \
  134. (HIF_READ | HIF_SYNCHRONOUS | \
  135. HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
  136. struct hif_scatter_item {
  137. u8 *buf;
  138. int len;
  139. struct htc_packet *packet;
  140. };
  141. struct hif_scatter_req {
  142. struct list_head list;
  143. /* address for the read/write operation */
  144. u32 addr;
  145. /* request flags */
  146. u32 req;
  147. /* total length of entire transfer */
  148. u32 len;
  149. bool virt_scat;
  150. void (*complete) (struct htc_target *, struct hif_scatter_req *);
  151. int status;
  152. int scat_entries;
  153. struct bus_request *busrequest;
  154. struct scatterlist *sgentries;
  155. /* bounce buffer for upper layers to copy to/from */
  156. u8 *virt_dma_buf;
  157. u32 scat_q_depth;
  158. struct hif_scatter_item scat_list[0];
  159. };
  160. struct ath6kl_irq_proc_registers {
  161. u8 host_int_status;
  162. u8 cpu_int_status;
  163. u8 error_int_status;
  164. u8 counter_int_status;
  165. u8 mbox_frame;
  166. u8 rx_lkahd_valid;
  167. u8 host_int_status2;
  168. u8 gmbox_rx_avail;
  169. __le32 rx_lkahd[2];
  170. __le32 rx_gmbox_lkahd_alias[2];
  171. } __packed;
  172. struct ath6kl_irq_enable_reg {
  173. u8 int_status_en;
  174. u8 cpu_int_status_en;
  175. u8 err_int_status_en;
  176. u8 cntr_int_status_en;
  177. } __packed;
  178. struct ath6kl_device {
  179. /* protects irq_proc_reg and irq_en_reg below */
  180. spinlock_t lock;
  181. struct ath6kl_irq_proc_registers irq_proc_reg;
  182. struct ath6kl_irq_enable_reg irq_en_reg;
  183. struct htc_target *htc_cnxt;
  184. struct ath6kl *ar;
  185. };
  186. struct ath6kl_hif_ops {
  187. int (*read_write_sync)(struct ath6kl *ar, u32 addr, u8 *buf,
  188. u32 len, u32 request);
  189. int (*write_async)(struct ath6kl *ar, u32 address, u8 *buffer,
  190. u32 length, u32 request, struct htc_packet *packet);
  191. void (*irq_enable)(struct ath6kl *ar);
  192. void (*irq_disable)(struct ath6kl *ar);
  193. struct hif_scatter_req *(*scatter_req_get)(struct ath6kl *ar);
  194. void (*scatter_req_add)(struct ath6kl *ar,
  195. struct hif_scatter_req *s_req);
  196. int (*enable_scatter)(struct ath6kl *ar);
  197. int (*scat_req_rw) (struct ath6kl *ar,
  198. struct hif_scatter_req *scat_req);
  199. void (*cleanup_scatter)(struct ath6kl *ar);
  200. int (*suspend)(struct ath6kl *ar, struct cfg80211_wowlan *wow);
  201. int (*resume)(struct ath6kl *ar);
  202. int (*diag_read32)(struct ath6kl *ar, u32 address, u32 *value);
  203. int (*diag_write32)(struct ath6kl *ar, u32 address, __le32 value);
  204. int (*bmi_read)(struct ath6kl *ar, u8 *buf, u32 len);
  205. int (*bmi_write)(struct ath6kl *ar, u8 *buf, u32 len);
  206. int (*power_on)(struct ath6kl *ar);
  207. int (*power_off)(struct ath6kl *ar);
  208. void (*stop)(struct ath6kl *ar);
  209. int (*pipe_send)(struct ath6kl *ar, u8 pipe, struct sk_buff *hdr_buf,
  210. struct sk_buff *buf);
  211. void (*pipe_get_default)(struct ath6kl *ar, u8 *pipe_ul, u8 *pipe_dl);
  212. int (*pipe_map_service)(struct ath6kl *ar, u16 service_id, u8 *pipe_ul,
  213. u8 *pipe_dl);
  214. u16 (*pipe_get_free_queue_number)(struct ath6kl *ar, u8 pipe);
  215. };
  216. int ath6kl_hif_setup(struct ath6kl_device *dev);
  217. int ath6kl_hif_unmask_intrs(struct ath6kl_device *dev);
  218. int ath6kl_hif_mask_intrs(struct ath6kl_device *dev);
  219. int ath6kl_hif_poll_mboxmsg_rx(struct ath6kl_device *dev,
  220. u32 *lk_ahd, int timeout);
  221. int ath6kl_hif_rx_control(struct ath6kl_device *dev, bool enable_rx);
  222. int ath6kl_hif_disable_intrs(struct ath6kl_device *dev);
  223. int ath6kl_hif_rw_comp_handler(void *context, int status);
  224. int ath6kl_hif_intr_bh_handler(struct ath6kl *ar);
  225. /* Scatter Function and Definitions */
  226. int ath6kl_hif_submit_scat_req(struct ath6kl_device *dev,
  227. struct hif_scatter_req *scat_req, bool read);
  228. #endif