ar9003_mac.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef AR9003_MAC_H
  17. #define AR9003_MAC_H
  18. #define AR_DescId 0xffff0000
  19. #define AR_DescId_S 16
  20. #define AR_CtrlStat 0x00004000
  21. #define AR_CtrlStat_S 14
  22. #define AR_TxRxDesc 0x00008000
  23. #define AR_TxRxDesc_S 15
  24. #define AR_TxQcuNum 0x00000f00
  25. #define AR_TxQcuNum_S 8
  26. #define AR_BufLen 0x0fff0000
  27. #define AR_BufLen_S 16
  28. #define AR_TxDescId 0xffff0000
  29. #define AR_TxDescId_S 16
  30. #define AR_TxPtrChkSum 0x0000ffff
  31. #define AR_LowRxChain 0x00004000
  32. #define AR_Not_Sounding 0x20000000
  33. /* ctl 12 */
  34. #define AR_PAPRDChainMask 0x00000e00
  35. #define AR_PAPRDChainMask_S 9
  36. #define MAP_ISR_S2_CST 6
  37. #define MAP_ISR_S2_GTT 6
  38. #define MAP_ISR_S2_TIM 3
  39. #define MAP_ISR_S2_CABEND 0
  40. #define MAP_ISR_S2_DTIMSYNC 7
  41. #define MAP_ISR_S2_DTIM 7
  42. #define MAP_ISR_S2_TSFOOR 4
  43. #define MAP_ISR_S2_BB_WATCHDOG 6
  44. #define AR9003TXC_CONST(_ds) ((const struct ar9003_txc *) _ds)
  45. struct ar9003_rxs {
  46. u32 ds_info;
  47. u32 status1;
  48. u32 status2;
  49. u32 status3;
  50. u32 status4;
  51. u32 status5;
  52. u32 status6;
  53. u32 status7;
  54. u32 status8;
  55. u32 status9;
  56. u32 status10;
  57. u32 status11;
  58. } __packed __aligned(4);
  59. /* Transmit Control Descriptor */
  60. struct ar9003_txc {
  61. u32 info; /* descriptor information */
  62. u32 link; /* link pointer */
  63. u32 data0; /* data pointer to 1st buffer */
  64. u32 ctl3; /* DMA control 3 */
  65. u32 data1; /* data pointer to 2nd buffer */
  66. u32 ctl5; /* DMA control 5 */
  67. u32 data2; /* data pointer to 3rd buffer */
  68. u32 ctl7; /* DMA control 7 */
  69. u32 data3; /* data pointer to 4th buffer */
  70. u32 ctl9; /* DMA control 9 */
  71. u32 ctl10; /* DMA control 10 */
  72. u32 ctl11; /* DMA control 11 */
  73. u32 ctl12; /* DMA control 12 */
  74. u32 ctl13; /* DMA control 13 */
  75. u32 ctl14; /* DMA control 14 */
  76. u32 ctl15; /* DMA control 15 */
  77. u32 ctl16; /* DMA control 16 */
  78. u32 ctl17; /* DMA control 17 */
  79. u32 ctl18; /* DMA control 18 */
  80. u32 ctl19; /* DMA control 19 */
  81. u32 ctl20; /* DMA control 20 */
  82. u32 ctl21; /* DMA control 21 */
  83. u32 ctl22; /* DMA control 22 */
  84. u32 ctl23; /* DMA control 23 */
  85. u32 pad[8]; /* pad to cache line (128 bytes/32 dwords) */
  86. } __packed __aligned(4);
  87. struct ar9003_txs {
  88. u32 ds_info;
  89. u32 status1;
  90. u32 status2;
  91. u32 status3;
  92. u32 status4;
  93. u32 status5;
  94. u32 status6;
  95. u32 status7;
  96. u32 status8;
  97. } __packed __aligned(4);
  98. void ar9003_hw_attach_mac_ops(struct ath_hw *hw);
  99. void ath9k_hw_set_rx_bufsize(struct ath_hw *ah, u16 buf_size);
  100. void ath9k_hw_addrxbuf_edma(struct ath_hw *ah, u32 rxdp,
  101. enum ath9k_rx_qtype qtype);
  102. int ath9k_hw_process_rxdesc_edma(struct ath_hw *ah,
  103. struct ath_rx_status *rxs,
  104. void *buf_addr);
  105. void ath9k_hw_reset_txstatus_ring(struct ath_hw *ah);
  106. void ath9k_hw_setup_statusring(struct ath_hw *ah, void *ts_start,
  107. u32 ts_paddr_start,
  108. u16 size);
  109. #endif