reg.h 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef REG_H
  17. #define REG_H
  18. #include "../reg.h"
  19. #define AR_CR 0x0008
  20. #define AR_CR_RXE (AR_SREV_9300_20_OR_LATER(ah) ? 0x0000000c : 0x00000004)
  21. #define AR_CR_RXD 0x00000020
  22. #define AR_CR_SWI 0x00000040
  23. #define AR_RXDP 0x000C
  24. #define AR_CFG 0x0014
  25. #define AR_CFG_SWTD 0x00000001
  26. #define AR_CFG_SWTB 0x00000002
  27. #define AR_CFG_SWRD 0x00000004
  28. #define AR_CFG_SWRB 0x00000008
  29. #define AR_CFG_SWRG 0x00000010
  30. #define AR_CFG_AP_ADHOC_INDICATION 0x00000020
  31. #define AR_CFG_PHOK 0x00000100
  32. #define AR_CFG_CLK_GATE_DIS 0x00000400
  33. #define AR_CFG_EEBS 0x00000200
  34. #define AR_CFG_PCI_MASTER_REQ_Q_THRESH 0x00060000
  35. #define AR_CFG_PCI_MASTER_REQ_Q_THRESH_S 17
  36. #define AR_RXBP_THRESH 0x0018
  37. #define AR_RXBP_THRESH_HP 0x0000000f
  38. #define AR_RXBP_THRESH_HP_S 0
  39. #define AR_RXBP_THRESH_LP 0x00003f00
  40. #define AR_RXBP_THRESH_LP_S 8
  41. #define AR_MIRT 0x0020
  42. #define AR_MIRT_VAL 0x0000ffff
  43. #define AR_MIRT_VAL_S 16
  44. #define AR_IER 0x0024
  45. #define AR_IER_ENABLE 0x00000001
  46. #define AR_IER_DISABLE 0x00000000
  47. #define AR_TIMT 0x0028
  48. #define AR_TIMT_LAST 0x0000ffff
  49. #define AR_TIMT_LAST_S 0
  50. #define AR_TIMT_FIRST 0xffff0000
  51. #define AR_TIMT_FIRST_S 16
  52. #define AR_RIMT 0x002C
  53. #define AR_RIMT_LAST 0x0000ffff
  54. #define AR_RIMT_LAST_S 0
  55. #define AR_RIMT_FIRST 0xffff0000
  56. #define AR_RIMT_FIRST_S 16
  57. #define AR_DMASIZE_4B 0x00000000
  58. #define AR_DMASIZE_8B 0x00000001
  59. #define AR_DMASIZE_16B 0x00000002
  60. #define AR_DMASIZE_32B 0x00000003
  61. #define AR_DMASIZE_64B 0x00000004
  62. #define AR_DMASIZE_128B 0x00000005
  63. #define AR_DMASIZE_256B 0x00000006
  64. #define AR_DMASIZE_512B 0x00000007
  65. #define AR_TXCFG 0x0030
  66. #define AR_TXCFG_DMASZ_MASK 0x00000007
  67. #define AR_TXCFG_DMASZ_4B 0
  68. #define AR_TXCFG_DMASZ_8B 1
  69. #define AR_TXCFG_DMASZ_16B 2
  70. #define AR_TXCFG_DMASZ_32B 3
  71. #define AR_TXCFG_DMASZ_64B 4
  72. #define AR_TXCFG_DMASZ_128B 5
  73. #define AR_TXCFG_DMASZ_256B 6
  74. #define AR_TXCFG_DMASZ_512B 7
  75. #define AR_FTRIG 0x000003F0
  76. #define AR_FTRIG_S 4
  77. #define AR_FTRIG_IMMED 0x00000000
  78. #define AR_FTRIG_64B 0x00000010
  79. #define AR_FTRIG_128B 0x00000020
  80. #define AR_FTRIG_192B 0x00000030
  81. #define AR_FTRIG_256B 0x00000040
  82. #define AR_FTRIG_512B 0x00000080
  83. #define AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY 0x00000800
  84. #define AR_RXCFG 0x0034
  85. #define AR_RXCFG_CHIRP 0x00000008
  86. #define AR_RXCFG_ZLFDMA 0x00000010
  87. #define AR_RXCFG_DMASZ_MASK 0x00000007
  88. #define AR_RXCFG_DMASZ_4B 0
  89. #define AR_RXCFG_DMASZ_8B 1
  90. #define AR_RXCFG_DMASZ_16B 2
  91. #define AR_RXCFG_DMASZ_32B 3
  92. #define AR_RXCFG_DMASZ_64B 4
  93. #define AR_RXCFG_DMASZ_128B 5
  94. #define AR_RXCFG_DMASZ_256B 6
  95. #define AR_RXCFG_DMASZ_512B 7
  96. #define AR_TOPS 0x0044
  97. #define AR_TOPS_MASK 0x0000FFFF
  98. #define AR_RXNPTO 0x0048
  99. #define AR_RXNPTO_MASK 0x000003FF
  100. #define AR_TXNPTO 0x004C
  101. #define AR_TXNPTO_MASK 0x000003FF
  102. #define AR_TXNPTO_QCU_MASK 0x000FFC00
  103. #define AR_RPGTO 0x0050
  104. #define AR_RPGTO_MASK 0x000003FF
  105. #define AR_RPCNT 0x0054
  106. #define AR_RPCNT_MASK 0x0000001F
  107. #define AR_MACMISC 0x0058
  108. #define AR_MACMISC_PCI_EXT_FORCE 0x00000010
  109. #define AR_MACMISC_DMA_OBS 0x000001E0
  110. #define AR_MACMISC_DMA_OBS_S 5
  111. #define AR_MACMISC_DMA_OBS_LINE_0 0
  112. #define AR_MACMISC_DMA_OBS_LINE_1 1
  113. #define AR_MACMISC_DMA_OBS_LINE_2 2
  114. #define AR_MACMISC_DMA_OBS_LINE_3 3
  115. #define AR_MACMISC_DMA_OBS_LINE_4 4
  116. #define AR_MACMISC_DMA_OBS_LINE_5 5
  117. #define AR_MACMISC_DMA_OBS_LINE_6 6
  118. #define AR_MACMISC_DMA_OBS_LINE_7 7
  119. #define AR_MACMISC_DMA_OBS_LINE_8 8
  120. #define AR_MACMISC_MISC_OBS 0x00000E00
  121. #define AR_MACMISC_MISC_OBS_S 9
  122. #define AR_MACMISC_MISC_OBS_BUS_LSB 0x00007000
  123. #define AR_MACMISC_MISC_OBS_BUS_LSB_S 12
  124. #define AR_MACMISC_MISC_OBS_BUS_MSB 0x00038000
  125. #define AR_MACMISC_MISC_OBS_BUS_MSB_S 15
  126. #define AR_MACMISC_MISC_OBS_BUS_1 1
  127. #define AR_DATABUF_SIZE 0x0060
  128. #define AR_DATABUF_SIZE_MASK 0x00000FFF
  129. #define AR_GTXTO 0x0064
  130. #define AR_GTXTO_TIMEOUT_COUNTER 0x0000FFFF
  131. #define AR_GTXTO_TIMEOUT_LIMIT 0xFFFF0000
  132. #define AR_GTXTO_TIMEOUT_LIMIT_S 16
  133. #define AR_GTTM 0x0068
  134. #define AR_GTTM_USEC 0x00000001
  135. #define AR_GTTM_IGNORE_IDLE 0x00000002
  136. #define AR_GTTM_RESET_IDLE 0x00000004
  137. #define AR_GTTM_CST_USEC 0x00000008
  138. #define AR_CST 0x006C
  139. #define AR_CST_TIMEOUT_COUNTER 0x0000FFFF
  140. #define AR_CST_TIMEOUT_LIMIT 0xFFFF0000
  141. #define AR_CST_TIMEOUT_LIMIT_S 16
  142. #define AR_HP_RXDP 0x0074
  143. #define AR_LP_RXDP 0x0078
  144. #define AR_ISR 0x0080
  145. #define AR_ISR_RXOK 0x00000001
  146. #define AR_ISR_RXDESC 0x00000002
  147. #define AR_ISR_HP_RXOK 0x00000001
  148. #define AR_ISR_LP_RXOK 0x00000002
  149. #define AR_ISR_RXERR 0x00000004
  150. #define AR_ISR_RXNOPKT 0x00000008
  151. #define AR_ISR_RXEOL 0x00000010
  152. #define AR_ISR_RXORN 0x00000020
  153. #define AR_ISR_TXOK 0x00000040
  154. #define AR_ISR_TXDESC 0x00000080
  155. #define AR_ISR_TXERR 0x00000100
  156. #define AR_ISR_TXNOPKT 0x00000200
  157. #define AR_ISR_TXEOL 0x00000400
  158. #define AR_ISR_TXURN 0x00000800
  159. #define AR_ISR_MIB 0x00001000
  160. #define AR_ISR_SWI 0x00002000
  161. #define AR_ISR_RXPHY 0x00004000
  162. #define AR_ISR_RXKCM 0x00008000
  163. #define AR_ISR_SWBA 0x00010000
  164. #define AR_ISR_BRSSI 0x00020000
  165. #define AR_ISR_BMISS 0x00040000
  166. #define AR_ISR_BNR 0x00100000
  167. #define AR_ISR_RXCHIRP 0x00200000
  168. #define AR_ISR_BCNMISC 0x00800000
  169. #define AR_ISR_TIM 0x00800000
  170. #define AR_ISR_QCBROVF 0x02000000
  171. #define AR_ISR_QCBRURN 0x04000000
  172. #define AR_ISR_QTRIG 0x08000000
  173. #define AR_ISR_GENTMR 0x10000000
  174. #define AR_ISR_TXMINTR 0x00080000
  175. #define AR_ISR_RXMINTR 0x01000000
  176. #define AR_ISR_TXINTM 0x40000000
  177. #define AR_ISR_RXINTM 0x80000000
  178. #define AR_ISR_S0 0x0084
  179. #define AR_ISR_S0_QCU_TXOK 0x000003FF
  180. #define AR_ISR_S0_QCU_TXOK_S 0
  181. #define AR_ISR_S0_QCU_TXDESC 0x03FF0000
  182. #define AR_ISR_S0_QCU_TXDESC_S 16
  183. #define AR_ISR_S1 0x0088
  184. #define AR_ISR_S1_QCU_TXERR 0x000003FF
  185. #define AR_ISR_S1_QCU_TXERR_S 0
  186. #define AR_ISR_S1_QCU_TXEOL 0x03FF0000
  187. #define AR_ISR_S1_QCU_TXEOL_S 16
  188. #define AR_ISR_S2 0x008c
  189. #define AR_ISR_S2_QCU_TXURN 0x000003FF
  190. #define AR_ISR_S2_BB_WATCHDOG 0x00010000
  191. #define AR_ISR_S2_CST 0x00400000
  192. #define AR_ISR_S2_GTT 0x00800000
  193. #define AR_ISR_S2_TIM 0x01000000
  194. #define AR_ISR_S2_CABEND 0x02000000
  195. #define AR_ISR_S2_DTIMSYNC 0x04000000
  196. #define AR_ISR_S2_BCNTO 0x08000000
  197. #define AR_ISR_S2_CABTO 0x10000000
  198. #define AR_ISR_S2_DTIM 0x20000000
  199. #define AR_ISR_S2_TSFOOR 0x40000000
  200. #define AR_ISR_S2_TBTT_TIME 0x80000000
  201. #define AR_ISR_S3 0x0090
  202. #define AR_ISR_S3_QCU_QCBROVF 0x000003FF
  203. #define AR_ISR_S3_QCU_QCBRURN 0x03FF0000
  204. #define AR_ISR_S4 0x0094
  205. #define AR_ISR_S4_QCU_QTRIG 0x000003FF
  206. #define AR_ISR_S4_RESV0 0xFFFFFC00
  207. #define AR_ISR_S5 0x0098
  208. #define AR_ISR_S5_TIMER_TRIG 0x000000FF
  209. #define AR_ISR_S5_TIMER_THRESH 0x0007FE00
  210. #define AR_ISR_S5_TIM_TIMER 0x00000010
  211. #define AR_ISR_S5_DTIM_TIMER 0x00000020
  212. #define AR_IMR_S5 0x00b8
  213. #define AR_IMR_S5_TIM_TIMER 0x00000010
  214. #define AR_IMR_S5_DTIM_TIMER 0x00000020
  215. #define AR_ISR_S5_GENTIMER_TRIG 0x0000FF80
  216. #define AR_ISR_S5_GENTIMER_TRIG_S 0
  217. #define AR_ISR_S5_GENTIMER_THRESH 0xFF800000
  218. #define AR_ISR_S5_GENTIMER_THRESH_S 16
  219. #define AR_IMR_S5_GENTIMER_TRIG 0x0000FF80
  220. #define AR_IMR_S5_GENTIMER_TRIG_S 0
  221. #define AR_IMR_S5_GENTIMER_THRESH 0xFF800000
  222. #define AR_IMR_S5_GENTIMER_THRESH_S 16
  223. #define AR_IMR 0x00a0
  224. #define AR_IMR_RXOK 0x00000001
  225. #define AR_IMR_RXDESC 0x00000002
  226. #define AR_IMR_RXOK_HP 0x00000001
  227. #define AR_IMR_RXOK_LP 0x00000002
  228. #define AR_IMR_RXERR 0x00000004
  229. #define AR_IMR_RXNOPKT 0x00000008
  230. #define AR_IMR_RXEOL 0x00000010
  231. #define AR_IMR_RXORN 0x00000020
  232. #define AR_IMR_TXOK 0x00000040
  233. #define AR_IMR_TXDESC 0x00000080
  234. #define AR_IMR_TXERR 0x00000100
  235. #define AR_IMR_TXNOPKT 0x00000200
  236. #define AR_IMR_TXEOL 0x00000400
  237. #define AR_IMR_TXURN 0x00000800
  238. #define AR_IMR_MIB 0x00001000
  239. #define AR_IMR_SWI 0x00002000
  240. #define AR_IMR_RXPHY 0x00004000
  241. #define AR_IMR_RXKCM 0x00008000
  242. #define AR_IMR_SWBA 0x00010000
  243. #define AR_IMR_BRSSI 0x00020000
  244. #define AR_IMR_BMISS 0x00040000
  245. #define AR_IMR_BNR 0x00100000
  246. #define AR_IMR_RXCHIRP 0x00200000
  247. #define AR_IMR_BCNMISC 0x00800000
  248. #define AR_IMR_TIM 0x00800000
  249. #define AR_IMR_QCBROVF 0x02000000
  250. #define AR_IMR_QCBRURN 0x04000000
  251. #define AR_IMR_QTRIG 0x08000000
  252. #define AR_IMR_GENTMR 0x10000000
  253. #define AR_IMR_TXMINTR 0x00080000
  254. #define AR_IMR_RXMINTR 0x01000000
  255. #define AR_IMR_TXINTM 0x40000000
  256. #define AR_IMR_RXINTM 0x80000000
  257. #define AR_IMR_S0 0x00a4
  258. #define AR_IMR_S0_QCU_TXOK 0x000003FF
  259. #define AR_IMR_S0_QCU_TXOK_S 0
  260. #define AR_IMR_S0_QCU_TXDESC 0x03FF0000
  261. #define AR_IMR_S0_QCU_TXDESC_S 16
  262. #define AR_IMR_S1 0x00a8
  263. #define AR_IMR_S1_QCU_TXERR 0x000003FF
  264. #define AR_IMR_S1_QCU_TXERR_S 0
  265. #define AR_IMR_S1_QCU_TXEOL 0x03FF0000
  266. #define AR_IMR_S1_QCU_TXEOL_S 16
  267. #define AR_IMR_S2 0x00ac
  268. #define AR_IMR_S2_QCU_TXURN 0x000003FF
  269. #define AR_IMR_S2_QCU_TXURN_S 0
  270. #define AR_IMR_S2_BB_WATCHDOG 0x00010000
  271. #define AR_IMR_S2_CST 0x00400000
  272. #define AR_IMR_S2_GTT 0x00800000
  273. #define AR_IMR_S2_TIM 0x01000000
  274. #define AR_IMR_S2_CABEND 0x02000000
  275. #define AR_IMR_S2_DTIMSYNC 0x04000000
  276. #define AR_IMR_S2_BCNTO 0x08000000
  277. #define AR_IMR_S2_CABTO 0x10000000
  278. #define AR_IMR_S2_DTIM 0x20000000
  279. #define AR_IMR_S2_TSFOOR 0x40000000
  280. #define AR_IMR_S3 0x00b0
  281. #define AR_IMR_S3_QCU_QCBROVF 0x000003FF
  282. #define AR_IMR_S3_QCU_QCBRURN 0x03FF0000
  283. #define AR_IMR_S3_QCU_QCBRURN_S 16
  284. #define AR_IMR_S4 0x00b4
  285. #define AR_IMR_S4_QCU_QTRIG 0x000003FF
  286. #define AR_IMR_S4_RESV0 0xFFFFFC00
  287. #define AR_IMR_S5 0x00b8
  288. #define AR_IMR_S5_TIMER_TRIG 0x000000FF
  289. #define AR_IMR_S5_TIMER_THRESH 0x0000FF00
  290. #define AR_ISR_RAC 0x00c0
  291. #define AR_ISR_S0_S 0x00c4
  292. #define AR_ISR_S0_QCU_TXOK 0x000003FF
  293. #define AR_ISR_S0_QCU_TXOK_S 0
  294. #define AR_ISR_S0_QCU_TXDESC 0x03FF0000
  295. #define AR_ISR_S0_QCU_TXDESC_S 16
  296. #define AR_ISR_S1_S 0x00c8
  297. #define AR_ISR_S1_QCU_TXERR 0x000003FF
  298. #define AR_ISR_S1_QCU_TXERR_S 0
  299. #define AR_ISR_S1_QCU_TXEOL 0x03FF0000
  300. #define AR_ISR_S1_QCU_TXEOL_S 16
  301. #define AR_ISR_S2_S (AR_SREV_9300_20_OR_LATER(ah) ? 0x00d0 : 0x00cc)
  302. #define AR_ISR_S3_S (AR_SREV_9300_20_OR_LATER(ah) ? 0x00d4 : 0x00d0)
  303. #define AR_ISR_S4_S (AR_SREV_9300_20_OR_LATER(ah) ? 0x00d8 : 0x00d4)
  304. #define AR_ISR_S5_S (AR_SREV_9300_20_OR_LATER(ah) ? 0x00dc : 0x00d8)
  305. #define AR_DMADBG_0 0x00e0
  306. #define AR_DMADBG_1 0x00e4
  307. #define AR_DMADBG_2 0x00e8
  308. #define AR_DMADBG_3 0x00ec
  309. #define AR_DMADBG_4 0x00f0
  310. #define AR_DMADBG_5 0x00f4
  311. #define AR_DMADBG_6 0x00f8
  312. #define AR_DMADBG_7 0x00fc
  313. #define AR_NUM_QCU 10
  314. #define AR_QCU_0 0x0001
  315. #define AR_QCU_1 0x0002
  316. #define AR_QCU_2 0x0004
  317. #define AR_QCU_3 0x0008
  318. #define AR_QCU_4 0x0010
  319. #define AR_QCU_5 0x0020
  320. #define AR_QCU_6 0x0040
  321. #define AR_QCU_7 0x0080
  322. #define AR_QCU_8 0x0100
  323. #define AR_QCU_9 0x0200
  324. #define AR_Q0_TXDP 0x0800
  325. #define AR_Q1_TXDP 0x0804
  326. #define AR_Q2_TXDP 0x0808
  327. #define AR_Q3_TXDP 0x080c
  328. #define AR_Q4_TXDP 0x0810
  329. #define AR_Q5_TXDP 0x0814
  330. #define AR_Q6_TXDP 0x0818
  331. #define AR_Q7_TXDP 0x081c
  332. #define AR_Q8_TXDP 0x0820
  333. #define AR_Q9_TXDP 0x0824
  334. #define AR_QTXDP(_i) (AR_Q0_TXDP + ((_i)<<2))
  335. #define AR_Q_STATUS_RING_START 0x830
  336. #define AR_Q_STATUS_RING_END 0x834
  337. #define AR_Q_TXE 0x0840
  338. #define AR_Q_TXE_M 0x000003FF
  339. #define AR_Q_TXD 0x0880
  340. #define AR_Q_TXD_M 0x000003FF
  341. #define AR_Q0_CBRCFG 0x08c0
  342. #define AR_Q1_CBRCFG 0x08c4
  343. #define AR_Q2_CBRCFG 0x08c8
  344. #define AR_Q3_CBRCFG 0x08cc
  345. #define AR_Q4_CBRCFG 0x08d0
  346. #define AR_Q5_CBRCFG 0x08d4
  347. #define AR_Q6_CBRCFG 0x08d8
  348. #define AR_Q7_CBRCFG 0x08dc
  349. #define AR_Q8_CBRCFG 0x08e0
  350. #define AR_Q9_CBRCFG 0x08e4
  351. #define AR_QCBRCFG(_i) (AR_Q0_CBRCFG + ((_i)<<2))
  352. #define AR_Q_CBRCFG_INTERVAL 0x00FFFFFF
  353. #define AR_Q_CBRCFG_INTERVAL_S 0
  354. #define AR_Q_CBRCFG_OVF_THRESH 0xFF000000
  355. #define AR_Q_CBRCFG_OVF_THRESH_S 24
  356. #define AR_Q0_RDYTIMECFG 0x0900
  357. #define AR_Q1_RDYTIMECFG 0x0904
  358. #define AR_Q2_RDYTIMECFG 0x0908
  359. #define AR_Q3_RDYTIMECFG 0x090c
  360. #define AR_Q4_RDYTIMECFG 0x0910
  361. #define AR_Q5_RDYTIMECFG 0x0914
  362. #define AR_Q6_RDYTIMECFG 0x0918
  363. #define AR_Q7_RDYTIMECFG 0x091c
  364. #define AR_Q8_RDYTIMECFG 0x0920
  365. #define AR_Q9_RDYTIMECFG 0x0924
  366. #define AR_QRDYTIMECFG(_i) (AR_Q0_RDYTIMECFG + ((_i)<<2))
  367. #define AR_Q_RDYTIMECFG_DURATION 0x00FFFFFF
  368. #define AR_Q_RDYTIMECFG_DURATION_S 0
  369. #define AR_Q_RDYTIMECFG_EN 0x01000000
  370. #define AR_Q_ONESHOTARM_SC 0x0940
  371. #define AR_Q_ONESHOTARM_SC_M 0x000003FF
  372. #define AR_Q_ONESHOTARM_SC_RESV0 0xFFFFFC00
  373. #define AR_Q_ONESHOTARM_CC 0x0980
  374. #define AR_Q_ONESHOTARM_CC_M 0x000003FF
  375. #define AR_Q_ONESHOTARM_CC_RESV0 0xFFFFFC00
  376. #define AR_Q0_MISC 0x09c0
  377. #define AR_Q1_MISC 0x09c4
  378. #define AR_Q2_MISC 0x09c8
  379. #define AR_Q3_MISC 0x09cc
  380. #define AR_Q4_MISC 0x09d0
  381. #define AR_Q5_MISC 0x09d4
  382. #define AR_Q6_MISC 0x09d8
  383. #define AR_Q7_MISC 0x09dc
  384. #define AR_Q8_MISC 0x09e0
  385. #define AR_Q9_MISC 0x09e4
  386. #define AR_QMISC(_i) (AR_Q0_MISC + ((_i)<<2))
  387. #define AR_Q_MISC_FSP 0x0000000F
  388. #define AR_Q_MISC_FSP_ASAP 0
  389. #define AR_Q_MISC_FSP_CBR 1
  390. #define AR_Q_MISC_FSP_DBA_GATED 2
  391. #define AR_Q_MISC_FSP_TIM_GATED 3
  392. #define AR_Q_MISC_FSP_BEACON_SENT_GATED 4
  393. #define AR_Q_MISC_FSP_BEACON_RCVD_GATED 5
  394. #define AR_Q_MISC_ONE_SHOT_EN 0x00000010
  395. #define AR_Q_MISC_CBR_INCR_DIS1 0x00000020
  396. #define AR_Q_MISC_CBR_INCR_DIS0 0x00000040
  397. #define AR_Q_MISC_BEACON_USE 0x00000080
  398. #define AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN 0x00000100
  399. #define AR_Q_MISC_RDYTIME_EXP_POLICY 0x00000200
  400. #define AR_Q_MISC_RESET_CBR_EXP_CTR 0x00000400
  401. #define AR_Q_MISC_DCU_EARLY_TERM_REQ 0x00000800
  402. #define AR_Q_MISC_RESV0 0xFFFFF000
  403. #define AR_Q0_STS 0x0a00
  404. #define AR_Q1_STS 0x0a04
  405. #define AR_Q2_STS 0x0a08
  406. #define AR_Q3_STS 0x0a0c
  407. #define AR_Q4_STS 0x0a10
  408. #define AR_Q5_STS 0x0a14
  409. #define AR_Q6_STS 0x0a18
  410. #define AR_Q7_STS 0x0a1c
  411. #define AR_Q8_STS 0x0a20
  412. #define AR_Q9_STS 0x0a24
  413. #define AR_QSTS(_i) (AR_Q0_STS + ((_i)<<2))
  414. #define AR_Q_STS_PEND_FR_CNT 0x00000003
  415. #define AR_Q_STS_RESV0 0x000000FC
  416. #define AR_Q_STS_CBR_EXP_CNT 0x0000FF00
  417. #define AR_Q_STS_RESV1 0xFFFF0000
  418. #define AR_Q_RDYTIMESHDN 0x0a40
  419. #define AR_Q_RDYTIMESHDN_M 0x000003FF
  420. /* MAC Descriptor CRC check */
  421. #define AR_Q_DESC_CRCCHK 0xa44
  422. /* Enable CRC check on the descriptor fetched from host */
  423. #define AR_Q_DESC_CRCCHK_EN 1
  424. #define AR_NUM_DCU 10
  425. #define AR_DCU_0 0x0001
  426. #define AR_DCU_1 0x0002
  427. #define AR_DCU_2 0x0004
  428. #define AR_DCU_3 0x0008
  429. #define AR_DCU_4 0x0010
  430. #define AR_DCU_5 0x0020
  431. #define AR_DCU_6 0x0040
  432. #define AR_DCU_7 0x0080
  433. #define AR_DCU_8 0x0100
  434. #define AR_DCU_9 0x0200
  435. #define AR_D0_QCUMASK 0x1000
  436. #define AR_D1_QCUMASK 0x1004
  437. #define AR_D2_QCUMASK 0x1008
  438. #define AR_D3_QCUMASK 0x100c
  439. #define AR_D4_QCUMASK 0x1010
  440. #define AR_D5_QCUMASK 0x1014
  441. #define AR_D6_QCUMASK 0x1018
  442. #define AR_D7_QCUMASK 0x101c
  443. #define AR_D8_QCUMASK 0x1020
  444. #define AR_D9_QCUMASK 0x1024
  445. #define AR_DQCUMASK(_i) (AR_D0_QCUMASK + ((_i)<<2))
  446. #define AR_D_QCUMASK 0x000003FF
  447. #define AR_D_QCUMASK_RESV0 0xFFFFFC00
  448. #define AR_D0_LCL_IFS 0x1040
  449. #define AR_D1_LCL_IFS 0x1044
  450. #define AR_D2_LCL_IFS 0x1048
  451. #define AR_D3_LCL_IFS 0x104c
  452. #define AR_D4_LCL_IFS 0x1050
  453. #define AR_D5_LCL_IFS 0x1054
  454. #define AR_D6_LCL_IFS 0x1058
  455. #define AR_D7_LCL_IFS 0x105c
  456. #define AR_D8_LCL_IFS 0x1060
  457. #define AR_D9_LCL_IFS 0x1064
  458. #define AR_DLCL_IFS(_i) (AR_D0_LCL_IFS + ((_i)<<2))
  459. #define AR_D_LCL_IFS_CWMIN 0x000003FF
  460. #define AR_D_LCL_IFS_CWMIN_S 0
  461. #define AR_D_LCL_IFS_CWMAX 0x000FFC00
  462. #define AR_D_LCL_IFS_CWMAX_S 10
  463. #define AR_D_LCL_IFS_AIFS 0x0FF00000
  464. #define AR_D_LCL_IFS_AIFS_S 20
  465. #define AR_D_LCL_IFS_RESV0 0xF0000000
  466. #define AR_D0_RETRY_LIMIT 0x1080
  467. #define AR_D1_RETRY_LIMIT 0x1084
  468. #define AR_D2_RETRY_LIMIT 0x1088
  469. #define AR_D3_RETRY_LIMIT 0x108c
  470. #define AR_D4_RETRY_LIMIT 0x1090
  471. #define AR_D5_RETRY_LIMIT 0x1094
  472. #define AR_D6_RETRY_LIMIT 0x1098
  473. #define AR_D7_RETRY_LIMIT 0x109c
  474. #define AR_D8_RETRY_LIMIT 0x10a0
  475. #define AR_D9_RETRY_LIMIT 0x10a4
  476. #define AR_DRETRY_LIMIT(_i) (AR_D0_RETRY_LIMIT + ((_i)<<2))
  477. #define AR_D_RETRY_LIMIT_FR_SH 0x0000000F
  478. #define AR_D_RETRY_LIMIT_FR_SH_S 0
  479. #define AR_D_RETRY_LIMIT_STA_SH 0x00003F00
  480. #define AR_D_RETRY_LIMIT_STA_SH_S 8
  481. #define AR_D_RETRY_LIMIT_STA_LG 0x000FC000
  482. #define AR_D_RETRY_LIMIT_STA_LG_S 14
  483. #define AR_D_RETRY_LIMIT_RESV0 0xFFF00000
  484. #define AR_D0_CHNTIME 0x10c0
  485. #define AR_D1_CHNTIME 0x10c4
  486. #define AR_D2_CHNTIME 0x10c8
  487. #define AR_D3_CHNTIME 0x10cc
  488. #define AR_D4_CHNTIME 0x10d0
  489. #define AR_D5_CHNTIME 0x10d4
  490. #define AR_D6_CHNTIME 0x10d8
  491. #define AR_D7_CHNTIME 0x10dc
  492. #define AR_D8_CHNTIME 0x10e0
  493. #define AR_D9_CHNTIME 0x10e4
  494. #define AR_DCHNTIME(_i) (AR_D0_CHNTIME + ((_i)<<2))
  495. #define AR_D_CHNTIME_DUR 0x000FFFFF
  496. #define AR_D_CHNTIME_DUR_S 0
  497. #define AR_D_CHNTIME_EN 0x00100000
  498. #define AR_D_CHNTIME_RESV0 0xFFE00000
  499. #define AR_D0_MISC 0x1100
  500. #define AR_D1_MISC 0x1104
  501. #define AR_D2_MISC 0x1108
  502. #define AR_D3_MISC 0x110c
  503. #define AR_D4_MISC 0x1110
  504. #define AR_D5_MISC 0x1114
  505. #define AR_D6_MISC 0x1118
  506. #define AR_D7_MISC 0x111c
  507. #define AR_D8_MISC 0x1120
  508. #define AR_D9_MISC 0x1124
  509. #define AR_DMISC(_i) (AR_D0_MISC + ((_i)<<2))
  510. #define AR_D_MISC_BKOFF_THRESH 0x0000003F
  511. #define AR_D_MISC_RETRY_CNT_RESET_EN 0x00000040
  512. #define AR_D_MISC_CW_RESET_EN 0x00000080
  513. #define AR_D_MISC_FRAG_WAIT_EN 0x00000100
  514. #define AR_D_MISC_FRAG_BKOFF_EN 0x00000200
  515. #define AR_D_MISC_CW_BKOFF_EN 0x00001000
  516. #define AR_D_MISC_VIR_COL_HANDLING 0x0000C000
  517. #define AR_D_MISC_VIR_COL_HANDLING_S 14
  518. #define AR_D_MISC_VIR_COL_HANDLING_DEFAULT 0
  519. #define AR_D_MISC_VIR_COL_HANDLING_IGNORE 1
  520. #define AR_D_MISC_BEACON_USE 0x00010000
  521. #define AR_D_MISC_ARB_LOCKOUT_CNTRL 0x00060000
  522. #define AR_D_MISC_ARB_LOCKOUT_CNTRL_S 17
  523. #define AR_D_MISC_ARB_LOCKOUT_CNTRL_NONE 0
  524. #define AR_D_MISC_ARB_LOCKOUT_CNTRL_INTRA_FR 1
  525. #define AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL 2
  526. #define AR_D_MISC_ARB_LOCKOUT_IGNORE 0x00080000
  527. #define AR_D_MISC_SEQ_NUM_INCR_DIS 0x00100000
  528. #define AR_D_MISC_POST_FR_BKOFF_DIS 0x00200000
  529. #define AR_D_MISC_VIT_COL_CW_BKOFF_EN 0x00400000
  530. #define AR_D_MISC_BLOWN_IFS_RETRY_EN 0x00800000
  531. #define AR_D_MISC_RESV0 0xFF000000
  532. #define AR_D_SEQNUM 0x1140
  533. #define AR_D_GBL_IFS_SIFS 0x1030
  534. #define AR_D_GBL_IFS_SIFS_M 0x0000FFFF
  535. #define AR_D_GBL_IFS_SIFS_RESV0 0xFFFFFFFF
  536. #define AR_D_TXBLK_BASE 0x1038
  537. #define AR_D_TXBLK_WRITE_BITMASK 0x0000FFFF
  538. #define AR_D_TXBLK_WRITE_BITMASK_S 0
  539. #define AR_D_TXBLK_WRITE_SLICE 0x000F0000
  540. #define AR_D_TXBLK_WRITE_SLICE_S 16
  541. #define AR_D_TXBLK_WRITE_DCU 0x00F00000
  542. #define AR_D_TXBLK_WRITE_DCU_S 20
  543. #define AR_D_TXBLK_WRITE_COMMAND 0x0F000000
  544. #define AR_D_TXBLK_WRITE_COMMAND_S 24
  545. #define AR_D_GBL_IFS_SLOT 0x1070
  546. #define AR_D_GBL_IFS_SLOT_M 0x0000FFFF
  547. #define AR_D_GBL_IFS_SLOT_RESV0 0xFFFF0000
  548. #define AR_D_GBL_IFS_EIFS 0x10b0
  549. #define AR_D_GBL_IFS_EIFS_M 0x0000FFFF
  550. #define AR_D_GBL_IFS_EIFS_RESV0 0xFFFF0000
  551. #define AR_D_GBL_IFS_EIFS_ASYNC_FIFO 363
  552. #define AR_D_GBL_IFS_MISC 0x10f0
  553. #define AR_D_GBL_IFS_MISC_LFSR_SLICE_SEL 0x00000007
  554. #define AR_D_GBL_IFS_MISC_TURBO_MODE 0x00000008
  555. #define AR_D_GBL_IFS_MISC_USEC_DURATION 0x000FFC00
  556. #define AR_D_GBL_IFS_MISC_DCU_ARBITER_DLY 0x00300000
  557. #define AR_D_GBL_IFS_MISC_RANDOM_LFSR_SLICE_DIS 0x01000000
  558. #define AR_D_GBL_IFS_MISC_SLOT_XMIT_WIND_LEN 0x06000000
  559. #define AR_D_GBL_IFS_MISC_FORCE_XMIT_SLOT_BOUND 0x08000000
  560. #define AR_D_GBL_IFS_MISC_IGNORE_BACKOFF 0x10000000
  561. #define AR_D_FPCTL 0x1230
  562. #define AR_D_FPCTL_DCU 0x0000000F
  563. #define AR_D_FPCTL_DCU_S 0
  564. #define AR_D_FPCTL_PREFETCH_EN 0x00000010
  565. #define AR_D_FPCTL_BURST_PREFETCH 0x00007FE0
  566. #define AR_D_FPCTL_BURST_PREFETCH_S 5
  567. #define AR_D_TXPSE 0x1270
  568. #define AR_D_TXPSE_CTRL 0x000003FF
  569. #define AR_D_TXPSE_RESV0 0x0000FC00
  570. #define AR_D_TXPSE_STATUS 0x00010000
  571. #define AR_D_TXPSE_RESV1 0xFFFE0000
  572. #define AR_D_TXSLOTMASK 0x12f0
  573. #define AR_D_TXSLOTMASK_NUM 0x0000000F
  574. #define AR_CFG_LED 0x1f04
  575. #define AR_CFG_SCLK_RATE_IND 0x00000003
  576. #define AR_CFG_SCLK_RATE_IND_S 0
  577. #define AR_CFG_SCLK_32MHZ 0x00000000
  578. #define AR_CFG_SCLK_4MHZ 0x00000001
  579. #define AR_CFG_SCLK_1MHZ 0x00000002
  580. #define AR_CFG_SCLK_32KHZ 0x00000003
  581. #define AR_CFG_LED_BLINK_SLOW 0x00000008
  582. #define AR_CFG_LED_BLINK_THRESH_SEL 0x00000070
  583. #define AR_CFG_LED_MODE_SEL 0x00000380
  584. #define AR_CFG_LED_MODE_SEL_S 7
  585. #define AR_CFG_LED_POWER 0x00000280
  586. #define AR_CFG_LED_POWER_S 7
  587. #define AR_CFG_LED_NETWORK 0x00000300
  588. #define AR_CFG_LED_NETWORK_S 7
  589. #define AR_CFG_LED_MODE_PROP 0x0
  590. #define AR_CFG_LED_MODE_RPROP 0x1
  591. #define AR_CFG_LED_MODE_SPLIT 0x2
  592. #define AR_CFG_LED_MODE_RAND 0x3
  593. #define AR_CFG_LED_MODE_POWER_OFF 0x4
  594. #define AR_CFG_LED_MODE_POWER_ON 0x5
  595. #define AR_CFG_LED_MODE_NETWORK_OFF 0x4
  596. #define AR_CFG_LED_MODE_NETWORK_ON 0x6
  597. #define AR_CFG_LED_ASSOC_CTL 0x00000c00
  598. #define AR_CFG_LED_ASSOC_CTL_S 10
  599. #define AR_CFG_LED_ASSOC_NONE 0x0
  600. #define AR_CFG_LED_ASSOC_ACTIVE 0x1
  601. #define AR_CFG_LED_ASSOC_PENDING 0x2
  602. #define AR_CFG_LED_BLINK_SLOW 0x00000008
  603. #define AR_CFG_LED_BLINK_SLOW_S 3
  604. #define AR_CFG_LED_BLINK_THRESH_SEL 0x00000070
  605. #define AR_CFG_LED_BLINK_THRESH_SEL_S 4
  606. #define AR_MAC_SLEEP 0x1f00
  607. #define AR_MAC_SLEEP_MAC_AWAKE 0x00000000
  608. #define AR_MAC_SLEEP_MAC_ASLEEP 0x00000001
  609. #define AR_RC 0x4000
  610. #define AR_RC_AHB 0x00000001
  611. #define AR_RC_APB 0x00000002
  612. #define AR_RC_HOSTIF 0x00000100
  613. #define AR_WA (AR_SREV_9340(ah) ? 0x40c4 : 0x4004)
  614. #define AR_WA_BIT6 (1 << 6)
  615. #define AR_WA_BIT7 (1 << 7)
  616. #define AR_WA_BIT23 (1 << 23)
  617. #define AR_WA_D3_L1_DISABLE (1 << 14)
  618. #define AR_WA_UNTIE_RESET_EN (1 << 15) /* Enable PCI Reset
  619. to POR (power-on-reset) */
  620. #define AR_WA_D3_TO_L1_DISABLE_REAL (1 << 16)
  621. #define AR_WA_ASPM_TIMER_BASED_DISABLE (1 << 17)
  622. #define AR_WA_RESET_EN (1 << 18) /* Enable PCI-Reset to
  623. POR (bit 15) */
  624. #define AR_WA_ANALOG_SHIFT (1 << 20)
  625. #define AR_WA_POR_SHORT (1 << 21) /* PCI-E Phy reset control */
  626. #define AR_WA_BIT22 (1 << 22)
  627. #define AR9285_WA_DEFAULT 0x004a050b
  628. #define AR9280_WA_DEFAULT 0x0040073b
  629. #define AR_WA_DEFAULT 0x0000073f
  630. #define AR_PM_STATE 0x4008
  631. #define AR_PM_STATE_PME_D3COLD_VAUX 0x00100000
  632. #define AR_HOST_TIMEOUT (AR_SREV_9340(ah) ? 0x4008 : 0x4018)
  633. #define AR_HOST_TIMEOUT_APB_CNTR 0x0000FFFF
  634. #define AR_HOST_TIMEOUT_APB_CNTR_S 0
  635. #define AR_HOST_TIMEOUT_LCL_CNTR 0xFFFF0000
  636. #define AR_HOST_TIMEOUT_LCL_CNTR_S 16
  637. #define AR_EEPROM 0x401c
  638. #define AR_EEPROM_ABSENT 0x00000100
  639. #define AR_EEPROM_CORRUPT 0x00000200
  640. #define AR_EEPROM_PROT_MASK 0x03FFFC00
  641. #define AR_EEPROM_PROT_MASK_S 10
  642. #define EEPROM_PROTECT_RP_0_31 0x0001
  643. #define EEPROM_PROTECT_WP_0_31 0x0002
  644. #define EEPROM_PROTECT_RP_32_63 0x0004
  645. #define EEPROM_PROTECT_WP_32_63 0x0008
  646. #define EEPROM_PROTECT_RP_64_127 0x0010
  647. #define EEPROM_PROTECT_WP_64_127 0x0020
  648. #define EEPROM_PROTECT_RP_128_191 0x0040
  649. #define EEPROM_PROTECT_WP_128_191 0x0080
  650. #define EEPROM_PROTECT_RP_192_255 0x0100
  651. #define EEPROM_PROTECT_WP_192_255 0x0200
  652. #define EEPROM_PROTECT_RP_256_511 0x0400
  653. #define EEPROM_PROTECT_WP_256_511 0x0800
  654. #define EEPROM_PROTECT_RP_512_1023 0x1000
  655. #define EEPROM_PROTECT_WP_512_1023 0x2000
  656. #define EEPROM_PROTECT_RP_1024_2047 0x4000
  657. #define EEPROM_PROTECT_WP_1024_2047 0x8000
  658. #define AR_SREV \
  659. ((AR_SREV_9100(ah)) ? 0x0600 : (AR_SREV_9340(ah) \
  660. ? 0x400c : 0x4020))
  661. #define AR_SREV_ID \
  662. ((AR_SREV_9100(ah)) ? 0x00000FFF : 0x000000FF)
  663. #define AR_SREV_VERSION 0x000000F0
  664. #define AR_SREV_VERSION_S 4
  665. #define AR_SREV_REVISION 0x00000007
  666. #define AR_SREV_ID2 0xFFFFFFFF
  667. #define AR_SREV_VERSION2 0xFFFC0000
  668. #define AR_SREV_VERSION2_S 18
  669. #define AR_SREV_TYPE2 0x0003F000
  670. #define AR_SREV_TYPE2_S 12
  671. #define AR_SREV_TYPE2_CHAIN 0x00001000
  672. #define AR_SREV_TYPE2_HOST_MODE 0x00002000
  673. #define AR_SREV_REVISION2 0x00000F00
  674. #define AR_SREV_REVISION2_S 8
  675. #define AR_SREV_VERSION_5416_PCI 0xD
  676. #define AR_SREV_VERSION_5416_PCIE 0xC
  677. #define AR_SREV_REVISION_5416_10 0
  678. #define AR_SREV_REVISION_5416_20 1
  679. #define AR_SREV_REVISION_5416_22 2
  680. #define AR_SREV_VERSION_9100 0x14
  681. #define AR_SREV_VERSION_9160 0x40
  682. #define AR_SREV_REVISION_9160_10 0
  683. #define AR_SREV_REVISION_9160_11 1
  684. #define AR_SREV_VERSION_9280 0x80
  685. #define AR_SREV_REVISION_9280_10 0
  686. #define AR_SREV_REVISION_9280_20 1
  687. #define AR_SREV_REVISION_9280_21 2
  688. #define AR_SREV_VERSION_9285 0xC0
  689. #define AR_SREV_REVISION_9285_10 0
  690. #define AR_SREV_REVISION_9285_11 1
  691. #define AR_SREV_REVISION_9285_12 2
  692. #define AR_SREV_VERSION_9287 0x180
  693. #define AR_SREV_REVISION_9287_10 0
  694. #define AR_SREV_REVISION_9287_11 1
  695. #define AR_SREV_REVISION_9287_12 2
  696. #define AR_SREV_REVISION_9287_13 3
  697. #define AR_SREV_VERSION_9271 0x140
  698. #define AR_SREV_REVISION_9271_10 0
  699. #define AR_SREV_REVISION_9271_11 1
  700. #define AR_SREV_VERSION_9300 0x1c0
  701. #define AR_SREV_REVISION_9300_20 2 /* 2.0 and 2.1 */
  702. #define AR_SREV_REVISION_9300_22 3
  703. #define AR_SREV_VERSION_9330 0x200
  704. #define AR_SREV_REVISION_9330_10 0
  705. #define AR_SREV_REVISION_9330_11 1
  706. #define AR_SREV_REVISION_9330_12 2
  707. #define AR_SREV_VERSION_9485 0x240
  708. #define AR_SREV_REVISION_9485_10 0
  709. #define AR_SREV_REVISION_9485_11 1
  710. #define AR_SREV_VERSION_9340 0x300
  711. #define AR_SREV_REVISION_9340_10 0
  712. #define AR_SREV_REVISION_9340_11 1
  713. #define AR_SREV_REVISION_9340_12 2
  714. #define AR_SREV_REVISION_9340_13 3
  715. #define AR_SREV_VERSION_9580 0x1C0
  716. #define AR_SREV_REVISION_9580_10 4 /* AR9580 1.0 */
  717. #define AR_SREV_VERSION_9462 0x280
  718. #define AR_SREV_REVISION_9462_20 2
  719. #define AR_SREV_REVISION_9462_21 3
  720. #define AR_SREV_VERSION_9565 0x2C0
  721. #define AR_SREV_REVISION_9565_10 0
  722. #define AR_SREV_REVISION_9565_101 1
  723. #define AR_SREV_REVISION_9565_11 2
  724. #define AR_SREV_VERSION_9550 0x400
  725. #define AR_SREV_VERSION_9531 0x500
  726. #define AR_SREV_REVISION_9531_10 0
  727. #define AR_SREV_REVISION_9531_11 1
  728. #define AR_SREV_REVISION_9531_20 2
  729. #define AR_SREV_VERSION_9561 0x600
  730. #define AR_SREV_5416(_ah) \
  731. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) || \
  732. ((_ah)->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE))
  733. #define AR_SREV_5416_22_OR_LATER(_ah) \
  734. (((AR_SREV_5416(_ah)) && \
  735. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_5416_22)) || \
  736. ((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9100))
  737. #define AR_SREV_9100(ah) \
  738. ((ah->hw_version.macVersion) == AR_SREV_VERSION_9100)
  739. #define AR_SREV_9100_OR_LATER(_ah) \
  740. (((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9100))
  741. #define AR_SREV_9160(_ah) \
  742. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9160))
  743. #define AR_SREV_9160_10_OR_LATER(_ah) \
  744. (((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9160))
  745. #define AR_SREV_9160_11(_ah) \
  746. (AR_SREV_9160(_ah) && \
  747. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9160_11))
  748. #define AR_SREV_9280(_ah) \
  749. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9280))
  750. #define AR_SREV_9280_20_OR_LATER(_ah) \
  751. (((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9280))
  752. #define AR_SREV_9280_20(_ah) \
  753. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9280))
  754. #define AR_SREV_9285(_ah) \
  755. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9285))
  756. #define AR_SREV_9285_12_OR_LATER(_ah) \
  757. (((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9285))
  758. #define AR_SREV_9287(_ah) \
  759. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9287))
  760. #define AR_SREV_9287_11_OR_LATER(_ah) \
  761. (((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9287))
  762. #define AR_SREV_9287_11(_ah) \
  763. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9287) && \
  764. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9287_11))
  765. #define AR_SREV_9287_12(_ah) \
  766. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9287) && \
  767. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9287_12))
  768. #define AR_SREV_9287_12_OR_LATER(_ah) \
  769. (((_ah)->hw_version.macVersion > AR_SREV_VERSION_9287) || \
  770. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9287) && \
  771. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_9287_12)))
  772. #define AR_SREV_9287_13_OR_LATER(_ah) \
  773. (((_ah)->hw_version.macVersion > AR_SREV_VERSION_9287) || \
  774. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9287) && \
  775. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_9287_13)))
  776. #define AR_SREV_9271(_ah) \
  777. (((_ah))->hw_version.macVersion == AR_SREV_VERSION_9271)
  778. #define AR_SREV_9271_10(_ah) \
  779. (AR_SREV_9271(_ah) && \
  780. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9271_10))
  781. #define AR_SREV_9271_11(_ah) \
  782. (AR_SREV_9271(_ah) && \
  783. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9271_11))
  784. #define AR_SREV_9300(_ah) \
  785. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9300))
  786. #define AR_SREV_9300_20_OR_LATER(_ah) \
  787. ((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9300)
  788. #define AR_SREV_9300_22(_ah) \
  789. (AR_SREV_9300(ah) && \
  790. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9300_22))
  791. #define AR_SREV_9330(_ah) \
  792. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9330))
  793. #define AR_SREV_9330_11(_ah) \
  794. (AR_SREV_9330((_ah)) && \
  795. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9330_11))
  796. #define AR_SREV_9330_12(_ah) \
  797. (AR_SREV_9330((_ah)) && \
  798. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9330_12))
  799. #ifdef CONFIG_ATH9K_PCOEM
  800. #define AR_SREV_9462(_ah) \
  801. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9462))
  802. #define AR_SREV_9485(_ah) \
  803. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9485))
  804. #define AR_SREV_9565(_ah) \
  805. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9565))
  806. #define AR_SREV_9003_PCOEM(_ah) \
  807. (AR_SREV_9462(_ah) || AR_SREV_9485(_ah) || AR_SREV_9565(_ah))
  808. #else
  809. #define AR_SREV_9462(_ah) 0
  810. #define AR_SREV_9485(_ah) 0
  811. #define AR_SREV_9565(_ah) 0
  812. #define AR_SREV_9003_PCOEM(_ah) 0
  813. #endif
  814. #define AR_SREV_9485_11_OR_LATER(_ah) \
  815. (AR_SREV_9485(_ah) && \
  816. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_9485_11))
  817. #define AR_SREV_9485_OR_LATER(_ah) \
  818. (((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9485))
  819. #define AR_SREV_9340(_ah) \
  820. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9340))
  821. #define AR_SREV_9340_13(_ah) \
  822. (AR_SREV_9340((_ah)) && \
  823. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9340_13))
  824. #define AR_SREV_9340_13_OR_LATER(_ah) \
  825. (AR_SREV_9340((_ah)) && \
  826. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_9340_13))
  827. #define AR_SREV_9285E_20(_ah) \
  828. (AR_SREV_9285_12_OR_LATER(_ah) && \
  829. ((REG_READ(_ah, AR_AN_SYNTH9) & 0x7) == 0x1))
  830. #define AR_SREV_9462_20(_ah) \
  831. (AR_SREV_9462(_ah) && \
  832. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9462_20))
  833. #define AR_SREV_9462_21(_ah) \
  834. (AR_SREV_9462(_ah) && \
  835. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9462_21))
  836. #define AR_SREV_9462_20_OR_LATER(_ah) \
  837. (AR_SREV_9462(_ah) && \
  838. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_9462_20))
  839. #define AR_SREV_9462_21_OR_LATER(_ah) \
  840. (AR_SREV_9462(_ah) && \
  841. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_9462_21))
  842. #define AR_SREV_9565_10(_ah) \
  843. (AR_SREV_9565(_ah) && \
  844. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9565_10))
  845. #define AR_SREV_9565_101(_ah) \
  846. (AR_SREV_9565(_ah) && \
  847. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9565_101))
  848. #define AR_SREV_9565_11(_ah) \
  849. (AR_SREV_9565(_ah) && \
  850. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9565_11))
  851. #define AR_SREV_9565_11_OR_LATER(_ah) \
  852. (AR_SREV_9565(_ah) && \
  853. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_9565_11))
  854. #define AR_SREV_9550(_ah) \
  855. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9550))
  856. #define AR_SREV_9550_OR_LATER(_ah) \
  857. (((_ah)->hw_version.macVersion >= AR_SREV_VERSION_9550))
  858. #define AR_SREV_9580(_ah) \
  859. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9580) && \
  860. ((_ah)->hw_version.macRev >= AR_SREV_REVISION_9580_10))
  861. #define AR_SREV_9580_10(_ah) \
  862. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9580) && \
  863. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9580_10))
  864. #define AR_SREV_9531(_ah) \
  865. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9531))
  866. #define AR_SREV_9531_10(_ah) \
  867. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9531) && \
  868. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9531_10))
  869. #define AR_SREV_9531_11(_ah) \
  870. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9531) && \
  871. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9531_11))
  872. #define AR_SREV_9531_20(_ah) \
  873. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9531) && \
  874. ((_ah)->hw_version.macRev == AR_SREV_REVISION_9531_20))
  875. #define AR_SREV_9561(_ah) \
  876. (((_ah)->hw_version.macVersion == AR_SREV_VERSION_9561))
  877. /* NOTE: When adding chips newer than Peacock, add chip check here */
  878. #define AR_SREV_9580_10_OR_LATER(_ah) \
  879. (AR_SREV_9580(_ah))
  880. enum ath_usb_dev {
  881. AR9280_USB = 1, /* AR7010 + AR9280, UB94 */
  882. AR9287_USB = 2, /* AR7010 + AR9287, UB95 */
  883. STORAGE_DEVICE = 3,
  884. };
  885. #define AR_DEVID_7010(_ah) \
  886. (((_ah)->hw_version.usbdev == AR9280_USB) || \
  887. ((_ah)->hw_version.usbdev == AR9287_USB))
  888. #define AR_RADIO_SREV_MAJOR 0xf0
  889. #define AR_RAD5133_SREV_MAJOR 0xc0
  890. #define AR_RAD2133_SREV_MAJOR 0xd0
  891. #define AR_RAD5122_SREV_MAJOR 0xe0
  892. #define AR_RAD2122_SREV_MAJOR 0xf0
  893. #define AR_AHB_MODE 0x4024
  894. #define AR_AHB_EXACT_WR_EN 0x00000000
  895. #define AR_AHB_BUF_WR_EN 0x00000001
  896. #define AR_AHB_EXACT_RD_EN 0x00000000
  897. #define AR_AHB_CACHELINE_RD_EN 0x00000002
  898. #define AR_AHB_PREFETCH_RD_EN 0x00000004
  899. #define AR_AHB_PAGE_SIZE_1K 0x00000000
  900. #define AR_AHB_PAGE_SIZE_2K 0x00000008
  901. #define AR_AHB_PAGE_SIZE_4K 0x00000010
  902. #define AR_AHB_CUSTOM_BURST_EN 0x000000C0
  903. #define AR_AHB_CUSTOM_BURST_EN_S 6
  904. #define AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL 3
  905. #define AR_INTR_RTC_IRQ 0x00000001
  906. #define AR_INTR_MAC_IRQ 0x00000002
  907. #define AR_INTR_EEP_PROT_ACCESS 0x00000004
  908. #define AR_INTR_MAC_AWAKE 0x00020000
  909. #define AR_INTR_MAC_ASLEEP 0x00040000
  910. #define AR_INTR_SPURIOUS 0xFFFFFFFF
  911. #define AR_INTR_SYNC_CAUSE (AR_SREV_9340(ah) ? 0x4010 : 0x4028)
  912. #define AR_INTR_SYNC_CAUSE_CLR (AR_SREV_9340(ah) ? 0x4010 : 0x4028)
  913. #define AR_INTR_SYNC_ENABLE (AR_SREV_9340(ah) ? 0x4014 : 0x402c)
  914. #define AR_INTR_SYNC_ENABLE_GPIO 0xFFFC0000
  915. #define AR_INTR_SYNC_ENABLE_GPIO_S 18
  916. enum {
  917. AR_INTR_SYNC_RTC_IRQ = 0x00000001,
  918. AR_INTR_SYNC_MAC_IRQ = 0x00000002,
  919. AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS = 0x00000004,
  920. AR_INTR_SYNC_APB_TIMEOUT = 0x00000008,
  921. AR_INTR_SYNC_PCI_MODE_CONFLICT = 0x00000010,
  922. AR_INTR_SYNC_HOST1_FATAL = 0x00000020,
  923. AR_INTR_SYNC_HOST1_PERR = 0x00000040,
  924. AR_INTR_SYNC_TRCV_FIFO_PERR = 0x00000080,
  925. AR_INTR_SYNC_RADM_CPL_EP = 0x00000100,
  926. AR_INTR_SYNC_RADM_CPL_DLLP_ABORT = 0x00000200,
  927. AR_INTR_SYNC_RADM_CPL_TLP_ABORT = 0x00000400,
  928. AR_INTR_SYNC_RADM_CPL_ECRC_ERR = 0x00000800,
  929. AR_INTR_SYNC_RADM_CPL_TIMEOUT = 0x00001000,
  930. AR_INTR_SYNC_LOCAL_TIMEOUT = 0x00002000,
  931. AR_INTR_SYNC_PM_ACCESS = 0x00004000,
  932. AR_INTR_SYNC_MAC_AWAKE = 0x00008000,
  933. AR_INTR_SYNC_MAC_ASLEEP = 0x00010000,
  934. AR_INTR_SYNC_MAC_SLEEP_ACCESS = 0x00020000,
  935. AR_INTR_SYNC_ALL = 0x0003FFFF,
  936. AR_INTR_SYNC_DEFAULT = (AR_INTR_SYNC_HOST1_FATAL |
  937. AR_INTR_SYNC_HOST1_PERR |
  938. AR_INTR_SYNC_RADM_CPL_EP |
  939. AR_INTR_SYNC_RADM_CPL_DLLP_ABORT |
  940. AR_INTR_SYNC_RADM_CPL_TLP_ABORT |
  941. AR_INTR_SYNC_RADM_CPL_ECRC_ERR |
  942. AR_INTR_SYNC_RADM_CPL_TIMEOUT |
  943. AR_INTR_SYNC_LOCAL_TIMEOUT |
  944. AR_INTR_SYNC_MAC_SLEEP_ACCESS),
  945. AR9340_INTR_SYNC_LOCAL_TIMEOUT = 0x00000010,
  946. AR_INTR_SYNC_SPURIOUS = 0xFFFFFFFF,
  947. };
  948. #define AR_INTR_ASYNC_MASK (AR_SREV_9340(ah) ? 0x4018 : 0x4030)
  949. #define AR_INTR_ASYNC_MASK_GPIO 0xFFFC0000
  950. #define AR_INTR_ASYNC_MASK_GPIO_S 18
  951. #define AR_INTR_ASYNC_MASK_MCI 0x00000080
  952. #define AR_INTR_ASYNC_MASK_MCI_S 7
  953. #define AR_INTR_SYNC_MASK (AR_SREV_9340(ah) ? 0x401c : 0x4034)
  954. #define AR_INTR_SYNC_MASK_GPIO 0xFFFC0000
  955. #define AR_INTR_SYNC_MASK_GPIO_S 18
  956. #define AR_INTR_ASYNC_CAUSE_CLR (AR_SREV_9340(ah) ? 0x4020 : 0x4038)
  957. #define AR_INTR_ASYNC_CAUSE (AR_SREV_9340(ah) ? 0x4020 : 0x4038)
  958. #define AR_INTR_ASYNC_CAUSE_MCI 0x00000080
  959. #define AR_INTR_ASYNC_USED (AR_INTR_MAC_IRQ | \
  960. AR_INTR_ASYNC_CAUSE_MCI)
  961. /* Asynchronous Interrupt Enable Register */
  962. #define AR_INTR_ASYNC_ENABLE_MCI 0x00000080
  963. #define AR_INTR_ASYNC_ENABLE_MCI_S 7
  964. #define AR_INTR_ASYNC_ENABLE (AR_SREV_9340(ah) ? 0x4024 : 0x403c)
  965. #define AR_INTR_ASYNC_ENABLE_GPIO 0xFFFC0000
  966. #define AR_INTR_ASYNC_ENABLE_GPIO_S 18
  967. #define AR_PCIE_SERDES 0x4040
  968. #define AR_PCIE_SERDES2 0x4044
  969. #define AR_PCIE_PM_CTRL (AR_SREV_9340(ah) ? 0x4004 : 0x4014)
  970. #define AR_PCIE_PM_CTRL_ENA 0x00080000
  971. #define AR_PCIE_PHY_REG3 0x18c08
  972. #define AR_NUM_GPIO 14
  973. #define AR928X_NUM_GPIO 10
  974. #define AR9285_NUM_GPIO 12
  975. #define AR9287_NUM_GPIO 11
  976. #define AR9271_NUM_GPIO 16
  977. #define AR9300_NUM_GPIO 17
  978. #define AR7010_NUM_GPIO 16
  979. #define AR_GPIO_IN_OUT (AR_SREV_9340(ah) ? 0x4028 : 0x4048)
  980. #define AR_GPIO_IN_VAL 0x0FFFC000
  981. #define AR_GPIO_IN_VAL_S 14
  982. #define AR928X_GPIO_IN_VAL 0x000FFC00
  983. #define AR928X_GPIO_IN_VAL_S 10
  984. #define AR9285_GPIO_IN_VAL 0x00FFF000
  985. #define AR9285_GPIO_IN_VAL_S 12
  986. #define AR9287_GPIO_IN_VAL 0x003FF800
  987. #define AR9287_GPIO_IN_VAL_S 11
  988. #define AR9271_GPIO_IN_VAL 0xFFFF0000
  989. #define AR9271_GPIO_IN_VAL_S 16
  990. #define AR7010_GPIO_IN_VAL 0x0000FFFF
  991. #define AR7010_GPIO_IN_VAL_S 0
  992. #define AR_GPIO_IN (AR_SREV_9340(ah) ? 0x402c : 0x404c)
  993. #define AR9300_GPIO_IN_VAL 0x0001FFFF
  994. #define AR9300_GPIO_IN_VAL_S 0
  995. #define AR_GPIO_OE_OUT (AR_SREV_9340(ah) ? 0x4030 : \
  996. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4050 : 0x404c))
  997. #define AR_GPIO_OE_OUT_MASK (AR_SREV_9550_OR_LATER(ah) ? \
  998. 0x0000000F : 0xFFFFFFFF)
  999. #define AR_GPIO_OE_OUT_DRV 0x3
  1000. #define AR_GPIO_OE_OUT_DRV_NO 0x0
  1001. #define AR_GPIO_OE_OUT_DRV_LOW 0x1
  1002. #define AR_GPIO_OE_OUT_DRV_HI 0x2
  1003. #define AR_GPIO_OE_OUT_DRV_ALL 0x3
  1004. #define AR7010_GPIO_OE 0x52000
  1005. #define AR7010_GPIO_OE_MASK 0x1
  1006. #define AR7010_GPIO_OE_AS_OUTPUT 0x0
  1007. #define AR7010_GPIO_OE_AS_INPUT 0x1
  1008. #define AR7010_GPIO_IN 0x52004
  1009. #define AR7010_GPIO_OUT 0x52008
  1010. #define AR7010_GPIO_SET 0x5200C
  1011. #define AR7010_GPIO_CLEAR 0x52010
  1012. #define AR7010_GPIO_INT 0x52014
  1013. #define AR7010_GPIO_INT_TYPE 0x52018
  1014. #define AR7010_GPIO_INT_POLARITY 0x5201C
  1015. #define AR7010_GPIO_PENDING 0x52020
  1016. #define AR7010_GPIO_INT_MASK 0x52024
  1017. #define AR7010_GPIO_FUNCTION 0x52028
  1018. #define AR_GPIO_INTR_POL (AR_SREV_9340(ah) ? 0x4038 : \
  1019. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4058 : 0x4050))
  1020. #define AR_GPIO_INTR_POL_VAL 0x0001FFFF
  1021. #define AR_GPIO_INTR_POL_VAL_S 0
  1022. #define AR_GPIO_INPUT_EN_VAL (AR_SREV_9340(ah) ? 0x403c : \
  1023. (AR_SREV_9300_20_OR_LATER(ah) ? 0x405c : 0x4054))
  1024. #define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF 0x00000004
  1025. #define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_S 2
  1026. #define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF 0x00000008
  1027. #define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_S 3
  1028. #define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_DEF 0x00000010
  1029. #define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_S 4
  1030. #define AR_GPIO_INPUT_EN_VAL_RFSILENT_DEF 0x00000080
  1031. #define AR_GPIO_INPUT_EN_VAL_RFSILENT_DEF_S 7
  1032. #define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB 0x00000400
  1033. #define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB_S 10
  1034. #define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB 0x00001000
  1035. #define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB_S 12
  1036. #define AR_GPIO_INPUT_EN_VAL_RFSILENT_BB 0x00008000
  1037. #define AR_GPIO_INPUT_EN_VAL_RFSILENT_BB_S 15
  1038. #define AR_GPIO_RTC_RESET_OVERRIDE_ENABLE 0x00010000
  1039. #define AR_GPIO_JTAG_DISABLE 0x00020000
  1040. #define AR_GPIO_INPUT_MUX1 (AR_SREV_9340(ah) ? 0x4040 : \
  1041. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4060 : 0x4058))
  1042. #define AR_GPIO_INPUT_MUX1_BT_ACTIVE 0x000f0000
  1043. #define AR_GPIO_INPUT_MUX1_BT_ACTIVE_S 16
  1044. #define AR_GPIO_INPUT_MUX1_BT_PRIORITY 0x00000f00
  1045. #define AR_GPIO_INPUT_MUX1_BT_PRIORITY_S 8
  1046. #define AR_GPIO_INPUT_MUX2 (AR_SREV_9340(ah) ? 0x4044 : \
  1047. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4064 : 0x405c))
  1048. #define AR_GPIO_INPUT_MUX2_CLK25 0x0000000f
  1049. #define AR_GPIO_INPUT_MUX2_CLK25_S 0
  1050. #define AR_GPIO_INPUT_MUX2_RFSILENT 0x000000f0
  1051. #define AR_GPIO_INPUT_MUX2_RFSILENT_S 4
  1052. #define AR_GPIO_INPUT_MUX2_RTC_RESET 0x00000f00
  1053. #define AR_GPIO_INPUT_MUX2_RTC_RESET_S 8
  1054. #define AR_GPIO_OUTPUT_MUX1 (AR_SREV_9340(ah) ? 0x4048 : \
  1055. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4068 : 0x4060))
  1056. #define AR_GPIO_OUTPUT_MUX2 (AR_SREV_9340(ah) ? 0x404c : \
  1057. (AR_SREV_9300_20_OR_LATER(ah) ? 0x406c : 0x4064))
  1058. #define AR_GPIO_OUTPUT_MUX3 (AR_SREV_9340(ah) ? 0x4050 : \
  1059. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4070 : 0x4068))
  1060. #define AR_INPUT_STATE (AR_SREV_9340(ah) ? 0x4054 : \
  1061. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4074 : 0x406c))
  1062. #define AR_EEPROM_STATUS_DATA (AR_SREV_9340(ah) ? 0x40c8 : \
  1063. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4084 : 0x407c))
  1064. #define AR_EEPROM_STATUS_DATA_VAL 0x0000ffff
  1065. #define AR_EEPROM_STATUS_DATA_VAL_S 0
  1066. #define AR_EEPROM_STATUS_DATA_BUSY 0x00010000
  1067. #define AR_EEPROM_STATUS_DATA_BUSY_ACCESS 0x00020000
  1068. #define AR_EEPROM_STATUS_DATA_PROT_ACCESS 0x00040000
  1069. #define AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000
  1070. #define AR_OBS (AR_SREV_9340(ah) ? 0x405c : \
  1071. (AR_SREV_9300_20_OR_LATER(ah) ? 0x4088 : 0x4080))
  1072. #define AR_GPIO_PDPU (AR_SREV_9300_20_OR_LATER(ah) ? 0x4090 : 0x4088)
  1073. #define AR_PCIE_MSI (AR_SREV_9340(ah) ? 0x40d8 : \
  1074. (AR_SREV_9300_20_OR_LATER(ah) ? 0x40a4 : 0x4094))
  1075. #define AR_PCIE_MSI_ENABLE 0x00000001
  1076. #define AR_INTR_PRIO_SYNC_ENABLE (AR_SREV_9340(ah) ? 0x4088 : 0x40c4)
  1077. #define AR_INTR_PRIO_ASYNC_MASK (AR_SREV_9340(ah) ? 0x408c : 0x40c8)
  1078. #define AR_INTR_PRIO_SYNC_MASK (AR_SREV_9340(ah) ? 0x4090 : 0x40cc)
  1079. #define AR_INTR_PRIO_ASYNC_ENABLE (AR_SREV_9340(ah) ? 0x4094 : 0x40d4)
  1080. #define AR_ENT_OTP 0x40d8
  1081. #define AR_ENT_OTP_CHAIN2_DISABLE 0x00020000
  1082. #define AR_ENT_OTP_49GHZ_DISABLE 0x00100000
  1083. #define AR_ENT_OTP_MIN_PKT_SIZE_DISABLE 0x00800000
  1084. #define AR_CH0_BB_DPLL1 0x16180
  1085. #define AR_CH0_BB_DPLL1_REFDIV 0xF8000000
  1086. #define AR_CH0_BB_DPLL1_REFDIV_S 27
  1087. #define AR_CH0_BB_DPLL1_NINI 0x07FC0000
  1088. #define AR_CH0_BB_DPLL1_NINI_S 18
  1089. #define AR_CH0_BB_DPLL1_NFRAC 0x0003FFFF
  1090. #define AR_CH0_BB_DPLL1_NFRAC_S 0
  1091. #define AR_CH0_BB_DPLL2 0x16184
  1092. #define AR_CH0_BB_DPLL2_LOCAL_PLL 0x40000000
  1093. #define AR_CH0_BB_DPLL2_LOCAL_PLL_S 30
  1094. #define AR_CH0_DPLL2_KI 0x3C000000
  1095. #define AR_CH0_DPLL2_KI_S 26
  1096. #define AR_CH0_DPLL2_KD 0x03F80000
  1097. #define AR_CH0_DPLL2_KD_S 19
  1098. #define AR_CH0_BB_DPLL2_EN_NEGTRIG 0x00040000
  1099. #define AR_CH0_BB_DPLL2_EN_NEGTRIG_S 18
  1100. #define AR_CH0_BB_DPLL2_PLL_PWD 0x00010000
  1101. #define AR_CH0_BB_DPLL2_PLL_PWD_S 16
  1102. #define AR_CH0_BB_DPLL2_OUTDIV 0x0000E000
  1103. #define AR_CH0_BB_DPLL2_OUTDIV_S 13
  1104. #define AR_CH0_BB_DPLL3 0x16188
  1105. #define AR_CH0_BB_DPLL3_PHASE_SHIFT 0x3F800000
  1106. #define AR_CH0_BB_DPLL3_PHASE_SHIFT_S 23
  1107. #define AR_CH0_DDR_DPLL2 0x16244
  1108. #define AR_CH0_DDR_DPLL3 0x16248
  1109. #define AR_CH0_DPLL3_PHASE_SHIFT 0x3F800000
  1110. #define AR_CH0_DPLL3_PHASE_SHIFT_S 23
  1111. #define AR_PHY_CCA_NOM_VAL_2GHZ -118
  1112. #define AR_RTC_9300_SOC_PLL_DIV_INT 0x0000003f
  1113. #define AR_RTC_9300_SOC_PLL_DIV_INT_S 0
  1114. #define AR_RTC_9300_SOC_PLL_DIV_FRAC 0x000fffc0
  1115. #define AR_RTC_9300_SOC_PLL_DIV_FRAC_S 6
  1116. #define AR_RTC_9300_SOC_PLL_REFDIV 0x01f00000
  1117. #define AR_RTC_9300_SOC_PLL_REFDIV_S 20
  1118. #define AR_RTC_9300_SOC_PLL_CLKSEL 0x06000000
  1119. #define AR_RTC_9300_SOC_PLL_CLKSEL_S 25
  1120. #define AR_RTC_9300_SOC_PLL_BYPASS 0x08000000
  1121. #define AR_RTC_9300_PLL_DIV 0x000003ff
  1122. #define AR_RTC_9300_PLL_DIV_S 0
  1123. #define AR_RTC_9300_PLL_REFDIV 0x00003C00
  1124. #define AR_RTC_9300_PLL_REFDIV_S 10
  1125. #define AR_RTC_9300_PLL_CLKSEL 0x0000C000
  1126. #define AR_RTC_9300_PLL_CLKSEL_S 14
  1127. #define AR_RTC_9300_PLL_BYPASS 0x00010000
  1128. #define AR_RTC_9160_PLL_DIV 0x000003ff
  1129. #define AR_RTC_9160_PLL_DIV_S 0
  1130. #define AR_RTC_9160_PLL_REFDIV 0x00003C00
  1131. #define AR_RTC_9160_PLL_REFDIV_S 10
  1132. #define AR_RTC_9160_PLL_CLKSEL 0x0000C000
  1133. #define AR_RTC_9160_PLL_CLKSEL_S 14
  1134. #define AR_RTC_BASE 0x00020000
  1135. #define AR_RTC_RC \
  1136. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x0000) : 0x7000)
  1137. #define AR_RTC_RC_M 0x00000003
  1138. #define AR_RTC_RC_MAC_WARM 0x00000001
  1139. #define AR_RTC_RC_MAC_COLD 0x00000002
  1140. #define AR_RTC_RC_COLD_RESET 0x00000004
  1141. #define AR_RTC_RC_WARM_RESET 0x00000008
  1142. /* Crystal Control */
  1143. #define AR_RTC_XTAL_CONTROL 0x7004
  1144. /* Reg Control 0 */
  1145. #define AR_RTC_REG_CONTROL0 0x7008
  1146. /* Reg Control 1 */
  1147. #define AR_RTC_REG_CONTROL1 0x700c
  1148. #define AR_RTC_REG_CONTROL1_SWREG_PROGRAM 0x00000001
  1149. #define AR_RTC_PLL_CONTROL \
  1150. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x0014) : 0x7014)
  1151. #define AR_RTC_PLL_CONTROL2 0x703c
  1152. #define AR_RTC_PLL_DIV 0x0000001f
  1153. #define AR_RTC_PLL_DIV_S 0
  1154. #define AR_RTC_PLL_DIV2 0x00000020
  1155. #define AR_RTC_PLL_REFDIV_5 0x000000c0
  1156. #define AR_RTC_PLL_CLKSEL 0x00000300
  1157. #define AR_RTC_PLL_CLKSEL_S 8
  1158. #define AR_RTC_PLL_BYPASS 0x00010000
  1159. #define AR_RTC_PLL_NOPWD 0x00040000
  1160. #define AR_RTC_PLL_NOPWD_S 18
  1161. #define PLL3 0x16188
  1162. #define PLL3_DO_MEAS_MASK 0x40000000
  1163. #define PLL4 0x1618c
  1164. #define PLL4_MEAS_DONE 0x8
  1165. #define SQSUM_DVC_MASK 0x007ffff8
  1166. #define AR_RTC_RESET \
  1167. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x0040) : 0x7040)
  1168. #define AR_RTC_RESET_EN (0x00000001)
  1169. #define AR_RTC_STATUS \
  1170. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x0044) : 0x7044)
  1171. #define AR_RTC_STATUS_M \
  1172. ((AR_SREV_9100(ah)) ? 0x0000003f : 0x0000000f)
  1173. #define AR_RTC_PM_STATUS_M 0x0000000f
  1174. #define AR_RTC_STATUS_SHUTDOWN 0x00000001
  1175. #define AR_RTC_STATUS_ON 0x00000002
  1176. #define AR_RTC_STATUS_SLEEP 0x00000004
  1177. #define AR_RTC_STATUS_WAKEUP 0x00000008
  1178. #define AR_RTC_SLEEP_CLK \
  1179. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x0048) : 0x7048)
  1180. #define AR_RTC_FORCE_DERIVED_CLK 0x2
  1181. #define AR_RTC_FORCE_SWREG_PRD 0x00000004
  1182. #define AR_RTC_FORCE_WAKE \
  1183. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x004c) : 0x704c)
  1184. #define AR_RTC_FORCE_WAKE_EN 0x00000001
  1185. #define AR_RTC_FORCE_WAKE_ON_INT 0x00000002
  1186. #define AR_RTC_INTR_CAUSE \
  1187. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x0050) : 0x7050)
  1188. #define AR_RTC_INTR_ENABLE \
  1189. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x0054) : 0x7054)
  1190. #define AR_RTC_INTR_MASK \
  1191. ((AR_SREV_9100(ah)) ? (AR_RTC_BASE + 0x0058) : 0x7058)
  1192. #define AR_RTC_KEEP_AWAKE 0x7034
  1193. /* RTC_DERIVED_* - only for AR9100 */
  1194. #define AR_RTC_DERIVED_CLK \
  1195. (AR_SREV_9100(ah) ? (AR_RTC_BASE + 0x0038) : 0x7038)
  1196. #define AR_RTC_DERIVED_CLK_PERIOD 0x0000fffe
  1197. #define AR_RTC_DERIVED_CLK_PERIOD_S 1
  1198. #define AR_SEQ_MASK 0x8060
  1199. #define AR_AN_RF2G1_CH0 0x7810
  1200. #define AR_AN_RF2G1_CH0_OB 0x03800000
  1201. #define AR_AN_RF2G1_CH0_OB_S 23
  1202. #define AR_AN_RF2G1_CH0_DB 0x1C000000
  1203. #define AR_AN_RF2G1_CH0_DB_S 26
  1204. #define AR_AN_RF5G1_CH0 0x7818
  1205. #define AR_AN_RF5G1_CH0_OB5 0x00070000
  1206. #define AR_AN_RF5G1_CH0_OB5_S 16
  1207. #define AR_AN_RF5G1_CH0_DB5 0x00380000
  1208. #define AR_AN_RF5G1_CH0_DB5_S 19
  1209. #define AR_AN_RF2G1_CH1 0x7834
  1210. #define AR_AN_RF2G1_CH1_OB 0x03800000
  1211. #define AR_AN_RF2G1_CH1_OB_S 23
  1212. #define AR_AN_RF2G1_CH1_DB 0x1C000000
  1213. #define AR_AN_RF2G1_CH1_DB_S 26
  1214. #define AR_AN_RF5G1_CH1 0x783C
  1215. #define AR_AN_RF5G1_CH1_OB5 0x00070000
  1216. #define AR_AN_RF5G1_CH1_OB5_S 16
  1217. #define AR_AN_RF5G1_CH1_DB5 0x00380000
  1218. #define AR_AN_RF5G1_CH1_DB5_S 19
  1219. #define AR_AN_TOP1 0x7890
  1220. #define AR_AN_TOP1_DACIPMODE 0x00040000
  1221. #define AR_AN_TOP1_DACIPMODE_S 18
  1222. #define AR_AN_TOP2 0x7894
  1223. #define AR_AN_TOP2_XPABIAS_LVL 0xC0000000
  1224. #define AR_AN_TOP2_XPABIAS_LVL_S 30
  1225. #define AR_AN_TOP2_LOCALBIAS 0x00200000
  1226. #define AR_AN_TOP2_LOCALBIAS_S 21
  1227. #define AR_AN_TOP2_PWDCLKIND 0x00400000
  1228. #define AR_AN_TOP2_PWDCLKIND_S 22
  1229. #define AR_AN_SYNTH9 0x7868
  1230. #define AR_AN_SYNTH9_REFDIVA 0xf8000000
  1231. #define AR_AN_SYNTH9_REFDIVA_S 27
  1232. #define AR9285_AN_RF2G1 0x7820
  1233. #define AR9285_AN_RF2G1_ENPACAL 0x00000800
  1234. #define AR9285_AN_RF2G1_ENPACAL_S 11
  1235. #define AR9285_AN_RF2G1_PDPADRV1 0x02000000
  1236. #define AR9285_AN_RF2G1_PDPADRV1_S 25
  1237. #define AR9285_AN_RF2G1_PDPADRV2 0x01000000
  1238. #define AR9285_AN_RF2G1_PDPADRV2_S 24
  1239. #define AR9285_AN_RF2G1_PDPAOUT 0x00800000
  1240. #define AR9285_AN_RF2G1_PDPAOUT_S 23
  1241. #define AR9285_AN_RF2G2 0x7824
  1242. #define AR9285_AN_RF2G2_OFFCAL 0x00001000
  1243. #define AR9285_AN_RF2G2_OFFCAL_S 12
  1244. #define AR9285_AN_RF2G3 0x7828
  1245. #define AR9285_AN_RF2G3_PDVCCOMP 0x02000000
  1246. #define AR9285_AN_RF2G3_PDVCCOMP_S 25
  1247. #define AR9285_AN_RF2G3_OB_0 0x00E00000
  1248. #define AR9285_AN_RF2G3_OB_0_S 21
  1249. #define AR9285_AN_RF2G3_OB_1 0x001C0000
  1250. #define AR9285_AN_RF2G3_OB_1_S 18
  1251. #define AR9285_AN_RF2G3_OB_2 0x00038000
  1252. #define AR9285_AN_RF2G3_OB_2_S 15
  1253. #define AR9285_AN_RF2G3_OB_3 0x00007000
  1254. #define AR9285_AN_RF2G3_OB_3_S 12
  1255. #define AR9285_AN_RF2G3_OB_4 0x00000E00
  1256. #define AR9285_AN_RF2G3_OB_4_S 9
  1257. #define AR9285_AN_RF2G3_DB1_0 0x000001C0
  1258. #define AR9285_AN_RF2G3_DB1_0_S 6
  1259. #define AR9285_AN_RF2G3_DB1_1 0x00000038
  1260. #define AR9285_AN_RF2G3_DB1_1_S 3
  1261. #define AR9285_AN_RF2G3_DB1_2 0x00000007
  1262. #define AR9285_AN_RF2G3_DB1_2_S 0
  1263. #define AR9285_AN_RF2G4 0x782C
  1264. #define AR9285_AN_RF2G4_DB1_3 0xE0000000
  1265. #define AR9285_AN_RF2G4_DB1_3_S 29
  1266. #define AR9285_AN_RF2G4_DB1_4 0x1C000000
  1267. #define AR9285_AN_RF2G4_DB1_4_S 26
  1268. #define AR9285_AN_RF2G4_DB2_0 0x03800000
  1269. #define AR9285_AN_RF2G4_DB2_0_S 23
  1270. #define AR9285_AN_RF2G4_DB2_1 0x00700000
  1271. #define AR9285_AN_RF2G4_DB2_1_S 20
  1272. #define AR9285_AN_RF2G4_DB2_2 0x000E0000
  1273. #define AR9285_AN_RF2G4_DB2_2_S 17
  1274. #define AR9285_AN_RF2G4_DB2_3 0x0001C000
  1275. #define AR9285_AN_RF2G4_DB2_3_S 14
  1276. #define AR9285_AN_RF2G4_DB2_4 0x00003800
  1277. #define AR9285_AN_RF2G4_DB2_4_S 11
  1278. #define AR9285_RF2G5 0x7830
  1279. #define AR9285_RF2G5_IC50TX 0xfffff8ff
  1280. #define AR9285_RF2G5_IC50TX_SET 0x00000400
  1281. #define AR9285_RF2G5_IC50TX_XE_SET 0x00000500
  1282. #define AR9285_RF2G5_IC50TX_CLEAR 0x00000700
  1283. #define AR9285_RF2G5_IC50TX_CLEAR_S 8
  1284. /* AR9271 : 0x7828, 0x782c different setting from AR9285 */
  1285. #define AR9271_AN_RF2G3_OB_cck 0x001C0000
  1286. #define AR9271_AN_RF2G3_OB_cck_S 18
  1287. #define AR9271_AN_RF2G3_OB_psk 0x00038000
  1288. #define AR9271_AN_RF2G3_OB_psk_S 15
  1289. #define AR9271_AN_RF2G3_OB_qam 0x00007000
  1290. #define AR9271_AN_RF2G3_OB_qam_S 12
  1291. #define AR9271_AN_RF2G3_DB_1 0x00E00000
  1292. #define AR9271_AN_RF2G3_DB_1_S 21
  1293. #define AR9271_AN_RF2G3_CCOMP 0xFFF
  1294. #define AR9271_AN_RF2G3_CCOMP_S 0
  1295. #define AR9271_AN_RF2G4_DB_2 0xE0000000
  1296. #define AR9271_AN_RF2G4_DB_2_S 29
  1297. #define AR9285_AN_RF2G6 0x7834
  1298. #define AR9285_AN_RF2G6_CCOMP 0x00007800
  1299. #define AR9285_AN_RF2G6_CCOMP_S 11
  1300. #define AR9285_AN_RF2G6_OFFS 0x03f00000
  1301. #define AR9285_AN_RF2G6_OFFS_S 20
  1302. #define AR9271_AN_RF2G6_OFFS 0x07f00000
  1303. #define AR9271_AN_RF2G6_OFFS_S 20
  1304. #define AR9285_AN_RF2G7 0x7838
  1305. #define AR9285_AN_RF2G7_PWDDB 0x00000002
  1306. #define AR9285_AN_RF2G7_PWDDB_S 1
  1307. #define AR9285_AN_RF2G7_PADRVGN2TAB0 0xE0000000
  1308. #define AR9285_AN_RF2G7_PADRVGN2TAB0_S 29
  1309. #define AR9285_AN_RF2G8 0x783C
  1310. #define AR9285_AN_RF2G8_PADRVGN2TAB0 0x0001C000
  1311. #define AR9285_AN_RF2G8_PADRVGN2TAB0_S 14
  1312. #define AR9285_AN_RF2G9 0x7840
  1313. #define AR9285_AN_RXTXBB1 0x7854
  1314. #define AR9285_AN_RXTXBB1_PDRXTXBB1 0x00000020
  1315. #define AR9285_AN_RXTXBB1_PDRXTXBB1_S 5
  1316. #define AR9285_AN_RXTXBB1_PDV2I 0x00000080
  1317. #define AR9285_AN_RXTXBB1_PDV2I_S 7
  1318. #define AR9285_AN_RXTXBB1_PDDACIF 0x00000100
  1319. #define AR9285_AN_RXTXBB1_PDDACIF_S 8
  1320. #define AR9285_AN_RXTXBB1_SPARE9 0x00000001
  1321. #define AR9285_AN_RXTXBB1_SPARE9_S 0
  1322. #define AR9285_AN_TOP2 0x7868
  1323. #define AR9285_AN_TOP3 0x786c
  1324. #define AR9285_AN_TOP3_XPABIAS_LVL 0x0000000C
  1325. #define AR9285_AN_TOP3_XPABIAS_LVL_S 2
  1326. #define AR9285_AN_TOP3_PWDDAC 0x00800000
  1327. #define AR9285_AN_TOP3_PWDDAC_S 23
  1328. #define AR9285_AN_TOP4 0x7870
  1329. #define AR9285_AN_TOP4_DEFAULT 0x10142c00
  1330. #define AR9287_AN_RF2G3_CH0 0x7808
  1331. #define AR9287_AN_RF2G3_CH1 0x785c
  1332. #define AR9287_AN_RF2G3_DB1 0xE0000000
  1333. #define AR9287_AN_RF2G3_DB1_S 29
  1334. #define AR9287_AN_RF2G3_DB2 0x1C000000
  1335. #define AR9287_AN_RF2G3_DB2_S 26
  1336. #define AR9287_AN_RF2G3_OB_CCK 0x03800000
  1337. #define AR9287_AN_RF2G3_OB_CCK_S 23
  1338. #define AR9287_AN_RF2G3_OB_PSK 0x00700000
  1339. #define AR9287_AN_RF2G3_OB_PSK_S 20
  1340. #define AR9287_AN_RF2G3_OB_QAM 0x000E0000
  1341. #define AR9287_AN_RF2G3_OB_QAM_S 17
  1342. #define AR9287_AN_RF2G3_OB_PAL_OFF 0x0001C000
  1343. #define AR9287_AN_RF2G3_OB_PAL_OFF_S 14
  1344. #define AR9287_AN_TXPC0 0x7898
  1345. #define AR9287_AN_TXPC0_TXPCMODE 0x0000C000
  1346. #define AR9287_AN_TXPC0_TXPCMODE_S 14
  1347. #define AR9287_AN_TXPC0_TXPCMODE_NORMAL 0
  1348. #define AR9287_AN_TXPC0_TXPCMODE_TEST 1
  1349. #define AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE 2
  1350. #define AR9287_AN_TXPC0_TXPCMODE_ATBTEST 3
  1351. #define AR9287_AN_TOP2 0x78b4
  1352. #define AR9287_AN_TOP2_XPABIAS_LVL 0xC0000000
  1353. #define AR9287_AN_TOP2_XPABIAS_LVL_S 30
  1354. /* AR9271 specific stuff */
  1355. #define AR9271_RESET_POWER_DOWN_CONTROL 0x50044
  1356. #define AR9271_RADIO_RF_RST 0x20
  1357. #define AR9271_GATE_MAC_CTL 0x4000
  1358. #define AR_STA_ID1_STA_AP 0x00010000
  1359. #define AR_STA_ID1_ADHOC 0x00020000
  1360. #define AR_STA_ID1_PWR_SAV 0x00040000
  1361. #define AR_STA_ID1_KSRCHDIS 0x00080000
  1362. #define AR_STA_ID1_PCF 0x00100000
  1363. #define AR_STA_ID1_USE_DEFANT 0x00200000
  1364. #define AR_STA_ID1_DEFANT_UPDATE 0x00400000
  1365. #define AR_STA_ID1_AR9100_BA_FIX 0x00400000
  1366. #define AR_STA_ID1_RTS_USE_DEF 0x00800000
  1367. #define AR_STA_ID1_ACKCTS_6MB 0x01000000
  1368. #define AR_STA_ID1_BASE_RATE_11B 0x02000000
  1369. #define AR_STA_ID1_SECTOR_SELF_GEN 0x04000000
  1370. #define AR_STA_ID1_CRPT_MIC_ENABLE 0x08000000
  1371. #define AR_STA_ID1_KSRCH_MODE 0x10000000
  1372. #define AR_STA_ID1_PRESERVE_SEQNUM 0x20000000
  1373. #define AR_STA_ID1_CBCIV_ENDIAN 0x40000000
  1374. #define AR_STA_ID1_MCAST_KSRCH 0x80000000
  1375. #define AR_BSS_ID0 0x8008
  1376. #define AR_BSS_ID1 0x800C
  1377. #define AR_BSS_ID1_U16 0x0000FFFF
  1378. #define AR_BSS_ID1_AID 0x07FF0000
  1379. #define AR_BSS_ID1_AID_S 16
  1380. #define AR_BCN_RSSI_AVE 0x8010
  1381. #define AR_BCN_RSSI_AVE_MASK 0x00000FFF
  1382. #define AR_TIME_OUT 0x8014
  1383. #define AR_TIME_OUT_ACK 0x00003FFF
  1384. #define AR_TIME_OUT_ACK_S 0
  1385. #define AR_TIME_OUT_CTS 0x3FFF0000
  1386. #define AR_TIME_OUT_CTS_S 16
  1387. #define AR_RSSI_THR 0x8018
  1388. #define AR_RSSI_THR_MASK 0x000000FF
  1389. #define AR_RSSI_THR_BM_THR 0x0000FF00
  1390. #define AR_RSSI_THR_BM_THR_S 8
  1391. #define AR_RSSI_BCN_WEIGHT 0x1F000000
  1392. #define AR_RSSI_BCN_WEIGHT_S 24
  1393. #define AR_RSSI_BCN_RSSI_RST 0x20000000
  1394. #define AR_USEC 0x801c
  1395. #define AR_USEC_USEC 0x0000007F
  1396. #define AR_USEC_TX_LAT 0x007FC000
  1397. #define AR_USEC_TX_LAT_S 14
  1398. #define AR_USEC_RX_LAT 0x1F800000
  1399. #define AR_USEC_RX_LAT_S 23
  1400. #define AR_USEC_ASYNC_FIFO 0x12E00074
  1401. #define AR_RESET_TSF 0x8020
  1402. #define AR_RESET_TSF_ONCE 0x01000000
  1403. #define AR_RESET_TSF2_ONCE 0x02000000
  1404. #define AR_MAX_CFP_DUR 0x8038
  1405. #define AR_CFP_VAL 0x0000FFFF
  1406. #define AR_RX_FILTER 0x803C
  1407. #define AR_MCAST_FIL0 0x8040
  1408. #define AR_MCAST_FIL1 0x8044
  1409. /*
  1410. * AR_DIAG_SW - Register which can be used for diagnostics and testing purposes.
  1411. *
  1412. * The force RX abort (AR_DIAG_RX_ABORT, bit 25) can be used in conjunction with
  1413. * RX block (AR_DIAG_RX_DIS, bit 5) to help fast channel change to shut down
  1414. * receive. The force RX abort bit will kill any frame which is currently being
  1415. * transferred between the MAC and baseband. The RX block bit (AR_DIAG_RX_DIS)
  1416. * will prevent any new frames from getting started.
  1417. */
  1418. #define AR_DIAG_SW 0x8048
  1419. #define AR_DIAG_CACHE_ACK 0x00000001
  1420. #define AR_DIAG_ACK_DIS 0x00000002
  1421. #define AR_DIAG_CTS_DIS 0x00000004
  1422. #define AR_DIAG_ENCRYPT_DIS 0x00000008
  1423. #define AR_DIAG_DECRYPT_DIS 0x00000010
  1424. #define AR_DIAG_RX_DIS 0x00000020 /* RX block */
  1425. #define AR_DIAG_LOOP_BACK 0x00000040
  1426. #define AR_DIAG_CORR_FCS 0x00000080
  1427. #define AR_DIAG_CHAN_INFO 0x00000100
  1428. #define AR_DIAG_SCRAM_SEED 0x0001FE00
  1429. #define AR_DIAG_SCRAM_SEED_S 8
  1430. #define AR_DIAG_FRAME_NV0 0x00020000
  1431. #define AR_DIAG_OBS_PT_SEL1 0x000C0000
  1432. #define AR_DIAG_OBS_PT_SEL1_S 18
  1433. #define AR_DIAG_OBS_PT_SEL2 0x08000000
  1434. #define AR_DIAG_OBS_PT_SEL2_S 27
  1435. #define AR_DIAG_FORCE_RX_CLEAR 0x00100000 /* force rx_clear high */
  1436. #define AR_DIAG_IGNORE_VIRT_CS 0x00200000
  1437. #define AR_DIAG_FORCE_CH_IDLE_HIGH 0x00400000
  1438. #define AR_DIAG_EIFS_CTRL_ENA 0x00800000
  1439. #define AR_DIAG_DUAL_CHAIN_INFO 0x01000000
  1440. #define AR_DIAG_RX_ABORT 0x02000000 /* Force RX abort */
  1441. #define AR_DIAG_SATURATE_CYCLE_CNT 0x04000000
  1442. #define AR_DIAG_OBS_PT_SEL2 0x08000000
  1443. #define AR_DIAG_RX_CLEAR_CTL_LOW 0x10000000
  1444. #define AR_DIAG_RX_CLEAR_EXT_LOW 0x20000000
  1445. #define AR_TSF_L32 0x804c
  1446. #define AR_TSF_U32 0x8050
  1447. #define AR_TST_ADDAC 0x8054
  1448. #define AR_DEF_ANTENNA 0x8058
  1449. #define AR_AES_MUTE_MASK0 0x805c
  1450. #define AR_AES_MUTE_MASK0_FC 0x0000FFFF
  1451. #define AR_AES_MUTE_MASK0_QOS 0xFFFF0000
  1452. #define AR_AES_MUTE_MASK0_QOS_S 16
  1453. #define AR_AES_MUTE_MASK1 0x8060
  1454. #define AR_AES_MUTE_MASK1_SEQ 0x0000FFFF
  1455. #define AR_AES_MUTE_MASK1_FC_MGMT 0xFFFF0000
  1456. #define AR_AES_MUTE_MASK1_FC_MGMT_S 16
  1457. #define AR_GATED_CLKS 0x8064
  1458. #define AR_GATED_CLKS_TX 0x00000002
  1459. #define AR_GATED_CLKS_RX 0x00000004
  1460. #define AR_GATED_CLKS_REG 0x00000008
  1461. #define AR_OBS_BUS_CTRL 0x8068
  1462. #define AR_OBS_BUS_SEL_1 0x00040000
  1463. #define AR_OBS_BUS_SEL_2 0x00080000
  1464. #define AR_OBS_BUS_SEL_3 0x000C0000
  1465. #define AR_OBS_BUS_SEL_4 0x08040000
  1466. #define AR_OBS_BUS_SEL_5 0x08080000
  1467. #define AR_OBS_BUS_1 0x806c
  1468. #define AR_OBS_BUS_1_PCU 0x00000001
  1469. #define AR_OBS_BUS_1_RX_END 0x00000002
  1470. #define AR_OBS_BUS_1_RX_WEP 0x00000004
  1471. #define AR_OBS_BUS_1_RX_BEACON 0x00000008
  1472. #define AR_OBS_BUS_1_RX_FILTER 0x00000010
  1473. #define AR_OBS_BUS_1_TX_HCF 0x00000020
  1474. #define AR_OBS_BUS_1_QUIET_TIME 0x00000040
  1475. #define AR_OBS_BUS_1_CHAN_IDLE 0x00000080
  1476. #define AR_OBS_BUS_1_TX_HOLD 0x00000100
  1477. #define AR_OBS_BUS_1_TX_FRAME 0x00000200
  1478. #define AR_OBS_BUS_1_RX_FRAME 0x00000400
  1479. #define AR_OBS_BUS_1_RX_CLEAR 0x00000800
  1480. #define AR_OBS_BUS_1_WEP_STATE 0x0003F000
  1481. #define AR_OBS_BUS_1_WEP_STATE_S 12
  1482. #define AR_OBS_BUS_1_RX_STATE 0x01F00000
  1483. #define AR_OBS_BUS_1_RX_STATE_S 20
  1484. #define AR_OBS_BUS_1_TX_STATE 0x7E000000
  1485. #define AR_OBS_BUS_1_TX_STATE_S 25
  1486. #define AR_LAST_TSTP 0x8080
  1487. #define AR_NAV 0x8084
  1488. #define AR_RTS_OK 0x8088
  1489. #define AR_RTS_FAIL 0x808c
  1490. #define AR_ACK_FAIL 0x8090
  1491. #define AR_FCS_FAIL 0x8094
  1492. #define AR_BEACON_CNT 0x8098
  1493. #define AR_SLEEP1 0x80d4
  1494. #define AR_SLEEP1_ASSUME_DTIM 0x00080000
  1495. #define AR_SLEEP1_CAB_TIMEOUT 0xFFE00000
  1496. #define AR_SLEEP1_CAB_TIMEOUT_S 21
  1497. #define AR_SLEEP2 0x80d8
  1498. #define AR_SLEEP2_BEACON_TIMEOUT 0xFFE00000
  1499. #define AR_SLEEP2_BEACON_TIMEOUT_S 21
  1500. #define AR_TPC 0x80e8
  1501. #define AR_TPC_ACK 0x0000003f
  1502. #define AR_TPC_ACK_S 0
  1503. #define AR_TPC_CTS 0x00003f00
  1504. #define AR_TPC_CTS_S 8
  1505. #define AR_TPC_CHIRP 0x003f0000
  1506. #define AR_TPC_CHIRP_S 16
  1507. #define AR_TPC_RPT 0x3f000000
  1508. #define AR_TPC_RPT_S 24
  1509. #define AR_QUIET1 0x80fc
  1510. #define AR_QUIET1_NEXT_QUIET_S 0
  1511. #define AR_QUIET1_NEXT_QUIET_M 0x0000ffff
  1512. #define AR_QUIET1_QUIET_ENABLE 0x00010000
  1513. #define AR_QUIET1_QUIET_ACK_CTS_ENABLE 0x00020000
  1514. #define AR_QUIET1_QUIET_ACK_CTS_ENABLE_S 17
  1515. #define AR_QUIET2 0x8100
  1516. #define AR_QUIET2_QUIET_PERIOD_S 0
  1517. #define AR_QUIET2_QUIET_PERIOD_M 0x0000ffff
  1518. #define AR_QUIET2_QUIET_DUR_S 16
  1519. #define AR_QUIET2_QUIET_DUR 0xffff0000
  1520. #define AR_TSF_PARM 0x8104
  1521. #define AR_TSF_INCREMENT_M 0x000000ff
  1522. #define AR_TSF_INCREMENT_S 0x00
  1523. #define AR_QOS_NO_ACK 0x8108
  1524. #define AR_QOS_NO_ACK_TWO_BIT 0x0000000f
  1525. #define AR_QOS_NO_ACK_TWO_BIT_S 0
  1526. #define AR_QOS_NO_ACK_BIT_OFF 0x00000070
  1527. #define AR_QOS_NO_ACK_BIT_OFF_S 4
  1528. #define AR_QOS_NO_ACK_BYTE_OFF 0x00000180
  1529. #define AR_QOS_NO_ACK_BYTE_OFF_S 7
  1530. #define AR_PHY_ERR 0x810c
  1531. #define AR_PHY_ERR_DCHIRP 0x00000008
  1532. #define AR_PHY_ERR_RADAR 0x00000020
  1533. #define AR_PHY_ERR_OFDM_TIMING 0x00020000
  1534. #define AR_PHY_ERR_CCK_TIMING 0x02000000
  1535. #define AR_RXFIFO_CFG 0x8114
  1536. #define AR_MIC_QOS_CONTROL 0x8118
  1537. #define AR_MIC_QOS_SELECT 0x811c
  1538. #define AR_PCU_MISC 0x8120
  1539. #define AR_PCU_FORCE_BSSID_MATCH 0x00000001
  1540. #define AR_PCU_MIC_NEW_LOC_ENA 0x00000004
  1541. #define AR_PCU_TX_ADD_TSF 0x00000008
  1542. #define AR_PCU_CCK_SIFS_MODE 0x00000010
  1543. #define AR_PCU_RX_ANT_UPDT 0x00000800
  1544. #define AR_PCU_TXOP_TBTT_LIMIT_ENA 0x00001000
  1545. #define AR_PCU_MISS_BCN_IN_SLEEP 0x00004000
  1546. #define AR_PCU_BUG_12306_FIX_ENA 0x00020000
  1547. #define AR_PCU_FORCE_QUIET_COLL 0x00040000
  1548. #define AR_PCU_TBTT_PROTECT 0x00200000
  1549. #define AR_PCU_CLEAR_VMF 0x01000000
  1550. #define AR_PCU_CLEAR_BA_VALID 0x04000000
  1551. #define AR_PCU_ALWAYS_PERFORM_KEYSEARCH 0x10000000
  1552. #define AR_PCU_BT_ANT_PREVENT_RX 0x00100000
  1553. #define AR_PCU_BT_ANT_PREVENT_RX_S 20
  1554. #define AR_FILT_OFDM 0x8124
  1555. #define AR_FILT_OFDM_COUNT 0x00FFFFFF
  1556. #define AR_FILT_CCK 0x8128
  1557. #define AR_FILT_CCK_COUNT 0x00FFFFFF
  1558. #define AR_PHY_ERR_1 0x812c
  1559. #define AR_PHY_ERR_1_COUNT 0x00FFFFFF
  1560. #define AR_PHY_ERR_MASK_1 0x8130
  1561. #define AR_PHY_ERR_2 0x8134
  1562. #define AR_PHY_ERR_2_COUNT 0x00FFFFFF
  1563. #define AR_PHY_ERR_MASK_2 0x8138
  1564. #define AR_PHY_COUNTMAX (3 << 22)
  1565. #define AR_MIBCNT_INTRMASK (3 << 22)
  1566. #define AR_TSFOOR_THRESHOLD 0x813c
  1567. #define AR_TSFOOR_THRESHOLD_VAL 0x0000FFFF
  1568. #define AR_PHY_ERR_EIFS_MASK 0x8144
  1569. #define AR_PHY_ERR_3 0x8168
  1570. #define AR_PHY_ERR_3_COUNT 0x00FFFFFF
  1571. #define AR_PHY_ERR_MASK_3 0x816c
  1572. #define AR_BT_COEX_MODE 0x8170
  1573. #define AR_BT_TIME_EXTEND 0x000000ff
  1574. #define AR_BT_TIME_EXTEND_S 0
  1575. #define AR_BT_TXSTATE_EXTEND 0x00000100
  1576. #define AR_BT_TXSTATE_EXTEND_S 8
  1577. #define AR_BT_TX_FRAME_EXTEND 0x00000200
  1578. #define AR_BT_TX_FRAME_EXTEND_S 9
  1579. #define AR_BT_MODE 0x00000c00
  1580. #define AR_BT_MODE_S 10
  1581. #define AR_BT_QUIET 0x00001000
  1582. #define AR_BT_QUIET_S 12
  1583. #define AR_BT_QCU_THRESH 0x0001e000
  1584. #define AR_BT_QCU_THRESH_S 13
  1585. #define AR_BT_RX_CLEAR_POLARITY 0x00020000
  1586. #define AR_BT_RX_CLEAR_POLARITY_S 17
  1587. #define AR_BT_PRIORITY_TIME 0x00fc0000
  1588. #define AR_BT_PRIORITY_TIME_S 18
  1589. #define AR_BT_FIRST_SLOT_TIME 0xff000000
  1590. #define AR_BT_FIRST_SLOT_TIME_S 24
  1591. #define AR_BT_COEX_WEIGHT 0x8174
  1592. #define AR_BT_COEX_WGHT 0xff55
  1593. #define AR_STOMP_ALL_WLAN_WGHT 0xfcfc
  1594. #define AR_STOMP_LOW_WLAN_WGHT 0xa8a8
  1595. #define AR_STOMP_NONE_WLAN_WGHT 0x0000
  1596. #define AR_BTCOEX_BT_WGHT 0x0000ffff
  1597. #define AR_BTCOEX_BT_WGHT_S 0
  1598. #define AR_BTCOEX_WL_WGHT 0xffff0000
  1599. #define AR_BTCOEX_WL_WGHT_S 16
  1600. #define AR_BT_COEX_WL_WEIGHTS0 0x8174
  1601. #define AR_BT_COEX_WL_WEIGHTS1 0x81c4
  1602. #define AR_MCI_COEX_WL_WEIGHTS(_i) (0x18b0 + (_i << 2))
  1603. #define AR_BT_COEX_BT_WEIGHTS(_i) (0x83ac + (_i << 2))
  1604. #define AR9300_BT_WGHT 0xcccc4444
  1605. #define AR_BT_COEX_MODE2 0x817c
  1606. #define AR_BT_BCN_MISS_THRESH 0x000000ff
  1607. #define AR_BT_BCN_MISS_THRESH_S 0
  1608. #define AR_BT_BCN_MISS_CNT 0x0000ff00
  1609. #define AR_BT_BCN_MISS_CNT_S 8
  1610. #define AR_BT_HOLD_RX_CLEAR 0x00010000
  1611. #define AR_BT_HOLD_RX_CLEAR_S 16
  1612. #define AR_BT_DISABLE_BT_ANT 0x00100000
  1613. #define AR_BT_DISABLE_BT_ANT_S 20
  1614. #define AR_TXSIFS 0x81d0
  1615. #define AR_TXSIFS_TIME 0x000000FF
  1616. #define AR_TXSIFS_TX_LATENCY 0x00000F00
  1617. #define AR_TXSIFS_TX_LATENCY_S 8
  1618. #define AR_TXSIFS_ACK_SHIFT 0x00007000
  1619. #define AR_TXSIFS_ACK_SHIFT_S 12
  1620. #define AR_TXOP_X 0x81ec
  1621. #define AR_TXOP_X_VAL 0x000000FF
  1622. #define AR_TXOP_0_3 0x81f0
  1623. #define AR_TXOP_4_7 0x81f4
  1624. #define AR_TXOP_8_11 0x81f8
  1625. #define AR_TXOP_12_15 0x81fc
  1626. #define AR_NEXT_NDP2_TIMER 0x8180
  1627. #define AR_GEN_TIMER_BANK_1_LEN 8
  1628. #define AR_FIRST_NDP_TIMER 7
  1629. #define AR_NDP2_PERIOD 0x81a0
  1630. #define AR_NDP2_TIMER_MODE 0x81c0
  1631. #define AR_GEN_TIMERS2_MODE_ENABLE_MASK 0x000000FF
  1632. #define AR_GEN_TIMERS(_i) (0x8200 + ((_i) << 2))
  1633. #define AR_NEXT_TBTT_TIMER AR_GEN_TIMERS(0)
  1634. #define AR_NEXT_DMA_BEACON_ALERT AR_GEN_TIMERS(1)
  1635. #define AR_NEXT_SWBA AR_GEN_TIMERS(2)
  1636. #define AR_NEXT_CFP AR_GEN_TIMERS(2)
  1637. #define AR_NEXT_HCF AR_GEN_TIMERS(3)
  1638. #define AR_NEXT_TIM AR_GEN_TIMERS(4)
  1639. #define AR_NEXT_DTIM AR_GEN_TIMERS(5)
  1640. #define AR_NEXT_QUIET_TIMER AR_GEN_TIMERS(6)
  1641. #define AR_NEXT_NDP_TIMER AR_GEN_TIMERS(7)
  1642. #define AR_BEACON_PERIOD AR_GEN_TIMERS(8)
  1643. #define AR_DMA_BEACON_PERIOD AR_GEN_TIMERS(9)
  1644. #define AR_SWBA_PERIOD AR_GEN_TIMERS(10)
  1645. #define AR_HCF_PERIOD AR_GEN_TIMERS(11)
  1646. #define AR_TIM_PERIOD AR_GEN_TIMERS(12)
  1647. #define AR_DTIM_PERIOD AR_GEN_TIMERS(13)
  1648. #define AR_QUIET_PERIOD AR_GEN_TIMERS(14)
  1649. #define AR_NDP_PERIOD AR_GEN_TIMERS(15)
  1650. #define AR_TIMER_MODE 0x8240
  1651. #define AR_TBTT_TIMER_EN 0x00000001
  1652. #define AR_DBA_TIMER_EN 0x00000002
  1653. #define AR_SWBA_TIMER_EN 0x00000004
  1654. #define AR_HCF_TIMER_EN 0x00000008
  1655. #define AR_TIM_TIMER_EN 0x00000010
  1656. #define AR_DTIM_TIMER_EN 0x00000020
  1657. #define AR_QUIET_TIMER_EN 0x00000040
  1658. #define AR_NDP_TIMER_EN 0x00000080
  1659. #define AR_TIMER_OVERFLOW_INDEX 0x00000700
  1660. #define AR_TIMER_OVERFLOW_INDEX_S 8
  1661. #define AR_TIMER_THRESH 0xFFFFF000
  1662. #define AR_TIMER_THRESH_S 12
  1663. #define AR_SLP32_MODE 0x8244
  1664. #define AR_SLP32_HALF_CLK_LATENCY 0x000FFFFF
  1665. #define AR_SLP32_ENA 0x00100000
  1666. #define AR_SLP32_TSF_WRITE_STATUS 0x00200000
  1667. #define AR_SLP32_WAKE 0x8248
  1668. #define AR_SLP32_WAKE_XTL_TIME 0x0000FFFF
  1669. #define AR_SLP32_INC 0x824c
  1670. #define AR_SLP32_TST_INC 0x000FFFFF
  1671. #define AR_SLP_CNT 0x8250
  1672. #define AR_SLP_CYCLE_CNT 0x8254
  1673. #define AR_SLP_MIB_CTRL 0x8258
  1674. #define AR_SLP_MIB_CLEAR 0x00000001
  1675. #define AR_SLP_MIB_PENDING 0x00000002
  1676. #define AR_MAC_PCU_LOGIC_ANALYZER 0x8264
  1677. #define AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768 0x20000000
  1678. #define AR_2040_MODE 0x8318
  1679. #define AR_2040_JOINED_RX_CLEAR 0x00000001
  1680. #define AR_EXTRCCNT 0x8328
  1681. #define AR_SELFGEN_MASK 0x832c
  1682. #define AR_PCU_TXBUF_CTRL 0x8340
  1683. #define AR_PCU_TXBUF_CTRL_SIZE_MASK 0x7FF
  1684. #define AR_PCU_TXBUF_CTRL_USABLE_SIZE 0x700
  1685. #define AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE 0x380
  1686. #define AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE 0x500
  1687. #define AR_PCU_MISC_MODE2 0x8344
  1688. #define AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE 0x00000002
  1689. #define AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT 0x00000004
  1690. #define AR_PCU_MISC_MODE2_RESERVED 0x00000038
  1691. #define AR_PCU_MISC_MODE2_ADHOC_MCAST_KEYID_ENABLE 0x00000040
  1692. #define AR_PCU_MISC_MODE2_CFP_IGNORE 0x00000080
  1693. #define AR_PCU_MISC_MODE2_MGMT_QOS 0x0000FF00
  1694. #define AR_PCU_MISC_MODE2_MGMT_QOS_S 8
  1695. #define AR_PCU_MISC_MODE2_ENABLE_LOAD_NAV_BEACON_DURATION 0x00010000
  1696. #define AR_PCU_MISC_MODE2_ENABLE_AGGWEP 0x00020000
  1697. #define AR_PCU_MISC_MODE2_HWWAR1 0x00100000
  1698. #define AR_PCU_MISC_MODE2_HWWAR2 0x02000000
  1699. #define AR_PCU_MISC_MODE2_RESERVED2 0xFFFE0000
  1700. #define AR_PCU_MISC_MODE3 0x83d0
  1701. #define AR_MAC_PCU_ASYNC_FIFO_REG3 0x8358
  1702. #define AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL 0x00000400
  1703. #define AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET 0x80000000
  1704. #define AR_MAC_PCU_GEN_TIMER_TSF_SEL 0x83d8
  1705. #define AR_DIRECT_CONNECT 0x83a0
  1706. #define AR_DC_AP_STA_EN 0x00000001
  1707. #define AR_DC_TSF2_ENABLE 0x00000001
  1708. #define AR_AES_MUTE_MASK0 0x805c
  1709. #define AR_AES_MUTE_MASK0_FC 0x0000FFFF
  1710. #define AR_AES_MUTE_MASK0_QOS 0xFFFF0000
  1711. #define AR_AES_MUTE_MASK0_QOS_S 16
  1712. #define AR_AES_MUTE_MASK1 0x8060
  1713. #define AR_AES_MUTE_MASK1_SEQ 0x0000FFFF
  1714. #define AR_AES_MUTE_MASK1_SEQ_S 0
  1715. #define AR_AES_MUTE_MASK1_FC_MGMT 0xFFFF0000
  1716. #define AR_AES_MUTE_MASK1_FC_MGMT_S 16
  1717. #define AR_RATE_DURATION_0 0x8700
  1718. #define AR_RATE_DURATION_31 0x87CC
  1719. #define AR_RATE_DURATION_32 0x8780
  1720. #define AR_RATE_DURATION(_n) (AR_RATE_DURATION_0 + ((_n)<<2))
  1721. /* WoW - Wake On Wireless */
  1722. #define AR_PMCTRL_AUX_PWR_DET 0x10000000 /* Puts Chip in L2 state */
  1723. #define AR_PMCTRL_D3COLD_VAUX 0x00800000
  1724. #define AR_PMCTRL_HOST_PME_EN 0x00400000 /* Send OOB WAKE_L on WoW
  1725. event */
  1726. #define AR_PMCTRL_WOW_PME_CLR 0x00200000 /* Clear WoW event */
  1727. #define AR_PMCTRL_PWR_STATE_MASK 0x0f000000 /* Power State Mask */
  1728. #define AR_PMCTRL_PWR_STATE_D1D3 0x0f000000 /* Activate D1 and D3 */
  1729. #define AR_PMCTRL_PWR_STATE_D1D3_REAL 0x0f000000 /* Activate D1 and D3 */
  1730. #define AR_PMCTRL_PWR_STATE_D0 0x08000000 /* Activate D0 */
  1731. #define AR_PMCTRL_PWR_PM_CTRL_ENA 0x00008000 /* Enable power mgmt */
  1732. #define AR_WOW_BEACON_TIMO_MAX 0xffffffff
  1733. #define AR9271_CORE_CLOCK 117 /* clock to 117Mhz */
  1734. #define AR9271_TARGET_BAUD_RATE 19200 /* 115200 */
  1735. #define AR_AGG_WEP_ENABLE_FIX 0x00000008 /* This allows the use of AR_AGG_WEP_ENABLE */
  1736. #define AR_ADHOC_MCAST_KEYID_ENABLE 0x00000040 /* This bit enables the Multicast search
  1737. * based on both MAC Address and Key ID.
  1738. * If bit is 0, then Multicast search is
  1739. * based on MAC address only.
  1740. * For Merlin and above only.
  1741. */
  1742. #define AR_AGG_WEP_ENABLE 0x00020000 /* This field enables AGG_WEP feature,
  1743. * when it is enable, AGG_WEP would takes
  1744. * charge of the encryption interface of
  1745. * pcu_txsm.
  1746. */
  1747. #define AR9300_SM_BASE 0xa200
  1748. #define AR9002_PHY_AGC_CONTROL 0x9860
  1749. #define AR9003_PHY_AGC_CONTROL AR9300_SM_BASE + 0xc4
  1750. #define AR_PHY_AGC_CONTROL (AR_SREV_9300_20_OR_LATER(ah) ? AR9003_PHY_AGC_CONTROL : AR9002_PHY_AGC_CONTROL)
  1751. #define AR_PHY_AGC_CONTROL_CAL 0x00000001 /* do internal calibration */
  1752. #define AR_PHY_AGC_CONTROL_NF 0x00000002 /* do noise-floor calibration */
  1753. #define AR_PHY_AGC_CONTROL_OFFSET_CAL 0x00000800 /* allow offset calibration */
  1754. #define AR_PHY_AGC_CONTROL_ENABLE_NF 0x00008000 /* enable noise floor calibration to happen */
  1755. #define AR_PHY_AGC_CONTROL_FLTR_CAL 0x00010000 /* allow tx filter calibration */
  1756. #define AR_PHY_AGC_CONTROL_NO_UPDATE_NF 0x00020000 /* don't update noise floor automatically */
  1757. #define AR_PHY_AGC_CONTROL_EXT_NF_PWR_MEAS 0x00040000 /* extend noise floor power measurement */
  1758. #define AR_PHY_AGC_CONTROL_CLC_SUCCESS 0x00080000 /* carrier leak calibration done */
  1759. #define AR_PHY_AGC_CONTROL_PKDET_CAL 0x00100000
  1760. #define AR_PHY_AGC_CONTROL_YCOK_MAX 0x000003c0
  1761. #define AR_PHY_AGC_CONTROL_YCOK_MAX_S 6
  1762. #endif