phy.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * Shared Atheros AR9170 Header
  3. *
  4. * PHY register map
  5. *
  6. * Copyright (c) 2008-2009 Atheros Communications Inc.
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for any
  9. * purpose with or without fee is hereby granted, provided that the above
  10. * copyright notice and this permission notice appear in all copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  13. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  15. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  16. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  17. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  18. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  19. */
  20. #ifndef __CARL9170_SHARED_PHY_H
  21. #define __CARL9170_SHARED_PHY_H
  22. #define AR9170_PHY_REG_BASE (0x1bc000 + 0x9800)
  23. #define AR9170_PHY_REG(_n) (AR9170_PHY_REG_BASE + \
  24. ((_n) << 2))
  25. #define AR9170_PHY_REG_TEST (AR9170_PHY_REG_BASE + 0x0000)
  26. #define AR9170_PHY_TEST_AGC_CLR 0x10000000
  27. #define AR9170_PHY_TEST_RFSILENT_BB 0x00002000
  28. #define AR9170_PHY_REG_TURBO (AR9170_PHY_REG_BASE + 0x0004)
  29. #define AR9170_PHY_TURBO_FC_TURBO_MODE 0x00000001
  30. #define AR9170_PHY_TURBO_FC_TURBO_SHORT 0x00000002
  31. #define AR9170_PHY_TURBO_FC_DYN2040_EN 0x00000004
  32. #define AR9170_PHY_TURBO_FC_DYN2040_PRI_ONLY 0x00000008
  33. #define AR9170_PHY_TURBO_FC_DYN2040_PRI_CH 0x00000010
  34. /* For 25 MHz channel spacing -- not used but supported by hw */
  35. #define AR9170_PHY_TURBO_FC_DYN2040_EXT_CH 0x00000020
  36. #define AR9170_PHY_TURBO_FC_HT_EN 0x00000040
  37. #define AR9170_PHY_TURBO_FC_SHORT_GI_40 0x00000080
  38. #define AR9170_PHY_TURBO_FC_WALSH 0x00000100
  39. #define AR9170_PHY_TURBO_FC_SINGLE_HT_LTF1 0x00000200
  40. #define AR9170_PHY_TURBO_FC_ENABLE_DAC_FIFO 0x00000800
  41. #define AR9170_PHY_REG_TEST2 (AR9170_PHY_REG_BASE + 0x0008)
  42. #define AR9170_PHY_REG_TIMING2 (AR9170_PHY_REG_BASE + 0x0010)
  43. #define AR9170_PHY_TIMING2_USE_FORCE 0x00001000
  44. #define AR9170_PHY_TIMING2_FORCE 0x00000fff
  45. #define AR9170_PHY_TIMING2_FORCE_S 0
  46. #define AR9170_PHY_REG_TIMING3 (AR9170_PHY_REG_BASE + 0x0014)
  47. #define AR9170_PHY_TIMING3_DSC_EXP 0x0001e000
  48. #define AR9170_PHY_TIMING3_DSC_EXP_S 13
  49. #define AR9170_PHY_TIMING3_DSC_MAN 0xfffe0000
  50. #define AR9170_PHY_TIMING3_DSC_MAN_S 17
  51. #define AR9170_PHY_REG_CHIP_ID (AR9170_PHY_REG_BASE + 0x0018)
  52. #define AR9170_PHY_CHIP_ID_REV_0 0x80
  53. #define AR9170_PHY_CHIP_ID_REV_1 0x81
  54. #define AR9170_PHY_CHIP_ID_9160_REV_0 0xb0
  55. #define AR9170_PHY_REG_ACTIVE (AR9170_PHY_REG_BASE + 0x001c)
  56. #define AR9170_PHY_ACTIVE_EN 0x00000001
  57. #define AR9170_PHY_ACTIVE_DIS 0x00000000
  58. #define AR9170_PHY_REG_RF_CTL2 (AR9170_PHY_REG_BASE + 0x0024)
  59. #define AR9170_PHY_RF_CTL2_TX_END_DATA_START 0x000000ff
  60. #define AR9170_PHY_RF_CTL2_TX_END_DATA_START_S 0
  61. #define AR9170_PHY_RF_CTL2_TX_END_PA_ON 0x0000ff00
  62. #define AR9170_PHY_RF_CTL2_TX_END_PA_ON_S 8
  63. #define AR9170_PHY_REG_RF_CTL3 (AR9170_PHY_REG_BASE + 0x0028)
  64. #define AR9170_PHY_RF_CTL3_TX_END_TO_A2_RX_ON 0x00ff0000
  65. #define AR9170_PHY_RF_CTL3_TX_END_TO_A2_RX_ON_S 16
  66. #define AR9170_PHY_REG_ADC_CTL (AR9170_PHY_REG_BASE + 0x002c)
  67. #define AR9170_PHY_ADC_CTL_OFF_INBUFGAIN 0x00000003
  68. #define AR9170_PHY_ADC_CTL_OFF_INBUFGAIN_S 0
  69. #define AR9170_PHY_ADC_CTL_OFF_PWDDAC 0x00002000
  70. #define AR9170_PHY_ADC_CTL_OFF_PWDBANDGAP 0x00004000
  71. #define AR9170_PHY_ADC_CTL_OFF_PWDADC 0x00008000
  72. #define AR9170_PHY_ADC_CTL_ON_INBUFGAIN 0x00030000
  73. #define AR9170_PHY_ADC_CTL_ON_INBUFGAIN_S 16
  74. #define AR9170_PHY_REG_ADC_SERIAL_CTL (AR9170_PHY_REG_BASE + 0x0030)
  75. #define AR9170_PHY_ADC_SCTL_SEL_INTERNAL_ADDAC 0x00000000
  76. #define AR9170_PHY_ADC_SCTL_SEL_EXTERNAL_RADIO 0x00000001
  77. #define AR9170_PHY_REG_RF_CTL4 (AR9170_PHY_REG_BASE + 0x0034)
  78. #define AR9170_PHY_RF_CTL4_TX_END_XPAB_OFF 0xff000000
  79. #define AR9170_PHY_RF_CTL4_TX_END_XPAB_OFF_S 24
  80. #define AR9170_PHY_RF_CTL4_TX_END_XPAA_OFF 0x00ff0000
  81. #define AR9170_PHY_RF_CTL4_TX_END_XPAA_OFF_S 16
  82. #define AR9170_PHY_RF_CTL4_FRAME_XPAB_ON 0x0000ff00
  83. #define AR9170_PHY_RF_CTL4_FRAME_XPAB_ON_S 8
  84. #define AR9170_PHY_RF_CTL4_FRAME_XPAA_ON 0x000000ff
  85. #define AR9170_PHY_RF_CTL4_FRAME_XPAA_ON_S 0
  86. #define AR9170_PHY_REG_TSTDAC_CONST (AR9170_PHY_REG_BASE + 0x003c)
  87. #define AR9170_PHY_REG_SETTLING (AR9170_PHY_REG_BASE + 0x0044)
  88. #define AR9170_PHY_SETTLING_SWITCH 0x00003f80
  89. #define AR9170_PHY_SETTLING_SWITCH_S 7
  90. #define AR9170_PHY_REG_RXGAIN (AR9170_PHY_REG_BASE + 0x0048)
  91. #define AR9170_PHY_REG_RXGAIN_CHAIN_2 (AR9170_PHY_REG_BASE + 0x2048)
  92. #define AR9170_PHY_RXGAIN_TXRX_ATTEN 0x0003f000
  93. #define AR9170_PHY_RXGAIN_TXRX_ATTEN_S 12
  94. #define AR9170_PHY_RXGAIN_TXRX_RF_MAX 0x007c0000
  95. #define AR9170_PHY_RXGAIN_TXRX_RF_MAX_S 18
  96. #define AR9170_PHY_REG_DESIRED_SZ (AR9170_PHY_REG_BASE + 0x0050)
  97. #define AR9170_PHY_DESIRED_SZ_ADC 0x000000ff
  98. #define AR9170_PHY_DESIRED_SZ_ADC_S 0
  99. #define AR9170_PHY_DESIRED_SZ_PGA 0x0000ff00
  100. #define AR9170_PHY_DESIRED_SZ_PGA_S 8
  101. #define AR9170_PHY_DESIRED_SZ_TOT_DES 0x0ff00000
  102. #define AR9170_PHY_DESIRED_SZ_TOT_DES_S 20
  103. #define AR9170_PHY_REG_FIND_SIG (AR9170_PHY_REG_BASE + 0x0058)
  104. #define AR9170_PHY_FIND_SIG_FIRSTEP 0x0003f000
  105. #define AR9170_PHY_FIND_SIG_FIRSTEP_S 12
  106. #define AR9170_PHY_FIND_SIG_FIRPWR 0x03fc0000
  107. #define AR9170_PHY_FIND_SIG_FIRPWR_S 18
  108. #define AR9170_PHY_REG_AGC_CTL1 (AR9170_PHY_REG_BASE + 0x005c)
  109. #define AR9170_PHY_AGC_CTL1_COARSE_LOW 0x00007f80
  110. #define AR9170_PHY_AGC_CTL1_COARSE_LOW_S 7
  111. #define AR9170_PHY_AGC_CTL1_COARSE_HIGH 0x003f8000
  112. #define AR9170_PHY_AGC_CTL1_COARSE_HIGH_S 15
  113. #define AR9170_PHY_REG_AGC_CONTROL (AR9170_PHY_REG_BASE + 0x0060)
  114. #define AR9170_PHY_AGC_CONTROL_CAL 0x00000001
  115. #define AR9170_PHY_AGC_CONTROL_NF 0x00000002
  116. #define AR9170_PHY_AGC_CONTROL_ENABLE_NF 0x00008000
  117. #define AR9170_PHY_AGC_CONTROL_FLTR_CAL 0x00010000
  118. #define AR9170_PHY_AGC_CONTROL_NO_UPDATE_NF 0x00020000
  119. #define AR9170_PHY_REG_CCA (AR9170_PHY_REG_BASE + 0x0064)
  120. #define AR9170_PHY_CCA_MIN_PWR 0x0ff80000
  121. #define AR9170_PHY_CCA_MIN_PWR_S 19
  122. #define AR9170_PHY_CCA_THRESH62 0x0007f000
  123. #define AR9170_PHY_CCA_THRESH62_S 12
  124. #define AR9170_PHY_REG_SFCORR (AR9170_PHY_REG_BASE + 0x0068)
  125. #define AR9170_PHY_SFCORR_M2COUNT_THR 0x0000001f
  126. #define AR9170_PHY_SFCORR_M2COUNT_THR_S 0
  127. #define AR9170_PHY_SFCORR_M1_THRESH 0x00fe0000
  128. #define AR9170_PHY_SFCORR_M1_THRESH_S 17
  129. #define AR9170_PHY_SFCORR_M2_THRESH 0x7f000000
  130. #define AR9170_PHY_SFCORR_M2_THRESH_S 24
  131. #define AR9170_PHY_REG_SFCORR_LOW (AR9170_PHY_REG_BASE + 0x006c)
  132. #define AR9170_PHY_SFCORR_LOW_USE_SELF_CORR_LOW 0x00000001
  133. #define AR9170_PHY_SFCORR_LOW_M2COUNT_THR_LOW 0x00003f00
  134. #define AR9170_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S 8
  135. #define AR9170_PHY_SFCORR_LOW_M1_THRESH_LOW 0x001fc000
  136. #define AR9170_PHY_SFCORR_LOW_M1_THRESH_LOW_S 14
  137. #define AR9170_PHY_SFCORR_LOW_M2_THRESH_LOW 0x0fe00000
  138. #define AR9170_PHY_SFCORR_LOW_M2_THRESH_LOW_S 21
  139. #define AR9170_PHY_REG_SLEEP_CTR_CONTROL (AR9170_PHY_REG_BASE + 0x0070)
  140. #define AR9170_PHY_REG_SLEEP_CTR_LIMIT (AR9170_PHY_REG_BASE + 0x0074)
  141. #define AR9170_PHY_REG_SLEEP_SCAL (AR9170_PHY_REG_BASE + 0x0078)
  142. #define AR9170_PHY_REG_PLL_CTL (AR9170_PHY_REG_BASE + 0x007c)
  143. #define AR9170_PHY_PLL_CTL_40 0xaa
  144. #define AR9170_PHY_PLL_CTL_40_5413 0x04
  145. #define AR9170_PHY_PLL_CTL_44 0xab
  146. #define AR9170_PHY_PLL_CTL_44_2133 0xeb
  147. #define AR9170_PHY_PLL_CTL_40_2133 0xea
  148. #define AR9170_PHY_REG_BIN_MASK_1 (AR9170_PHY_REG_BASE + 0x0100)
  149. #define AR9170_PHY_REG_BIN_MASK_2 (AR9170_PHY_REG_BASE + 0x0104)
  150. #define AR9170_PHY_REG_BIN_MASK_3 (AR9170_PHY_REG_BASE + 0x0108)
  151. #define AR9170_PHY_REG_MASK_CTL (AR9170_PHY_REG_BASE + 0x010c)
  152. /* analogue power on time (100ns) */
  153. #define AR9170_PHY_REG_RX_DELAY (AR9170_PHY_REG_BASE + 0x0114)
  154. #define AR9170_PHY_REG_SEARCH_START_DELAY (AR9170_PHY_REG_BASE + 0x0118)
  155. #define AR9170_PHY_RX_DELAY_DELAY 0x00003fff
  156. #define AR9170_PHY_REG_TIMING_CTRL4(_i) (AR9170_PHY_REG_BASE + \
  157. (0x0120 + ((_i) << 12)))
  158. #define AR9170_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF 0x01f
  159. #define AR9170_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF_S 0
  160. #define AR9170_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF 0x7e0
  161. #define AR9170_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF_S 5
  162. #define AR9170_PHY_TIMING_CTRL4_IQCORR_ENABLE 0x800
  163. #define AR9170_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX 0xf000
  164. #define AR9170_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX_S 12
  165. #define AR9170_PHY_TIMING_CTRL4_DO_IQCAL 0x10000
  166. #define AR9170_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI 0x80000000
  167. #define AR9170_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER 0x40000000
  168. #define AR9170_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK 0x20000000
  169. #define AR9170_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK 0x10000000
  170. #define AR9170_PHY_REG_TIMING5 (AR9170_PHY_REG_BASE + 0x0124)
  171. #define AR9170_PHY_TIMING5_CYCPWR_THR1 0x000000fe
  172. #define AR9170_PHY_TIMING5_CYCPWR_THR1_S 1
  173. #define AR9170_PHY_REG_POWER_TX_RATE1 (AR9170_PHY_REG_BASE + 0x0134)
  174. #define AR9170_PHY_REG_POWER_TX_RATE2 (AR9170_PHY_REG_BASE + 0x0138)
  175. #define AR9170_PHY_REG_POWER_TX_RATE_MAX (AR9170_PHY_REG_BASE + 0x013c)
  176. #define AR9170_PHY_POWER_TX_RATE_MAX_TPC_ENABLE 0x00000040
  177. #define AR9170_PHY_REG_FRAME_CTL (AR9170_PHY_REG_BASE + 0x0144)
  178. #define AR9170_PHY_FRAME_CTL_TX_CLIP 0x00000038
  179. #define AR9170_PHY_FRAME_CTL_TX_CLIP_S 3
  180. #define AR9170_PHY_REG_SPUR_REG (AR9170_PHY_REG_BASE + 0x014c)
  181. #define AR9170_PHY_SPUR_REG_MASK_RATE_CNTL (0xff << 18)
  182. #define AR9170_PHY_SPUR_REG_MASK_RATE_CNTL_S 18
  183. #define AR9170_PHY_SPUR_REG_ENABLE_MASK_PPM 0x20000
  184. #define AR9170_PHY_SPUR_REG_MASK_RATE_SELECT (0xff << 9)
  185. #define AR9170_PHY_SPUR_REG_MASK_RATE_SELECT_S 9
  186. #define AR9170_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI 0x100
  187. #define AR9170_PHY_SPUR_REG_SPUR_RSSI_THRESH 0x7f
  188. #define AR9170_PHY_SPUR_REG_SPUR_RSSI_THRESH_S 0
  189. #define AR9170_PHY_REG_RADAR_EXT (AR9170_PHY_REG_BASE + 0x0140)
  190. #define AR9170_PHY_RADAR_EXT_ENA 0x00004000
  191. #define AR9170_PHY_REG_RADAR_0 (AR9170_PHY_REG_BASE + 0x0154)
  192. #define AR9170_PHY_RADAR_0_ENA 0x00000001
  193. #define AR9170_PHY_RADAR_0_FFT_ENA 0x80000000
  194. /* inband pulse threshold */
  195. #define AR9170_PHY_RADAR_0_INBAND 0x0000003e
  196. #define AR9170_PHY_RADAR_0_INBAND_S 1
  197. /* pulse RSSI threshold */
  198. #define AR9170_PHY_RADAR_0_PRSSI 0x00000fc0
  199. #define AR9170_PHY_RADAR_0_PRSSI_S 6
  200. /* pulse height threshold */
  201. #define AR9170_PHY_RADAR_0_HEIGHT 0x0003f000
  202. #define AR9170_PHY_RADAR_0_HEIGHT_S 12
  203. /* radar RSSI threshold */
  204. #define AR9170_PHY_RADAR_0_RRSSI 0x00fc0000
  205. #define AR9170_PHY_RADAR_0_RRSSI_S 18
  206. /* radar firepower threshold */
  207. #define AR9170_PHY_RADAR_0_FIRPWR 0x7f000000
  208. #define AR9170_PHY_RADAR_0_FIRPWR_S 24
  209. #define AR9170_PHY_REG_RADAR_1 (AR9170_PHY_REG_BASE + 0x0158)
  210. #define AR9170_PHY_RADAR_1_RELPWR_ENA 0x00800000
  211. #define AR9170_PHY_RADAR_1_USE_FIR128 0x00400000
  212. #define AR9170_PHY_RADAR_1_RELPWR_THRESH 0x003f0000
  213. #define AR9170_PHY_RADAR_1_RELPWR_THRESH_S 16
  214. #define AR9170_PHY_RADAR_1_BLOCK_CHECK 0x00008000
  215. #define AR9170_PHY_RADAR_1_MAX_RRSSI 0x00004000
  216. #define AR9170_PHY_RADAR_1_RELSTEP_CHECK 0x00002000
  217. #define AR9170_PHY_RADAR_1_RELSTEP_THRESH 0x00001f00
  218. #define AR9170_PHY_RADAR_1_RELSTEP_THRESH_S 8
  219. #define AR9170_PHY_RADAR_1_MAXLEN 0x000000ff
  220. #define AR9170_PHY_RADAR_1_MAXLEN_S 0
  221. #define AR9170_PHY_REG_SWITCH_CHAIN_0 (AR9170_PHY_REG_BASE + 0x0160)
  222. #define AR9170_PHY_REG_SWITCH_CHAIN_2 (AR9170_PHY_REG_BASE + 0x2160)
  223. #define AR9170_PHY_REG_SWITCH_COM (AR9170_PHY_REG_BASE + 0x0164)
  224. #define AR9170_PHY_REG_CCA_THRESHOLD (AR9170_PHY_REG_BASE + 0x0168)
  225. #define AR9170_PHY_REG_SIGMA_DELTA (AR9170_PHY_REG_BASE + 0x016c)
  226. #define AR9170_PHY_SIGMA_DELTA_ADC_SEL 0x00000003
  227. #define AR9170_PHY_SIGMA_DELTA_ADC_SEL_S 0
  228. #define AR9170_PHY_SIGMA_DELTA_FILT2 0x000000f8
  229. #define AR9170_PHY_SIGMA_DELTA_FILT2_S 3
  230. #define AR9170_PHY_SIGMA_DELTA_FILT1 0x00001f00
  231. #define AR9170_PHY_SIGMA_DELTA_FILT1_S 8
  232. #define AR9170_PHY_SIGMA_DELTA_ADC_CLIP 0x01ffe000
  233. #define AR9170_PHY_SIGMA_DELTA_ADC_CLIP_S 13
  234. #define AR9170_PHY_REG_RESTART (AR9170_PHY_REG_BASE + 0x0170)
  235. #define AR9170_PHY_RESTART_DIV_GC 0x001c0000
  236. #define AR9170_PHY_RESTART_DIV_GC_S 18
  237. #define AR9170_PHY_REG_RFBUS_REQ (AR9170_PHY_REG_BASE + 0x017c)
  238. #define AR9170_PHY_RFBUS_REQ_EN 0x00000001
  239. #define AR9170_PHY_REG_TIMING7 (AR9170_PHY_REG_BASE + 0x0180)
  240. #define AR9170_PHY_REG_TIMING8 (AR9170_PHY_REG_BASE + 0x0184)
  241. #define AR9170_PHY_TIMING8_PILOT_MASK_2 0x000fffff
  242. #define AR9170_PHY_TIMING8_PILOT_MASK_2_S 0
  243. #define AR9170_PHY_REG_BIN_MASK2_1 (AR9170_PHY_REG_BASE + 0x0188)
  244. #define AR9170_PHY_REG_BIN_MASK2_2 (AR9170_PHY_REG_BASE + 0x018c)
  245. #define AR9170_PHY_REG_BIN_MASK2_3 (AR9170_PHY_REG_BASE + 0x0190)
  246. #define AR9170_PHY_REG_BIN_MASK2_4 (AR9170_PHY_REG_BASE + 0x0194)
  247. #define AR9170_PHY_BIN_MASK2_4_MASK_4 0x00003fff
  248. #define AR9170_PHY_BIN_MASK2_4_MASK_4_S 0
  249. #define AR9170_PHY_REG_TIMING9 (AR9170_PHY_REG_BASE + 0x0198)
  250. #define AR9170_PHY_REG_TIMING10 (AR9170_PHY_REG_BASE + 0x019c)
  251. #define AR9170_PHY_TIMING10_PILOT_MASK_2 0x000fffff
  252. #define AR9170_PHY_TIMING10_PILOT_MASK_2_S 0
  253. #define AR9170_PHY_REG_TIMING11 (AR9170_PHY_REG_BASE + 0x01a0)
  254. #define AR9170_PHY_TIMING11_SPUR_DELTA_PHASE 0x000fffff
  255. #define AR9170_PHY_TIMING11_SPUR_DELTA_PHASE_S 0
  256. #define AR9170_PHY_TIMING11_SPUR_FREQ_SD 0x3ff00000
  257. #define AR9170_PHY_TIMING11_SPUR_FREQ_SD_S 20
  258. #define AR9170_PHY_TIMING11_USE_SPUR_IN_AGC 0x40000000
  259. #define AR9170_PHY_TIMING11_USE_SPUR_IN_SELFCOR 0x80000000
  260. #define AR9170_PHY_REG_RX_CHAINMASK (AR9170_PHY_REG_BASE + 0x01a4)
  261. #define AR9170_PHY_REG_NEW_ADC_DC_GAIN_CORR(_i) (AR9170_PHY_REG_BASE + \
  262. 0x01b4 + ((_i) << 12))
  263. #define AR9170_PHY_NEW_ADC_GAIN_CORR_ENABLE 0x40000000
  264. #define AR9170_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE 0x80000000
  265. #define AR9170_PHY_REG_MULTICHAIN_GAIN_CTL (AR9170_PHY_REG_BASE + 0x01ac)
  266. #define AR9170_PHY_9285_ANT_DIV_CTL_ALL 0x7f000000
  267. #define AR9170_PHY_9285_ANT_DIV_CTL 0x01000000
  268. #define AR9170_PHY_9285_ANT_DIV_CTL_S 24
  269. #define AR9170_PHY_9285_ANT_DIV_ALT_LNACONF 0x06000000
  270. #define AR9170_PHY_9285_ANT_DIV_ALT_LNACONF_S 25
  271. #define AR9170_PHY_9285_ANT_DIV_MAIN_LNACONF 0x18000000
  272. #define AR9170_PHY_9285_ANT_DIV_MAIN_LNACONF_S 27
  273. #define AR9170_PHY_9285_ANT_DIV_ALT_GAINTB 0x20000000
  274. #define AR9170_PHY_9285_ANT_DIV_ALT_GAINTB_S 29
  275. #define AR9170_PHY_9285_ANT_DIV_MAIN_GAINTB 0x40000000
  276. #define AR9170_PHY_9285_ANT_DIV_MAIN_GAINTB_S 30
  277. #define AR9170_PHY_9285_ANT_DIV_LNA1 2
  278. #define AR9170_PHY_9285_ANT_DIV_LNA2 1
  279. #define AR9170_PHY_9285_ANT_DIV_LNA1_PLUS_LNA2 3
  280. #define AR9170_PHY_9285_ANT_DIV_LNA1_MINUS_LNA2 0
  281. #define AR9170_PHY_9285_ANT_DIV_GAINTB_0 0
  282. #define AR9170_PHY_9285_ANT_DIV_GAINTB_1 1
  283. #define AR9170_PHY_REG_EXT_CCA0 (AR9170_PHY_REG_BASE + 0x01b8)
  284. #define AR9170_PHY_REG_EXT_CCA0_THRESH62 0x000000ff
  285. #define AR9170_PHY_REG_EXT_CCA0_THRESH62_S 0
  286. #define AR9170_PHY_REG_EXT_CCA (AR9170_PHY_REG_BASE + 0x01bc)
  287. #define AR9170_PHY_EXT_CCA_CYCPWR_THR1 0x0000fe00
  288. #define AR9170_PHY_EXT_CCA_CYCPWR_THR1_S 9
  289. #define AR9170_PHY_EXT_CCA_THRESH62 0x007f0000
  290. #define AR9170_PHY_EXT_CCA_THRESH62_S 16
  291. #define AR9170_PHY_EXT_CCA_MIN_PWR 0xff800000
  292. #define AR9170_PHY_EXT_CCA_MIN_PWR_S 23
  293. #define AR9170_PHY_REG_SFCORR_EXT (AR9170_PHY_REG_BASE + 0x01c0)
  294. #define AR9170_PHY_SFCORR_EXT_M1_THRESH 0x0000007f
  295. #define AR9170_PHY_SFCORR_EXT_M1_THRESH_S 0
  296. #define AR9170_PHY_SFCORR_EXT_M2_THRESH 0x00003f80
  297. #define AR9170_PHY_SFCORR_EXT_M2_THRESH_S 7
  298. #define AR9170_PHY_SFCORR_EXT_M1_THRESH_LOW 0x001fc000
  299. #define AR9170_PHY_SFCORR_EXT_M1_THRESH_LOW_S 14
  300. #define AR9170_PHY_SFCORR_EXT_M2_THRESH_LOW 0x0fe00000
  301. #define AR9170_PHY_SFCORR_EXT_M2_THRESH_LOW_S 21
  302. #define AR9170_PHY_SFCORR_SPUR_SUBCHNL_SD_S 28
  303. #define AR9170_PHY_REG_HALFGI (AR9170_PHY_REG_BASE + 0x01d0)
  304. #define AR9170_PHY_HALFGI_DSC_MAN 0x0007fff0
  305. #define AR9170_PHY_HALFGI_DSC_MAN_S 4
  306. #define AR9170_PHY_HALFGI_DSC_EXP 0x0000000f
  307. #define AR9170_PHY_HALFGI_DSC_EXP_S 0
  308. #define AR9170_PHY_REG_CHANNEL_MASK_01_30 (AR9170_PHY_REG_BASE + 0x01d4)
  309. #define AR9170_PHY_REG_CHANNEL_MASK_31_60 (AR9170_PHY_REG_BASE + 0x01d8)
  310. #define AR9170_PHY_REG_CHAN_INFO_MEMORY (AR9170_PHY_REG_BASE + 0x01dc)
  311. #define AR9170_PHY_CHAN_INFO_MEMORY_CAPTURE_MASK 0x0001
  312. #define AR9170_PHY_REG_HEAVY_CLIP_ENABLE (AR9170_PHY_REG_BASE + 0x01e0)
  313. #define AR9170_PHY_REG_HEAVY_CLIP_FACTOR_RIFS (AR9170_PHY_REG_BASE + 0x01ec)
  314. #define AR9170_PHY_RIFS_INIT_DELAY 0x03ff0000
  315. #define AR9170_PHY_REG_CALMODE (AR9170_PHY_REG_BASE + 0x01f0)
  316. #define AR9170_PHY_CALMODE_IQ 0x00000000
  317. #define AR9170_PHY_CALMODE_ADC_GAIN 0x00000001
  318. #define AR9170_PHY_CALMODE_ADC_DC_PER 0x00000002
  319. #define AR9170_PHY_CALMODE_ADC_DC_INIT 0x00000003
  320. #define AR9170_PHY_REG_REFCLKDLY (AR9170_PHY_REG_BASE + 0x01f4)
  321. #define AR9170_PHY_REG_REFCLKPD (AR9170_PHY_REG_BASE + 0x01f8)
  322. #define AR9170_PHY_REG_CAL_MEAS_0(_i) (AR9170_PHY_REG_BASE + \
  323. 0x0410 + ((_i) << 12))
  324. #define AR9170_PHY_REG_CAL_MEAS_1(_i) (AR9170_PHY_REG_BASE + \
  325. 0x0414 \ + ((_i) << 12))
  326. #define AR9170_PHY_REG_CAL_MEAS_2(_i) (AR9170_PHY_REG_BASE + \
  327. 0x0418 + ((_i) << 12))
  328. #define AR9170_PHY_REG_CAL_MEAS_3(_i) (AR9170_PHY_REG_BASE + \
  329. 0x041c + ((_i) << 12))
  330. #define AR9170_PHY_REG_CURRENT_RSSI (AR9170_PHY_REG_BASE + 0x041c)
  331. #define AR9170_PHY_REG_RFBUS_GRANT (AR9170_PHY_REG_BASE + 0x0420)
  332. #define AR9170_PHY_RFBUS_GRANT_EN 0x00000001
  333. #define AR9170_PHY_REG_CHAN_INFO_GAIN_DIFF (AR9170_PHY_REG_BASE + 0x04f4)
  334. #define AR9170_PHY_CHAN_INFO_GAIN_DIFF_UPPER_LIMIT 320
  335. #define AR9170_PHY_REG_CHAN_INFO_GAIN (AR9170_PHY_REG_BASE + 0x04fc)
  336. #define AR9170_PHY_REG_MODE (AR9170_PHY_REG_BASE + 0x0a00)
  337. #define AR9170_PHY_MODE_ASYNCFIFO 0x80
  338. #define AR9170_PHY_MODE_AR2133 0x08
  339. #define AR9170_PHY_MODE_AR5111 0x00
  340. #define AR9170_PHY_MODE_AR5112 0x08
  341. #define AR9170_PHY_MODE_DYNAMIC 0x04
  342. #define AR9170_PHY_MODE_RF2GHZ 0x02
  343. #define AR9170_PHY_MODE_RF5GHZ 0x00
  344. #define AR9170_PHY_MODE_CCK 0x01
  345. #define AR9170_PHY_MODE_OFDM 0x00
  346. #define AR9170_PHY_MODE_DYN_CCK_DISABLE 0x100
  347. #define AR9170_PHY_REG_CCK_TX_CTRL (AR9170_PHY_REG_BASE + 0x0a04)
  348. #define AR9170_PHY_CCK_TX_CTRL_JAPAN 0x00000010
  349. #define AR9170_PHY_CCK_TX_CTRL_TX_DAC_SCALE_CCK 0x0000000c
  350. #define AR9170_PHY_CCK_TX_CTRL_TX_DAC_SCALE_CCK_S 2
  351. #define AR9170_PHY_REG_CCK_DETECT (AR9170_PHY_REG_BASE + 0x0a08)
  352. #define AR9170_PHY_CCK_DETECT_WEAK_SIG_THR_CCK 0x0000003f
  353. #define AR9170_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S 0
  354. /* [12:6] settling time for antenna switch */
  355. #define AR9170_PHY_CCK_DETECT_ANT_SWITCH_TIME 0x00001fc0
  356. #define AR9170_PHY_CCK_DETECT_ANT_SWITCH_TIME_S 6
  357. #define AR9170_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV 0x2000
  358. #define AR9170_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV_S 13
  359. #define AR9170_PHY_REG_GAIN_2GHZ (AR9170_PHY_REG_BASE + 0x0a0c)
  360. #define AR9170_PHY_REG_GAIN_2GHZ_CHAIN_2 (AR9170_PHY_REG_BASE + 0x2a0c)
  361. #define AR9170_PHY_GAIN_2GHZ_RXTX_MARGIN 0x00fc0000
  362. #define AR9170_PHY_GAIN_2GHZ_RXTX_MARGIN_S 18
  363. #define AR9170_PHY_GAIN_2GHZ_BSW_MARGIN 0x00003c00
  364. #define AR9170_PHY_GAIN_2GHZ_BSW_MARGIN_S 10
  365. #define AR9170_PHY_GAIN_2GHZ_BSW_ATTEN 0x0000001f
  366. #define AR9170_PHY_GAIN_2GHZ_BSW_ATTEN_S 0
  367. #define AR9170_PHY_GAIN_2GHZ_XATTEN2_MARGIN 0x003e0000
  368. #define AR9170_PHY_GAIN_2GHZ_XATTEN2_MARGIN_S 17
  369. #define AR9170_PHY_GAIN_2GHZ_XATTEN1_MARGIN 0x0001f000
  370. #define AR9170_PHY_GAIN_2GHZ_XATTEN1_MARGIN_S 12
  371. #define AR9170_PHY_GAIN_2GHZ_XATTEN2_DB 0x00000fc0
  372. #define AR9170_PHY_GAIN_2GHZ_XATTEN2_DB_S 6
  373. #define AR9170_PHY_GAIN_2GHZ_XATTEN1_DB 0x0000003f
  374. #define AR9170_PHY_GAIN_2GHZ_XATTEN1_DB_S 0
  375. #define AR9170_PHY_REG_CCK_RXCTRL4 (AR9170_PHY_REG_BASE + 0x0a1c)
  376. #define AR9170_PHY_CCK_RXCTRL4_FREQ_EST_SHORT 0x01f80000
  377. #define AR9170_PHY_CCK_RXCTRL4_FREQ_EST_SHORT_S 19
  378. #define AR9170_PHY_REG_DAG_CTRLCCK (AR9170_PHY_REG_BASE + 0x0a28)
  379. #define AR9170_REG_DAG_CTRLCCK_EN_RSSI_THR 0x00000200
  380. #define AR9170_REG_DAG_CTRLCCK_RSSI_THR 0x0001fc00
  381. #define AR9170_REG_DAG_CTRLCCK_RSSI_THR_S 10
  382. #define AR9170_PHY_REG_FORCE_CLKEN_CCK (AR9170_PHY_REG_BASE + 0x0a2c)
  383. #define AR9170_FORCE_CLKEN_CCK_MRC_MUX 0x00000040
  384. #define AR9170_PHY_REG_POWER_TX_RATE3 (AR9170_PHY_REG_BASE + 0x0a34)
  385. #define AR9170_PHY_REG_POWER_TX_RATE4 (AR9170_PHY_REG_BASE + 0x0a38)
  386. #define AR9170_PHY_REG_SCRM_SEQ_XR (AR9170_PHY_REG_BASE + 0x0a3c)
  387. #define AR9170_PHY_REG_HEADER_DETECT_XR (AR9170_PHY_REG_BASE + 0x0a40)
  388. #define AR9170_PHY_REG_CHIRP_DETECTED_XR (AR9170_PHY_REG_BASE + 0x0a44)
  389. #define AR9170_PHY_REG_BLUETOOTH (AR9170_PHY_REG_BASE + 0x0a54)
  390. #define AR9170_PHY_REG_TPCRG1 (AR9170_PHY_REG_BASE + 0x0a58)
  391. #define AR9170_PHY_TPCRG1_NUM_PD_GAIN 0x0000c000
  392. #define AR9170_PHY_TPCRG1_NUM_PD_GAIN_S 14
  393. #define AR9170_PHY_TPCRG1_PD_GAIN_1 0x00030000
  394. #define AR9170_PHY_TPCRG1_PD_GAIN_1_S 16
  395. #define AR9170_PHY_TPCRG1_PD_GAIN_2 0x000c0000
  396. #define AR9170_PHY_TPCRG1_PD_GAIN_2_S 18
  397. #define AR9170_PHY_TPCRG1_PD_GAIN_3 0x00300000
  398. #define AR9170_PHY_TPCRG1_PD_GAIN_3_S 20
  399. #define AR9170_PHY_TPCRG1_PD_CAL_ENABLE 0x00400000
  400. #define AR9170_PHY_TPCRG1_PD_CAL_ENABLE_S 22
  401. #define AR9170_PHY_REG_TX_PWRCTRL4 (AR9170_PHY_REG_BASE + 0x0a64)
  402. #define AR9170_PHY_TX_PWRCTRL_PD_AVG_VALID 0x00000001
  403. #define AR9170_PHY_TX_PWRCTRL_PD_AVG_VALID_S 0
  404. #define AR9170_PHY_TX_PWRCTRL_PD_AVG_OUT 0x000001fe
  405. #define AR9170_PHY_TX_PWRCTRL_PD_AVG_OUT_S 1
  406. #define AR9170_PHY_REG_ANALOG_SWAP (AR9170_PHY_REG_BASE + 0x0a68)
  407. #define AR9170_PHY_ANALOG_SWAP_AB 0x0001
  408. #define AR9170_PHY_ANALOG_SWAP_ALT_CHAIN 0x00000040
  409. #define AR9170_PHY_REG_TPCRG5 (AR9170_PHY_REG_BASE + 0x0a6c)
  410. #define AR9170_PHY_TPCRG5_PD_GAIN_OVERLAP 0x0000000f
  411. #define AR9170_PHY_TPCRG5_PD_GAIN_OVERLAP_S 0
  412. #define AR9170_PHY_TPCRG5_PD_GAIN_BOUNDARY_1 0x000003f0
  413. #define AR9170_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S 4
  414. #define AR9170_PHY_TPCRG5_PD_GAIN_BOUNDARY_2 0x0000fc00
  415. #define AR9170_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S 10
  416. #define AR9170_PHY_TPCRG5_PD_GAIN_BOUNDARY_3 0x003f0000
  417. #define AR9170_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S 16
  418. #define AR9170_PHY_TPCRG5_PD_GAIN_BOUNDARY_4 0x0fc00000
  419. #define AR9170_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S 22
  420. #define AR9170_PHY_REG_TX_PWRCTRL6_0 (AR9170_PHY_REG_BASE + 0x0a70)
  421. #define AR9170_PHY_REG_TX_PWRCTRL6_1 (AR9170_PHY_REG_BASE + 0x1a70)
  422. #define AR9170_PHY_TX_PWRCTRL_ERR_EST_MODE 0x03000000
  423. #define AR9170_PHY_TX_PWRCTRL_ERR_EST_MODE_S 24
  424. #define AR9170_PHY_REG_TX_PWRCTRL7 (AR9170_PHY_REG_BASE + 0x0a74)
  425. #define AR9170_PHY_TX_PWRCTRL_INIT_TX_GAIN 0x01f80000
  426. #define AR9170_PHY_TX_PWRCTRL_INIT_TX_GAIN_S 19
  427. #define AR9170_PHY_REG_TX_PWRCTRL9 (AR9170_PHY_REG_BASE + 0x0a7c)
  428. #define AR9170_PHY_TX_DESIRED_SCALE_CCK 0x00007c00
  429. #define AR9170_PHY_TX_DESIRED_SCALE_CCK_S 10
  430. #define AR9170_PHY_TX_PWRCTRL9_RES_DC_REMOVAL 0x80000000
  431. #define AR9170_PHY_TX_PWRCTRL9_RES_DC_REMOVAL_S 31
  432. #define AR9170_PHY_REG_TX_GAIN_TBL1 (AR9170_PHY_REG_BASE + 0x0b00)
  433. #define AR9170_PHY_TX_GAIN 0x0007f000
  434. #define AR9170_PHY_TX_GAIN_S 12
  435. /* Carrier leak calibration control, do it after AGC calibration */
  436. #define AR9170_PHY_REG_CL_CAL_CTL (AR9170_PHY_REG_BASE + 0x0b58)
  437. #define AR9170_PHY_CL_CAL_ENABLE 0x00000002
  438. #define AR9170_PHY_CL_CAL_PARALLEL_CAL_ENABLE 0x00000001
  439. #define AR9170_PHY_REG_POWER_TX_RATE5 (AR9170_PHY_REG_BASE + 0x0b8c)
  440. #define AR9170_PHY_REG_POWER_TX_RATE6 (AR9170_PHY_REG_BASE + 0x0b90)
  441. #define AR9170_PHY_REG_CH0_TX_PWRCTRL11 (AR9170_PHY_REG_BASE + 0x0b98)
  442. #define AR9170_PHY_REG_CH1_TX_PWRCTRL11 (AR9170_PHY_REG_BASE + 0x1b98)
  443. #define AR9170_PHY_TX_CHX_PWRCTRL_OLPC_TEMP_COMP 0x0000fc00
  444. #define AR9170_PHY_TX_CHX_PWRCTRL_OLPC_TEMP_COMP_S 10
  445. #define AR9170_PHY_REG_CAL_CHAINMASK (AR9170_PHY_REG_BASE + 0x0b9c)
  446. #define AR9170_PHY_REG_VIT_MASK2_M_46_61 (AR9170_PHY_REG_BASE + 0x0ba0)
  447. #define AR9170_PHY_REG_MASK2_M_31_45 (AR9170_PHY_REG_BASE + 0x0ba4)
  448. #define AR9170_PHY_REG_MASK2_M_16_30 (AR9170_PHY_REG_BASE + 0x0ba8)
  449. #define AR9170_PHY_REG_MASK2_M_00_15 (AR9170_PHY_REG_BASE + 0x0bac)
  450. #define AR9170_PHY_REG_PILOT_MASK_01_30 (AR9170_PHY_REG_BASE + 0x0bb0)
  451. #define AR9170_PHY_REG_PILOT_MASK_31_60 (AR9170_PHY_REG_BASE + 0x0bb4)
  452. #define AR9170_PHY_REG_MASK2_P_15_01 (AR9170_PHY_REG_BASE + 0x0bb8)
  453. #define AR9170_PHY_REG_MASK2_P_30_16 (AR9170_PHY_REG_BASE + 0x0bbc)
  454. #define AR9170_PHY_REG_MASK2_P_45_31 (AR9170_PHY_REG_BASE + 0x0bc0)
  455. #define AR9170_PHY_REG_MASK2_P_61_45 (AR9170_PHY_REG_BASE + 0x0bc4)
  456. #define AR9170_PHY_REG_POWER_TX_SUB (AR9170_PHY_REG_BASE + 0x0bc8)
  457. #define AR9170_PHY_REG_POWER_TX_RATE7 (AR9170_PHY_REG_BASE + 0x0bcc)
  458. #define AR9170_PHY_REG_POWER_TX_RATE8 (AR9170_PHY_REG_BASE + 0x0bd0)
  459. #define AR9170_PHY_REG_POWER_TX_RATE9 (AR9170_PHY_REG_BASE + 0x0bd4)
  460. #define AR9170_PHY_REG_XPA_CFG (AR9170_PHY_REG_BASE + 0x0bd8)
  461. #define AR9170_PHY_FORCE_XPA_CFG 0x000000001
  462. #define AR9170_PHY_FORCE_XPA_CFG_S 0
  463. #define AR9170_PHY_REG_CH1_CCA (AR9170_PHY_REG_BASE + 0x1064)
  464. #define AR9170_PHY_CH1_CCA_MIN_PWR 0x0ff80000
  465. #define AR9170_PHY_CH1_CCA_MIN_PWR_S 19
  466. #define AR9170_PHY_REG_CH2_CCA (AR9170_PHY_REG_BASE + 0x2064)
  467. #define AR9170_PHY_CH2_CCA_MIN_PWR 0x0ff80000
  468. #define AR9170_PHY_CH2_CCA_MIN_PWR_S 19
  469. #define AR9170_PHY_REG_CH1_EXT_CCA (AR9170_PHY_REG_BASE + 0x11bc)
  470. #define AR9170_PHY_CH1_EXT_CCA_MIN_PWR 0xff800000
  471. #define AR9170_PHY_CH1_EXT_CCA_MIN_PWR_S 23
  472. #define AR9170_PHY_REG_CH2_EXT_CCA (AR9170_PHY_REG_BASE + 0x21bc)
  473. #define AR9170_PHY_CH2_EXT_CCA_MIN_PWR 0xff800000
  474. #define AR9170_PHY_CH2_EXT_CCA_MIN_PWR_S 23
  475. #endif /* __CARL9170_SHARED_PHY_H */