b43.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108
  1. #ifndef B43_H_
  2. #define B43_H_
  3. #include <linux/kernel.h>
  4. #include <linux/spinlock.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/hw_random.h>
  7. #include <linux/bcma/bcma.h>
  8. #include <linux/ssb/ssb.h>
  9. #include <linux/completion.h>
  10. #include <net/mac80211.h>
  11. #include "debugfs.h"
  12. #include "leds.h"
  13. #include "rfkill.h"
  14. #include "bus.h"
  15. #include "lo.h"
  16. #include "phy_common.h"
  17. #ifdef CONFIG_B43_DEBUG
  18. # define B43_DEBUG 1
  19. #else
  20. # define B43_DEBUG 0
  21. #endif
  22. /* MMIO offsets */
  23. #define B43_MMIO_DMA0_REASON 0x20
  24. #define B43_MMIO_DMA0_IRQ_MASK 0x24
  25. #define B43_MMIO_DMA1_REASON 0x28
  26. #define B43_MMIO_DMA1_IRQ_MASK 0x2C
  27. #define B43_MMIO_DMA2_REASON 0x30
  28. #define B43_MMIO_DMA2_IRQ_MASK 0x34
  29. #define B43_MMIO_DMA3_REASON 0x38
  30. #define B43_MMIO_DMA3_IRQ_MASK 0x3C
  31. #define B43_MMIO_DMA4_REASON 0x40
  32. #define B43_MMIO_DMA4_IRQ_MASK 0x44
  33. #define B43_MMIO_DMA5_REASON 0x48
  34. #define B43_MMIO_DMA5_IRQ_MASK 0x4C
  35. #define B43_MMIO_MACCTL 0x120 /* MAC control */
  36. #define B43_MMIO_MACCMD 0x124 /* MAC command */
  37. #define B43_MMIO_GEN_IRQ_REASON 0x128
  38. #define B43_MMIO_GEN_IRQ_MASK 0x12C
  39. #define B43_MMIO_RAM_CONTROL 0x130
  40. #define B43_MMIO_RAM_DATA 0x134
  41. #define B43_MMIO_PS_STATUS 0x140
  42. #define B43_MMIO_RADIO_HWENABLED_HI 0x158
  43. #define B43_MMIO_MAC_HW_CAP 0x15C /* MAC capabilities (corerev >= 13) */
  44. #define B43_MMIO_SHM_CONTROL 0x160
  45. #define B43_MMIO_SHM_DATA 0x164
  46. #define B43_MMIO_SHM_DATA_UNALIGNED 0x166
  47. #define B43_MMIO_XMITSTAT_0 0x170
  48. #define B43_MMIO_XMITSTAT_1 0x174
  49. #define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
  50. #define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
  51. #define B43_MMIO_TSF_CFP_REP 0x188
  52. #define B43_MMIO_TSF_CFP_START 0x18C
  53. #define B43_MMIO_TSF_CFP_MAXDUR 0x190
  54. /* 32-bit DMA */
  55. #define B43_MMIO_DMA32_BASE0 0x200
  56. #define B43_MMIO_DMA32_BASE1 0x220
  57. #define B43_MMIO_DMA32_BASE2 0x240
  58. #define B43_MMIO_DMA32_BASE3 0x260
  59. #define B43_MMIO_DMA32_BASE4 0x280
  60. #define B43_MMIO_DMA32_BASE5 0x2A0
  61. /* 64-bit DMA */
  62. #define B43_MMIO_DMA64_BASE0 0x200
  63. #define B43_MMIO_DMA64_BASE1 0x240
  64. #define B43_MMIO_DMA64_BASE2 0x280
  65. #define B43_MMIO_DMA64_BASE3 0x2C0
  66. #define B43_MMIO_DMA64_BASE4 0x300
  67. #define B43_MMIO_DMA64_BASE5 0x340
  68. /* PIO on core rev < 11 */
  69. #define B43_MMIO_PIO_BASE0 0x300
  70. #define B43_MMIO_PIO_BASE1 0x310
  71. #define B43_MMIO_PIO_BASE2 0x320
  72. #define B43_MMIO_PIO_BASE3 0x330
  73. #define B43_MMIO_PIO_BASE4 0x340
  74. #define B43_MMIO_PIO_BASE5 0x350
  75. #define B43_MMIO_PIO_BASE6 0x360
  76. #define B43_MMIO_PIO_BASE7 0x370
  77. /* PIO on core rev >= 11 */
  78. #define B43_MMIO_PIO11_BASE0 0x200
  79. #define B43_MMIO_PIO11_BASE1 0x240
  80. #define B43_MMIO_PIO11_BASE2 0x280
  81. #define B43_MMIO_PIO11_BASE3 0x2C0
  82. #define B43_MMIO_PIO11_BASE4 0x300
  83. #define B43_MMIO_PIO11_BASE5 0x340
  84. #define B43_MMIO_RADIO24_CONTROL 0x3D8 /* core rev >= 24 only */
  85. #define B43_MMIO_RADIO24_DATA 0x3DA /* core rev >= 24 only */
  86. #define B43_MMIO_PHY_VER 0x3E0
  87. #define B43_MMIO_PHY_RADIO 0x3E2
  88. #define B43_MMIO_PHY0 0x3E6
  89. #define B43_MMIO_ANTENNA 0x3E8
  90. #define B43_MMIO_CHANNEL 0x3F0
  91. #define B43_MMIO_CHANNEL_EXT 0x3F4
  92. #define B43_MMIO_RADIO_CONTROL 0x3F6
  93. #define B43_MMIO_RADIO_DATA_HIGH 0x3F8
  94. #define B43_MMIO_RADIO_DATA_LOW 0x3FA
  95. #define B43_MMIO_PHY_CONTROL 0x3FC
  96. #define B43_MMIO_PHY_DATA 0x3FE
  97. #define B43_MMIO_MACFILTER_CONTROL 0x420
  98. #define B43_MMIO_MACFILTER_DATA 0x422
  99. #define B43_MMIO_RCMTA_COUNT 0x43C
  100. #define B43_MMIO_PSM_PHY_HDR 0x492
  101. #define B43_MMIO_RADIO_HWENABLED_LO 0x49A
  102. #define B43_MMIO_GPIO_CONTROL 0x49C
  103. #define B43_MMIO_GPIO_MASK 0x49E
  104. #define B43_MMIO_TXE0_CTL 0x500
  105. #define B43_MMIO_TXE0_AUX 0x502
  106. #define B43_MMIO_TXE0_TS_LOC 0x504
  107. #define B43_MMIO_TXE0_TIME_OUT 0x506
  108. #define B43_MMIO_TXE0_WM_0 0x508
  109. #define B43_MMIO_TXE0_WM_1 0x50A
  110. #define B43_MMIO_TXE0_PHYCTL 0x50C
  111. #define B43_MMIO_TXE0_STATUS 0x50E
  112. #define B43_MMIO_TXE0_MMPLCP0 0x510
  113. #define B43_MMIO_TXE0_MMPLCP1 0x512
  114. #define B43_MMIO_TXE0_PHYCTL1 0x514
  115. #define B43_MMIO_XMTFIFODEF 0x520
  116. #define B43_MMIO_XMTFIFO_FRAME_CNT 0x522 /* core rev>= 16 only */
  117. #define B43_MMIO_XMTFIFO_BYTE_CNT 0x524 /* core rev>= 16 only */
  118. #define B43_MMIO_XMTFIFO_HEAD 0x526 /* core rev>= 16 only */
  119. #define B43_MMIO_XMTFIFO_RD_PTR 0x528 /* core rev>= 16 only */
  120. #define B43_MMIO_XMTFIFO_WR_PTR 0x52A /* core rev>= 16 only */
  121. #define B43_MMIO_XMTFIFODEF1 0x52C /* core rev>= 16 only */
  122. #define B43_MMIO_XMTFIFOCMD 0x540
  123. #define B43_MMIO_XMTFIFOFLUSH 0x542
  124. #define B43_MMIO_XMTFIFOTHRESH 0x544
  125. #define B43_MMIO_XMTFIFORDY 0x546
  126. #define B43_MMIO_XMTFIFOPRIRDY 0x548
  127. #define B43_MMIO_XMTFIFORQPRI 0x54A
  128. #define B43_MMIO_XMTTPLATETXPTR 0x54C
  129. #define B43_MMIO_XMTTPLATEPTR 0x550
  130. #define B43_MMIO_SMPL_CLCT_STRPTR 0x552 /* core rev>= 22 only */
  131. #define B43_MMIO_SMPL_CLCT_STPPTR 0x554 /* core rev>= 22 only */
  132. #define B43_MMIO_SMPL_CLCT_CURPTR 0x556 /* core rev>= 22 only */
  133. #define B43_MMIO_XMTTPLATEDATALO 0x560
  134. #define B43_MMIO_XMTTPLATEDATAHI 0x562
  135. #define B43_MMIO_XMTSEL 0x568
  136. #define B43_MMIO_XMTTXCNT 0x56A
  137. #define B43_MMIO_XMTTXSHMADDR 0x56C
  138. #define B43_MMIO_TSF_CFP_START_LOW 0x604
  139. #define B43_MMIO_TSF_CFP_START_HIGH 0x606
  140. #define B43_MMIO_TSF_CFP_PRETBTT 0x612
  141. #define B43_MMIO_TSF_CLK_FRAC_LOW 0x62E
  142. #define B43_MMIO_TSF_CLK_FRAC_HIGH 0x630
  143. #define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
  144. #define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
  145. #define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
  146. #define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
  147. #define B43_MMIO_RNG 0x65A
  148. #define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */
  149. #define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
  150. #define B43_MMIO_IFSSTAT 0x690
  151. #define B43_MMIO_IFSMEDBUSYCTL 0x692
  152. #define B43_MMIO_IFTXDUR 0x694
  153. #define B43_MMIO_IFSCTL_USE_EDCF 0x0004
  154. #define B43_MMIO_POWERUP_DELAY 0x6A8
  155. #define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
  156. #define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
  157. #define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
  158. #define B43_MMIO_WEPCTL 0x7C0
  159. /* SPROM boardflags_lo values */
  160. #define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
  161. #define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
  162. #define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
  163. #define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
  164. #define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
  165. #define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
  166. #define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
  167. #define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
  168. #define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
  169. #define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
  170. #define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
  171. #define B43_BFL_FEM 0x0800 /* supports the Front End Module */
  172. #define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
  173. #define B43_BFL_HGPA 0x2000 /* had high gain PA */
  174. #define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
  175. #define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
  176. /* SPROM boardflags_hi values */
  177. #define B43_BFH_NOPA 0x0001 /* has no PA */
  178. #define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */
  179. #define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */
  180. #define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared
  181. * with bluetooth */
  182. #define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */
  183. #define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */
  184. #define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna
  185. * with bluetooth */
  186. #define B43_BFH_NOCBUCK 0x0080
  187. #define B43_BFH_PALDO 0x0200
  188. #define B43_BFH_EXTLNA_5GHZ 0x1000 /* has an external LNA (5GHz mode) */
  189. /* SPROM boardflags2_lo values */
  190. #define B43_BFL2_RXBB_INT_REG_DIS 0x0001 /* external RX BB regulator present */
  191. #define B43_BFL2_APLL_WAR 0x0002 /* alternative A-band PLL settings implemented */
  192. #define B43_BFL2_TXPWRCTRL_EN 0x0004 /* permits enabling TX Power Control */
  193. #define B43_BFL2_2X4_DIV 0x0008 /* 2x4 diversity switch */
  194. #define B43_BFL2_5G_PWRGAIN 0x0010 /* supports 5G band power gain */
  195. #define B43_BFL2_PCIEWAR_OVR 0x0020 /* overrides ASPM and Clkreq settings */
  196. #define B43_BFL2_CAESERS_BRD 0x0040 /* is Caesers board (unused) */
  197. #define B43_BFL2_BTC3WIRE 0x0080 /* used 3-wire bluetooth coexist */
  198. #define B43_BFL2_SKWRKFEM_BRD 0x0100 /* 4321mcm93 uses Skyworks FEM */
  199. #define B43_BFL2_SPUR_WAR 0x0200 /* has a workaround for clock-harmonic spurs */
  200. #define B43_BFL2_GPLL_WAR 0x0400 /* altenative G-band PLL settings implemented */
  201. #define B43_BFL2_SINGLEANT_CCK 0x1000
  202. #define B43_BFL2_2G_SPUR_WAR 0x2000
  203. /* SPROM boardflags2_hi values */
  204. #define B43_BFH2_GPLL_WAR2 0x0001
  205. #define B43_BFH2_IPALVLSHIFT_3P3 0x0002
  206. #define B43_BFH2_INTERNDET_TXIQCAL 0x0004
  207. #define B43_BFH2_XTALBUFOUTEN 0x0008
  208. /* GPIO register offset, in both ChipCommon and PCI core. */
  209. #define B43_GPIO_CONTROL 0x6c
  210. /* SHM Routing */
  211. enum {
  212. B43_SHM_UCODE, /* Microcode memory */
  213. B43_SHM_SHARED, /* Shared memory */
  214. B43_SHM_SCRATCH, /* Scratch memory */
  215. B43_SHM_HW, /* Internal hardware register */
  216. B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
  217. };
  218. /* SHM Routing modifiers */
  219. #define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
  220. #define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
  221. #define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
  222. B43_SHM_AUTOINC_W)
  223. /* Misc SHM_SHARED offsets */
  224. #define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
  225. #define B43_SHM_SH_PCTLWDPOS 0x0008
  226. #define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
  227. #define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
  228. #define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
  229. #define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
  230. #define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
  231. #define B43_SHM_SH_HOSTF1 0x005E /* Hostflags 1 for ucode options */
  232. #define B43_SHM_SH_HOSTF2 0x0060 /* Hostflags 2 for ucode options */
  233. #define B43_SHM_SH_HOSTF3 0x0062 /* Hostflags 3 for ucode options */
  234. #define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
  235. #define B43_SHM_SH_RADAR 0x0066 /* Radar register */
  236. #define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
  237. #define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
  238. #define B43_SHM_SH_HOSTF4 0x0078 /* Hostflags 4 for ucode options */
  239. #define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
  240. #define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5 Ghz channel */
  241. #define B43_SHM_SH_CHAN_40MHZ 0x0200 /* Bit set, if 40 Mhz channel width */
  242. #define B43_SHM_SH_MACHW_L 0x00C0 /* Location where the ucode expects the MAC capabilities */
  243. #define B43_SHM_SH_MACHW_H 0x00C2 /* Location where the ucode expects the MAC capabilities */
  244. #define B43_SHM_SH_HOSTF5 0x00D4 /* Hostflags 5 for ucode options */
  245. #define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
  246. /* TSSI information */
  247. #define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
  248. #define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
  249. #define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
  250. #define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
  251. /* SHM_SHARED TX FIFO variables */
  252. #define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
  253. #define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
  254. #define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
  255. #define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
  256. /* SHM_SHARED background noise */
  257. #define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
  258. #define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
  259. #define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
  260. /* SHM_SHARED crypto engine */
  261. #define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
  262. #define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
  263. #define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
  264. #define B43_SHM_SH_TKIPTSCTTAK 0x0318
  265. #define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
  266. #define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
  267. /* SHM_SHARED WME variables */
  268. #define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
  269. #define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
  270. #define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
  271. /* SHM_SHARED powersave mode related */
  272. #define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
  273. #define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
  274. #define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
  275. /* SHM_SHARED beacon/AP variables */
  276. #define B43_SHM_SH_BT_BASE0 0x0068 /* Beacon template base 0 */
  277. #define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
  278. #define B43_SHM_SH_BT_BASE1 0x0468 /* Beacon template base 1 */
  279. #define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
  280. #define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
  281. #define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
  282. #define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
  283. #define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
  284. #define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
  285. #define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
  286. #define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
  287. #define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
  288. #define B43_SHM_SH_BCN_LI 0x00B6 /* beacon listen interval */
  289. /* SHM_SHARED ACK/CTS control */
  290. #define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
  291. /* SHM_SHARED probe response variables */
  292. #define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
  293. #define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
  294. #define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
  295. #define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
  296. #define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
  297. /* SHM_SHARED rate tables */
  298. #define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
  299. #define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
  300. #define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
  301. #define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
  302. /* SHM_SHARED microcode soft registers */
  303. #define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
  304. #define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
  305. #define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
  306. #define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
  307. #define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
  308. #define B43_SHM_SH_UCODESTAT_INVALID 0
  309. #define B43_SHM_SH_UCODESTAT_INIT 1
  310. #define B43_SHM_SH_UCODESTAT_ACTIVE 2
  311. #define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
  312. #define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
  313. #define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
  314. #define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
  315. #define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
  316. /* SHM_SHARED tx iq workarounds */
  317. #define B43_SHM_SH_NPHY_TXIQW0 0x0700
  318. #define B43_SHM_SH_NPHY_TXIQW1 0x0702
  319. #define B43_SHM_SH_NPHY_TXIQW2 0x0704
  320. #define B43_SHM_SH_NPHY_TXIQW3 0x0706
  321. /* SHM_SHARED tx pwr ctrl */
  322. #define B43_SHM_SH_NPHY_TXPWR_INDX0 0x0708
  323. #define B43_SHM_SH_NPHY_TXPWR_INDX1 0x070E
  324. /* SHM_SCRATCH offsets */
  325. #define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
  326. #define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
  327. #define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
  328. #define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
  329. #define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
  330. #define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
  331. #define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
  332. #define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
  333. #define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
  334. #define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
  335. /* Hardware Radio Enable masks */
  336. #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
  337. #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
  338. /* HostFlags. See b43_hf_read/write() */
  339. #define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
  340. #define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
  341. #define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
  342. #define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
  343. #define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
  344. #define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
  345. #define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
  346. #define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
  347. #define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
  348. #define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
  349. #define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
  350. #define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
  351. #define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
  352. #define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
  353. #define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
  354. #define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
  355. #define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
  356. #define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
  357. #define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
  358. #define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
  359. #define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
  360. #define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
  361. #define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
  362. #define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
  363. #define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
  364. #define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
  365. #define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
  366. #define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
  367. #define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
  368. #define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
  369. #define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
  370. #define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
  371. #define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
  372. #define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
  373. #define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
  374. /* Firmware capabilities field in SHM (Opensource firmware only) */
  375. #define B43_FWCAPA_HWCRYPTO 0x0001
  376. #define B43_FWCAPA_QOS 0x0002
  377. /* MacFilter offsets. */
  378. #define B43_MACFILTER_SELF 0x0000
  379. #define B43_MACFILTER_BSSID 0x0003
  380. /* PowerControl */
  381. #define B43_PCTL_IN 0xB0
  382. #define B43_PCTL_OUT 0xB4
  383. #define B43_PCTL_OUTENABLE 0xB8
  384. #define B43_PCTL_XTAL_POWERUP 0x40
  385. #define B43_PCTL_PLL_POWERDOWN 0x80
  386. /* PowerControl Clock Modes */
  387. #define B43_PCTL_CLK_FAST 0x00
  388. #define B43_PCTL_CLK_SLOW 0x01
  389. #define B43_PCTL_CLK_DYNAMIC 0x02
  390. #define B43_PCTL_FORCE_SLOW 0x0800
  391. #define B43_PCTL_FORCE_PLL 0x1000
  392. #define B43_PCTL_DYN_XTAL 0x2000
  393. /* PHYVersioning */
  394. #define B43_PHYTYPE_A 0x00
  395. #define B43_PHYTYPE_B 0x01
  396. #define B43_PHYTYPE_G 0x02
  397. #define B43_PHYTYPE_N 0x04
  398. #define B43_PHYTYPE_LP 0x05
  399. #define B43_PHYTYPE_SSLPN 0x06
  400. #define B43_PHYTYPE_HT 0x07
  401. #define B43_PHYTYPE_LCN 0x08
  402. #define B43_PHYTYPE_LCNXN 0x09
  403. #define B43_PHYTYPE_LCN40 0x0a
  404. #define B43_PHYTYPE_AC 0x0b
  405. /* PHYRegisters */
  406. #define B43_PHY_ILT_A_CTRL 0x0072
  407. #define B43_PHY_ILT_A_DATA1 0x0073
  408. #define B43_PHY_ILT_A_DATA2 0x0074
  409. #define B43_PHY_G_LO_CONTROL 0x0810
  410. #define B43_PHY_ILT_G_CTRL 0x0472
  411. #define B43_PHY_ILT_G_DATA1 0x0473
  412. #define B43_PHY_ILT_G_DATA2 0x0474
  413. #define B43_PHY_A_PCTL 0x007B
  414. #define B43_PHY_G_PCTL 0x0029
  415. #define B43_PHY_A_CRS 0x0029
  416. #define B43_PHY_RADIO_BITFIELD 0x0401
  417. #define B43_PHY_G_CRS 0x0429
  418. #define B43_PHY_NRSSILT_CTRL 0x0803
  419. #define B43_PHY_NRSSILT_DATA 0x0804
  420. /* RadioRegisters */
  421. #define B43_RADIOCTL_ID 0x01
  422. /* MAC Control bitfield */
  423. #define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
  424. #define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
  425. #define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
  426. #define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
  427. #define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
  428. #define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
  429. #define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
  430. #define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
  431. #define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
  432. #define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
  433. #define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
  434. #define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
  435. #define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
  436. #define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
  437. #define B43_MACCTL_PHY_LOCK 0x00200000
  438. #define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
  439. #define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
  440. #define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
  441. #define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
  442. #define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
  443. #define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
  444. #define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
  445. #define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
  446. #define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
  447. #define B43_MACCTL_GMODE 0x80000000 /* G Mode */
  448. /* MAC Command bitfield */
  449. #define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
  450. #define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
  451. #define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
  452. #define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
  453. #define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
  454. /* B43_MMIO_PSM_PHY_HDR bits */
  455. #define B43_PSM_HDR_MAC_PHY_RESET 0x00000001
  456. #define B43_PSM_HDR_MAC_PHY_CLOCK_EN 0x00000002
  457. #define B43_PSM_HDR_MAC_PHY_FORCE_CLK 0x00000004
  458. /* See BCMA_CLKCTLST_EXTRESREQ and BCMA_CLKCTLST_EXTRESST */
  459. #define B43_BCMA_CLKCTLST_80211_PLL_REQ 0x00000100
  460. #define B43_BCMA_CLKCTLST_PHY_PLL_REQ 0x00000200
  461. #define B43_BCMA_CLKCTLST_80211_PLL_ST 0x01000000
  462. #define B43_BCMA_CLKCTLST_PHY_PLL_ST 0x02000000
  463. /* BCMA 802.11 core specific IO Control (BCMA_IOCTL) flags */
  464. #define B43_BCMA_IOCTL_PHY_CLKEN 0x00000004 /* PHY Clock Enable */
  465. #define B43_BCMA_IOCTL_PHY_RESET 0x00000008 /* PHY Reset */
  466. #define B43_BCMA_IOCTL_MACPHYCLKEN 0x00000010 /* MAC PHY Clock Control Enable */
  467. #define B43_BCMA_IOCTL_PLLREFSEL 0x00000020 /* PLL Frequency Reference Select */
  468. #define B43_BCMA_IOCTL_PHY_BW 0x000000C0 /* PHY band width and clock speed mask (N-PHY+ only?) */
  469. #define B43_BCMA_IOCTL_PHY_BW_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
  470. #define B43_BCMA_IOCTL_PHY_BW_20MHZ 0x00000040 /* 20 MHz bandwidth, 80 MHz PHY */
  471. #define B43_BCMA_IOCTL_PHY_BW_40MHZ 0x00000080 /* 40 MHz bandwidth, 160 MHz PHY */
  472. #define B43_BCMA_IOCTL_PHY_BW_80MHZ 0x000000C0 /* 80 MHz bandwidth */
  473. #define B43_BCMA_IOCTL_DAC 0x00000300 /* Highspeed DAC mode control field */
  474. #define B43_BCMA_IOCTL_GMODE 0x00002000 /* G Mode Enable */
  475. /* BCMA 802.11 core specific IO status (BCMA_IOST) flags */
  476. #define B43_BCMA_IOST_2G_PHY 0x00000001 /* 2.4G capable phy */
  477. #define B43_BCMA_IOST_5G_PHY 0x00000002 /* 5G capable phy */
  478. #define B43_BCMA_IOST_FASTCLKA 0x00000004 /* Fast Clock Available */
  479. #define B43_BCMA_IOST_DUALB_PHY 0x00000008 /* Dualband phy */
  480. /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
  481. #define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
  482. #define B43_TMSLOW_PHY_BANDWIDTH 0x00C00000 /* PHY band width and clock speed mask (N-PHY only) */
  483. #define B43_TMSLOW_PHY_BANDWIDTH_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
  484. #define B43_TMSLOW_PHY_BANDWIDTH_20MHZ 0x00400000 /* 20 MHz bandwidth, 80 MHz PHY */
  485. #define B43_TMSLOW_PHY_BANDWIDTH_40MHZ 0x00800000 /* 40 MHz bandwidth, 160 MHz PHY */
  486. #define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
  487. #define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
  488. #define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
  489. #define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
  490. /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
  491. #define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
  492. #define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
  493. #define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
  494. #define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
  495. /* Generic-Interrupt reasons. */
  496. #define B43_IRQ_MAC_SUSPENDED 0x00000001
  497. #define B43_IRQ_BEACON 0x00000002
  498. #define B43_IRQ_TBTT_INDI 0x00000004
  499. #define B43_IRQ_BEACON_TX_OK 0x00000008
  500. #define B43_IRQ_BEACON_CANCEL 0x00000010
  501. #define B43_IRQ_ATIM_END 0x00000020
  502. #define B43_IRQ_PMQ 0x00000040
  503. #define B43_IRQ_PIO_WORKAROUND 0x00000100
  504. #define B43_IRQ_MAC_TXERR 0x00000200
  505. #define B43_IRQ_PHY_TXERR 0x00000800
  506. #define B43_IRQ_PMEVENT 0x00001000
  507. #define B43_IRQ_TIMER0 0x00002000
  508. #define B43_IRQ_TIMER1 0x00004000
  509. #define B43_IRQ_DMA 0x00008000
  510. #define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
  511. #define B43_IRQ_CCA_MEASURE_OK 0x00020000
  512. #define B43_IRQ_NOISESAMPLE_OK 0x00040000
  513. #define B43_IRQ_UCODE_DEBUG 0x08000000
  514. #define B43_IRQ_RFKILL 0x10000000
  515. #define B43_IRQ_TX_OK 0x20000000
  516. #define B43_IRQ_PHY_G_CHANGED 0x40000000
  517. #define B43_IRQ_TIMEOUT 0x80000000
  518. #define B43_IRQ_ALL 0xFFFFFFFF
  519. #define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
  520. B43_IRQ_ATIM_END | \
  521. B43_IRQ_PMQ | \
  522. B43_IRQ_MAC_TXERR | \
  523. B43_IRQ_PHY_TXERR | \
  524. B43_IRQ_DMA | \
  525. B43_IRQ_TXFIFO_FLUSH_OK | \
  526. B43_IRQ_NOISESAMPLE_OK | \
  527. B43_IRQ_UCODE_DEBUG | \
  528. B43_IRQ_RFKILL | \
  529. B43_IRQ_TX_OK)
  530. /* The firmware register to fetch the debug-IRQ reason from. */
  531. #define B43_DEBUGIRQ_REASON_REG 63
  532. /* Debug-IRQ reasons. */
  533. #define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
  534. #define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
  535. #define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
  536. #define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
  537. #define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
  538. /* The firmware register that contains the "marker" line. */
  539. #define B43_MARKER_ID_REG 2
  540. #define B43_MARKER_LINE_REG 3
  541. /* The firmware register to fetch the panic reason from. */
  542. #define B43_FWPANIC_REASON_REG 3
  543. /* Firmware panic reason codes */
  544. #define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
  545. #define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
  546. /* The firmware register that contains the watchdog counter. */
  547. #define B43_WATCHDOG_REG 1
  548. /* Device specific rate values.
  549. * The actual values defined here are (rate_in_mbps * 2).
  550. * Some code depends on this. Don't change it. */
  551. #define B43_CCK_RATE_1MB 0x02
  552. #define B43_CCK_RATE_2MB 0x04
  553. #define B43_CCK_RATE_5MB 0x0B
  554. #define B43_CCK_RATE_11MB 0x16
  555. #define B43_OFDM_RATE_6MB 0x0C
  556. #define B43_OFDM_RATE_9MB 0x12
  557. #define B43_OFDM_RATE_12MB 0x18
  558. #define B43_OFDM_RATE_18MB 0x24
  559. #define B43_OFDM_RATE_24MB 0x30
  560. #define B43_OFDM_RATE_36MB 0x48
  561. #define B43_OFDM_RATE_48MB 0x60
  562. #define B43_OFDM_RATE_54MB 0x6C
  563. /* Convert a b43 rate value to a rate in 100kbps */
  564. #define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
  565. #define B43_DEFAULT_SHORT_RETRY_LIMIT 7
  566. #define B43_DEFAULT_LONG_RETRY_LIMIT 4
  567. #define B43_PHY_TX_BADNESS_LIMIT 1000
  568. /* Max size of a security key */
  569. #define B43_SEC_KEYSIZE 16
  570. /* Max number of group keys */
  571. #define B43_NR_GROUP_KEYS 4
  572. /* Max number of pairwise keys */
  573. #define B43_NR_PAIRWISE_KEYS 50
  574. /* Security algorithms. */
  575. enum {
  576. B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
  577. B43_SEC_ALGO_WEP40,
  578. B43_SEC_ALGO_TKIP,
  579. B43_SEC_ALGO_AES,
  580. B43_SEC_ALGO_WEP104,
  581. B43_SEC_ALGO_AES_LEGACY,
  582. };
  583. struct b43_dmaring;
  584. /* The firmware file header */
  585. #define B43_FW_TYPE_UCODE 'u'
  586. #define B43_FW_TYPE_PCM 'p'
  587. #define B43_FW_TYPE_IV 'i'
  588. struct b43_fw_header {
  589. /* File type */
  590. u8 type;
  591. /* File format version */
  592. u8 ver;
  593. u8 __padding[2];
  594. /* Size of the data. For ucode and PCM this is in bytes.
  595. * For IV this is number-of-ivs. */
  596. __be32 size;
  597. } __packed;
  598. /* Initial Value file format */
  599. #define B43_IV_OFFSET_MASK 0x7FFF
  600. #define B43_IV_32BIT 0x8000
  601. struct b43_iv {
  602. __be16 offset_size;
  603. union {
  604. __be16 d16;
  605. __be32 d32;
  606. } data __packed;
  607. } __packed;
  608. /* Data structures for DMA transmission, per 80211 core. */
  609. struct b43_dma {
  610. struct b43_dmaring *tx_ring_AC_BK; /* Background */
  611. struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
  612. struct b43_dmaring *tx_ring_AC_VI; /* Video */
  613. struct b43_dmaring *tx_ring_AC_VO; /* Voice */
  614. struct b43_dmaring *tx_ring_mcast; /* Multicast */
  615. struct b43_dmaring *rx_ring;
  616. u32 translation; /* Routing bits */
  617. bool translation_in_low; /* Should translation bit go into low addr? */
  618. bool parity; /* Check for parity */
  619. };
  620. struct b43_pio_txqueue;
  621. struct b43_pio_rxqueue;
  622. /* Data structures for PIO transmission, per 80211 core. */
  623. struct b43_pio {
  624. struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
  625. struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
  626. struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
  627. struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
  628. struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
  629. struct b43_pio_rxqueue *rx_queue;
  630. };
  631. /* Context information for a noise calculation (Link Quality). */
  632. struct b43_noise_calculation {
  633. bool calculation_running;
  634. u8 nr_samples;
  635. s8 samples[8][4];
  636. };
  637. struct b43_stats {
  638. u8 link_noise;
  639. };
  640. struct b43_key {
  641. /* If keyconf is NULL, this key is disabled.
  642. * keyconf is a cookie. Don't derefenrence it outside of the set_key
  643. * path, because b43 doesn't own it. */
  644. struct ieee80211_key_conf *keyconf;
  645. u8 algorithm;
  646. };
  647. /* SHM offsets to the QOS data structures for the 4 different queues. */
  648. #define B43_QOS_QUEUE_NUM 4
  649. #define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
  650. (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
  651. #define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
  652. #define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
  653. #define B43_QOS_VIDEO B43_QOS_PARAMS(2)
  654. #define B43_QOS_VOICE B43_QOS_PARAMS(3)
  655. /* QOS parameter hardware data structure offsets. */
  656. #define B43_NR_QOSPARAMS 16
  657. enum {
  658. B43_QOSPARAM_TXOP = 0,
  659. B43_QOSPARAM_CWMIN,
  660. B43_QOSPARAM_CWMAX,
  661. B43_QOSPARAM_CWCUR,
  662. B43_QOSPARAM_AIFS,
  663. B43_QOSPARAM_BSLOTS,
  664. B43_QOSPARAM_REGGAP,
  665. B43_QOSPARAM_STATUS,
  666. };
  667. /* QOS parameters for a queue. */
  668. struct b43_qos_params {
  669. /* The QOS parameters */
  670. struct ieee80211_tx_queue_params p;
  671. };
  672. struct b43_wl;
  673. /* The type of the firmware file. */
  674. enum b43_firmware_file_type {
  675. B43_FWTYPE_PROPRIETARY,
  676. B43_FWTYPE_OPENSOURCE,
  677. B43_NR_FWTYPES,
  678. };
  679. /* Context data for fetching firmware. */
  680. struct b43_request_fw_context {
  681. /* The device we are requesting the fw for. */
  682. struct b43_wldev *dev;
  683. /* a pointer to the firmware object */
  684. const struct firmware *blob;
  685. /* The type of firmware to request. */
  686. enum b43_firmware_file_type req_type;
  687. /* Error messages for each firmware type. */
  688. char errors[B43_NR_FWTYPES][128];
  689. /* Temporary buffer for storing the firmware name. */
  690. char fwname[64];
  691. /* A fatal error occurred while requesting. Firmware request
  692. * can not continue, as any other request will also fail. */
  693. int fatal_failure;
  694. };
  695. /* In-memory representation of a cached microcode file. */
  696. struct b43_firmware_file {
  697. const char *filename;
  698. const struct firmware *data;
  699. /* Type of the firmware file name. Note that this does only indicate
  700. * the type by the firmware name. NOT the file contents.
  701. * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
  702. * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
  703. * binary code, not just the filename.
  704. */
  705. enum b43_firmware_file_type type;
  706. };
  707. enum b43_firmware_hdr_format {
  708. B43_FW_HDR_598,
  709. B43_FW_HDR_410,
  710. B43_FW_HDR_351,
  711. };
  712. /* Pointers to the firmware data and meta information about it. */
  713. struct b43_firmware {
  714. /* Microcode */
  715. struct b43_firmware_file ucode;
  716. /* PCM code */
  717. struct b43_firmware_file pcm;
  718. /* Initial MMIO values for the firmware */
  719. struct b43_firmware_file initvals;
  720. /* Initial MMIO values for the firmware, band-specific */
  721. struct b43_firmware_file initvals_band;
  722. /* Firmware revision */
  723. u16 rev;
  724. /* Firmware patchlevel */
  725. u16 patch;
  726. /* Format of header used by firmware */
  727. enum b43_firmware_hdr_format hdr_format;
  728. /* Set to true, if we are using an opensource firmware.
  729. * Use this to check for proprietary vs opensource. */
  730. bool opensource;
  731. /* Set to true, if the core needs a PCM firmware, but
  732. * we failed to load one. This is always false for
  733. * core rev > 10, as these don't need PCM firmware. */
  734. bool pcm_request_failed;
  735. };
  736. enum b43_band {
  737. B43_BAND_2G = 0,
  738. B43_BAND_5G_LO = 1,
  739. B43_BAND_5G_MI = 2,
  740. B43_BAND_5G_HI = 3,
  741. };
  742. /* Device (802.11 core) initialization status. */
  743. enum {
  744. B43_STAT_UNINIT = 0, /* Uninitialized. */
  745. B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
  746. B43_STAT_STARTED = 2, /* Up and running. */
  747. };
  748. #define b43_status(wldev) atomic_read(&(wldev)->__init_status)
  749. #define b43_set_status(wldev, stat) do { \
  750. atomic_set(&(wldev)->__init_status, (stat)); \
  751. smp_wmb(); \
  752. } while (0)
  753. /* Data structure for one wireless device (802.11 core) */
  754. struct b43_wldev {
  755. struct b43_bus_dev *dev;
  756. struct b43_wl *wl;
  757. /* a completion event structure needed if this call is asynchronous */
  758. struct completion fw_load_complete;
  759. /* The device initialization status.
  760. * Use b43_status() to query. */
  761. atomic_t __init_status;
  762. bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
  763. bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
  764. bool radio_hw_enable; /* saved state of radio hardware enabled state */
  765. bool qos_enabled; /* TRUE, if QoS is used. */
  766. bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */
  767. bool use_pio; /* TRUE if next init should use PIO */
  768. /* PHY/Radio device. */
  769. struct b43_phy phy;
  770. union {
  771. /* DMA engines. */
  772. struct b43_dma dma;
  773. /* PIO engines. */
  774. struct b43_pio pio;
  775. };
  776. /* Use b43_using_pio_transfers() to check whether we are using
  777. * DMA or PIO data transfers. */
  778. bool __using_pio_transfers;
  779. /* Various statistics about the physical device. */
  780. struct b43_stats stats;
  781. /* Reason code of the last interrupt. */
  782. u32 irq_reason;
  783. u32 dma_reason[6];
  784. /* The currently active generic-interrupt mask. */
  785. u32 irq_mask;
  786. /* Link Quality calculation context. */
  787. struct b43_noise_calculation noisecalc;
  788. /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
  789. int mac_suspended;
  790. /* Periodic tasks */
  791. struct delayed_work periodic_work;
  792. unsigned int periodic_state;
  793. struct work_struct restart_work;
  794. /* encryption/decryption */
  795. u16 ktp; /* Key table pointer */
  796. struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
  797. /* Firmware data */
  798. struct b43_firmware fw;
  799. /* Devicelist in struct b43_wl (all 802.11 cores) */
  800. struct list_head list;
  801. /* Debugging stuff follows. */
  802. #ifdef CONFIG_B43_DEBUG
  803. struct b43_dfsentry *dfsentry;
  804. unsigned int irq_count;
  805. unsigned int irq_bit_count[32];
  806. unsigned int tx_count;
  807. unsigned int rx_count;
  808. #endif
  809. };
  810. /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
  811. struct b43_wl {
  812. /* Pointer to the active wireless device on this chip */
  813. struct b43_wldev *current_dev;
  814. /* Pointer to the ieee80211 hardware data structure */
  815. struct ieee80211_hw *hw;
  816. /* Global driver mutex. Every operation must run with this mutex locked. */
  817. struct mutex mutex;
  818. /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
  819. * handler, only. This basically is just the IRQ mask register. */
  820. spinlock_t hardirq_lock;
  821. /* Set this if we call ieee80211_register_hw() and check if we call
  822. * ieee80211_unregister_hw(). */
  823. bool hw_registred;
  824. /* We can only have one operating interface (802.11 core)
  825. * at a time. General information about this interface follows.
  826. */
  827. struct ieee80211_vif *vif;
  828. /* The MAC address of the operating interface. */
  829. u8 mac_addr[ETH_ALEN];
  830. /* Current BSSID */
  831. u8 bssid[ETH_ALEN];
  832. /* Interface type. (NL80211_IFTYPE_XXX) */
  833. int if_type;
  834. /* Is the card operating in AP, STA or IBSS mode? */
  835. bool operating;
  836. /* filter flags */
  837. unsigned int filter_flags;
  838. /* Stats about the wireless interface */
  839. struct ieee80211_low_level_stats ieee_stats;
  840. #ifdef CONFIG_B43_HWRNG
  841. struct hwrng rng;
  842. bool rng_initialized;
  843. char rng_name[30 + 1];
  844. #endif /* CONFIG_B43_HWRNG */
  845. bool radiotap_enabled;
  846. bool radio_enabled;
  847. /* The beacon we are currently using (AP or IBSS mode). */
  848. struct sk_buff *current_beacon;
  849. bool beacon0_uploaded;
  850. bool beacon1_uploaded;
  851. bool beacon_templates_virgin; /* Never wrote the templates? */
  852. struct work_struct beacon_update_trigger;
  853. spinlock_t beacon_lock;
  854. /* The current QOS parameters for the 4 queues. */
  855. struct b43_qos_params qos_params[B43_QOS_QUEUE_NUM];
  856. /* Work for adjustment of the transmission power.
  857. * This is scheduled when we determine that the actual TX output
  858. * power doesn't match what we want. */
  859. struct work_struct txpower_adjust_work;
  860. /* Packet transmit work */
  861. struct work_struct tx_work;
  862. /* Queue of packets to be transmitted. */
  863. struct sk_buff_head tx_queue[B43_QOS_QUEUE_NUM];
  864. /* Flag that implement the queues stopping. */
  865. bool tx_queue_stopped[B43_QOS_QUEUE_NUM];
  866. /* firmware loading work */
  867. struct work_struct firmware_load;
  868. /* The device LEDs. */
  869. struct b43_leds leds;
  870. /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
  871. u8 pio_scratchspace[118] __attribute__((__aligned__(8)));
  872. u8 pio_tailspace[4] __attribute__((__aligned__(8)));
  873. };
  874. static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
  875. {
  876. return hw->priv;
  877. }
  878. static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
  879. {
  880. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  881. return ssb_get_drvdata(ssb_dev);
  882. }
  883. /* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
  884. static inline int b43_is_mode(struct b43_wl *wl, int type)
  885. {
  886. return (wl->operating && wl->if_type == type);
  887. }
  888. /**
  889. * b43_current_band - Returns the currently used band.
  890. * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
  891. */
  892. static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
  893. {
  894. return wl->hw->conf.chandef.chan->band;
  895. }
  896. static inline int b43_bus_may_powerdown(struct b43_wldev *wldev)
  897. {
  898. return wldev->dev->bus_may_powerdown(wldev->dev);
  899. }
  900. static inline int b43_bus_powerup(struct b43_wldev *wldev, bool dynamic_pctl)
  901. {
  902. return wldev->dev->bus_powerup(wldev->dev, dynamic_pctl);
  903. }
  904. static inline int b43_device_is_enabled(struct b43_wldev *wldev)
  905. {
  906. return wldev->dev->device_is_enabled(wldev->dev);
  907. }
  908. static inline void b43_device_enable(struct b43_wldev *wldev,
  909. u32 core_specific_flags)
  910. {
  911. wldev->dev->device_enable(wldev->dev, core_specific_flags);
  912. }
  913. static inline void b43_device_disable(struct b43_wldev *wldev,
  914. u32 core_specific_flags)
  915. {
  916. wldev->dev->device_disable(wldev->dev, core_specific_flags);
  917. }
  918. static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
  919. {
  920. return dev->dev->read16(dev->dev, offset);
  921. }
  922. static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
  923. {
  924. dev->dev->write16(dev->dev, offset, value);
  925. }
  926. /* To optimize this check for flush_writes on BCM47XX_BCMA only. */
  927. static inline void b43_write16f(struct b43_wldev *dev, u16 offset, u16 value)
  928. {
  929. b43_write16(dev, offset, value);
  930. #if defined(CONFIG_BCM47XX_BCMA)
  931. if (dev->dev->flush_writes)
  932. b43_read16(dev, offset);
  933. #endif
  934. }
  935. static inline void b43_maskset16(struct b43_wldev *dev, u16 offset, u16 mask,
  936. u16 set)
  937. {
  938. b43_write16(dev, offset, (b43_read16(dev, offset) & mask) | set);
  939. }
  940. static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
  941. {
  942. return dev->dev->read32(dev->dev, offset);
  943. }
  944. static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
  945. {
  946. dev->dev->write32(dev->dev, offset, value);
  947. }
  948. static inline void b43_maskset32(struct b43_wldev *dev, u16 offset, u32 mask,
  949. u32 set)
  950. {
  951. b43_write32(dev, offset, (b43_read32(dev, offset) & mask) | set);
  952. }
  953. static inline void b43_block_read(struct b43_wldev *dev, void *buffer,
  954. size_t count, u16 offset, u8 reg_width)
  955. {
  956. dev->dev->block_read(dev->dev, buffer, count, offset, reg_width);
  957. }
  958. static inline void b43_block_write(struct b43_wldev *dev, const void *buffer,
  959. size_t count, u16 offset, u8 reg_width)
  960. {
  961. dev->dev->block_write(dev->dev, buffer, count, offset, reg_width);
  962. }
  963. static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
  964. {
  965. return dev->__using_pio_transfers;
  966. }
  967. /* Message printing */
  968. __printf(2, 3) void b43info(struct b43_wl *wl, const char *fmt, ...);
  969. __printf(2, 3) void b43err(struct b43_wl *wl, const char *fmt, ...);
  970. __printf(2, 3) void b43warn(struct b43_wl *wl, const char *fmt, ...);
  971. __printf(2, 3) void b43dbg(struct b43_wl *wl, const char *fmt, ...);
  972. /* A WARN_ON variant that vanishes when b43 debugging is disabled.
  973. * This _also_ evaluates the arg with debugging disabled. */
  974. #if B43_DEBUG
  975. # define B43_WARN_ON(x) WARN_ON(x)
  976. #else
  977. static inline bool __b43_warn_on_dummy(bool x) { return x; }
  978. # define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
  979. #endif
  980. /* Convert an integer to a Q5.2 value */
  981. #define INT_TO_Q52(i) ((i) << 2)
  982. /* Convert a Q5.2 value to an integer (precision loss!) */
  983. #define Q52_TO_INT(q52) ((q52) >> 2)
  984. /* Macros for printing a value in Q5.2 format */
  985. #define Q52_FMT "%u.%u"
  986. #define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
  987. #endif /* B43_H_ */