dma.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/slab.h>
  32. #include <asm/div64.h>
  33. /* Required number of TX DMA slots per TX frame.
  34. * This currently is 2, because we put the header and the ieee80211 frame
  35. * into separate slots. */
  36. #define TX_SLOTS_PER_FRAME 2
  37. static u32 b43_dma_address(struct b43_dma *dma, dma_addr_t dmaaddr,
  38. enum b43_addrtype addrtype)
  39. {
  40. u32 uninitialized_var(addr);
  41. switch (addrtype) {
  42. case B43_DMA_ADDR_LOW:
  43. addr = lower_32_bits(dmaaddr);
  44. if (dma->translation_in_low) {
  45. addr &= ~SSB_DMA_TRANSLATION_MASK;
  46. addr |= dma->translation;
  47. }
  48. break;
  49. case B43_DMA_ADDR_HIGH:
  50. addr = upper_32_bits(dmaaddr);
  51. if (!dma->translation_in_low) {
  52. addr &= ~SSB_DMA_TRANSLATION_MASK;
  53. addr |= dma->translation;
  54. }
  55. break;
  56. case B43_DMA_ADDR_EXT:
  57. if (dma->translation_in_low)
  58. addr = lower_32_bits(dmaaddr);
  59. else
  60. addr = upper_32_bits(dmaaddr);
  61. addr &= SSB_DMA_TRANSLATION_MASK;
  62. addr >>= SSB_DMA_TRANSLATION_SHIFT;
  63. break;
  64. }
  65. return addr;
  66. }
  67. /* 32bit DMA ops. */
  68. static
  69. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  70. int slot,
  71. struct b43_dmadesc_meta **meta)
  72. {
  73. struct b43_dmadesc32 *desc;
  74. *meta = &(ring->meta[slot]);
  75. desc = ring->descbase;
  76. desc = &(desc[slot]);
  77. return (struct b43_dmadesc_generic *)desc;
  78. }
  79. static void op32_fill_descriptor(struct b43_dmaring *ring,
  80. struct b43_dmadesc_generic *desc,
  81. dma_addr_t dmaaddr, u16 bufsize,
  82. int start, int end, int irq)
  83. {
  84. struct b43_dmadesc32 *descbase = ring->descbase;
  85. int slot;
  86. u32 ctl;
  87. u32 addr;
  88. u32 addrext;
  89. slot = (int)(&(desc->dma32) - descbase);
  90. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  91. addr = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW);
  92. addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT);
  93. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  94. if (slot == ring->nr_slots - 1)
  95. ctl |= B43_DMA32_DCTL_DTABLEEND;
  96. if (start)
  97. ctl |= B43_DMA32_DCTL_FRAMESTART;
  98. if (end)
  99. ctl |= B43_DMA32_DCTL_FRAMEEND;
  100. if (irq)
  101. ctl |= B43_DMA32_DCTL_IRQ;
  102. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  103. & B43_DMA32_DCTL_ADDREXT_MASK;
  104. desc->dma32.control = cpu_to_le32(ctl);
  105. desc->dma32.address = cpu_to_le32(addr);
  106. }
  107. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  108. {
  109. b43_dma_write(ring, B43_DMA32_TXINDEX,
  110. (u32) (slot * sizeof(struct b43_dmadesc32)));
  111. }
  112. static void op32_tx_suspend(struct b43_dmaring *ring)
  113. {
  114. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  115. | B43_DMA32_TXSUSPEND);
  116. }
  117. static void op32_tx_resume(struct b43_dmaring *ring)
  118. {
  119. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  120. & ~B43_DMA32_TXSUSPEND);
  121. }
  122. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  123. {
  124. u32 val;
  125. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  126. val &= B43_DMA32_RXDPTR;
  127. return (val / sizeof(struct b43_dmadesc32));
  128. }
  129. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  130. {
  131. b43_dma_write(ring, B43_DMA32_RXINDEX,
  132. (u32) (slot * sizeof(struct b43_dmadesc32)));
  133. }
  134. static const struct b43_dma_ops dma32_ops = {
  135. .idx2desc = op32_idx2desc,
  136. .fill_descriptor = op32_fill_descriptor,
  137. .poke_tx = op32_poke_tx,
  138. .tx_suspend = op32_tx_suspend,
  139. .tx_resume = op32_tx_resume,
  140. .get_current_rxslot = op32_get_current_rxslot,
  141. .set_current_rxslot = op32_set_current_rxslot,
  142. };
  143. /* 64bit DMA ops. */
  144. static
  145. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  146. int slot,
  147. struct b43_dmadesc_meta **meta)
  148. {
  149. struct b43_dmadesc64 *desc;
  150. *meta = &(ring->meta[slot]);
  151. desc = ring->descbase;
  152. desc = &(desc[slot]);
  153. return (struct b43_dmadesc_generic *)desc;
  154. }
  155. static void op64_fill_descriptor(struct b43_dmaring *ring,
  156. struct b43_dmadesc_generic *desc,
  157. dma_addr_t dmaaddr, u16 bufsize,
  158. int start, int end, int irq)
  159. {
  160. struct b43_dmadesc64 *descbase = ring->descbase;
  161. int slot;
  162. u32 ctl0 = 0, ctl1 = 0;
  163. u32 addrlo, addrhi;
  164. u32 addrext;
  165. slot = (int)(&(desc->dma64) - descbase);
  166. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  167. addrlo = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW);
  168. addrhi = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_HIGH);
  169. addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT);
  170. if (slot == ring->nr_slots - 1)
  171. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  172. if (start)
  173. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  174. if (end)
  175. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  176. if (irq)
  177. ctl0 |= B43_DMA64_DCTL0_IRQ;
  178. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  179. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  180. & B43_DMA64_DCTL1_ADDREXT_MASK;
  181. desc->dma64.control0 = cpu_to_le32(ctl0);
  182. desc->dma64.control1 = cpu_to_le32(ctl1);
  183. desc->dma64.address_low = cpu_to_le32(addrlo);
  184. desc->dma64.address_high = cpu_to_le32(addrhi);
  185. }
  186. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  187. {
  188. b43_dma_write(ring, B43_DMA64_TXINDEX,
  189. (u32) (slot * sizeof(struct b43_dmadesc64)));
  190. }
  191. static void op64_tx_suspend(struct b43_dmaring *ring)
  192. {
  193. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  194. | B43_DMA64_TXSUSPEND);
  195. }
  196. static void op64_tx_resume(struct b43_dmaring *ring)
  197. {
  198. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  199. & ~B43_DMA64_TXSUSPEND);
  200. }
  201. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  202. {
  203. u32 val;
  204. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  205. val &= B43_DMA64_RXSTATDPTR;
  206. return (val / sizeof(struct b43_dmadesc64));
  207. }
  208. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  209. {
  210. b43_dma_write(ring, B43_DMA64_RXINDEX,
  211. (u32) (slot * sizeof(struct b43_dmadesc64)));
  212. }
  213. static const struct b43_dma_ops dma64_ops = {
  214. .idx2desc = op64_idx2desc,
  215. .fill_descriptor = op64_fill_descriptor,
  216. .poke_tx = op64_poke_tx,
  217. .tx_suspend = op64_tx_suspend,
  218. .tx_resume = op64_tx_resume,
  219. .get_current_rxslot = op64_get_current_rxslot,
  220. .set_current_rxslot = op64_set_current_rxslot,
  221. };
  222. static inline int free_slots(struct b43_dmaring *ring)
  223. {
  224. return (ring->nr_slots - ring->used_slots);
  225. }
  226. static inline int next_slot(struct b43_dmaring *ring, int slot)
  227. {
  228. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  229. if (slot == ring->nr_slots - 1)
  230. return 0;
  231. return slot + 1;
  232. }
  233. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  234. {
  235. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  236. if (slot == 0)
  237. return ring->nr_slots - 1;
  238. return slot - 1;
  239. }
  240. #ifdef CONFIG_B43_DEBUG
  241. static void update_max_used_slots(struct b43_dmaring *ring,
  242. int current_used_slots)
  243. {
  244. if (current_used_slots <= ring->max_used_slots)
  245. return;
  246. ring->max_used_slots = current_used_slots;
  247. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  248. b43dbg(ring->dev->wl,
  249. "max_used_slots increased to %d on %s ring %d\n",
  250. ring->max_used_slots,
  251. ring->tx ? "TX" : "RX", ring->index);
  252. }
  253. }
  254. #else
  255. static inline
  256. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  257. {
  258. }
  259. #endif /* DEBUG */
  260. /* Request a slot for usage. */
  261. static inline int request_slot(struct b43_dmaring *ring)
  262. {
  263. int slot;
  264. B43_WARN_ON(!ring->tx);
  265. B43_WARN_ON(ring->stopped);
  266. B43_WARN_ON(free_slots(ring) == 0);
  267. slot = next_slot(ring, ring->current_slot);
  268. ring->current_slot = slot;
  269. ring->used_slots++;
  270. update_max_used_slots(ring, ring->used_slots);
  271. return slot;
  272. }
  273. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  274. {
  275. static const u16 map64[] = {
  276. B43_MMIO_DMA64_BASE0,
  277. B43_MMIO_DMA64_BASE1,
  278. B43_MMIO_DMA64_BASE2,
  279. B43_MMIO_DMA64_BASE3,
  280. B43_MMIO_DMA64_BASE4,
  281. B43_MMIO_DMA64_BASE5,
  282. };
  283. static const u16 map32[] = {
  284. B43_MMIO_DMA32_BASE0,
  285. B43_MMIO_DMA32_BASE1,
  286. B43_MMIO_DMA32_BASE2,
  287. B43_MMIO_DMA32_BASE3,
  288. B43_MMIO_DMA32_BASE4,
  289. B43_MMIO_DMA32_BASE5,
  290. };
  291. if (type == B43_DMA_64BIT) {
  292. B43_WARN_ON(!(controller_idx >= 0 &&
  293. controller_idx < ARRAY_SIZE(map64)));
  294. return map64[controller_idx];
  295. }
  296. B43_WARN_ON(!(controller_idx >= 0 &&
  297. controller_idx < ARRAY_SIZE(map32)));
  298. return map32[controller_idx];
  299. }
  300. static inline
  301. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  302. unsigned char *buf, size_t len, int tx)
  303. {
  304. dma_addr_t dmaaddr;
  305. if (tx) {
  306. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  307. buf, len, DMA_TO_DEVICE);
  308. } else {
  309. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  310. buf, len, DMA_FROM_DEVICE);
  311. }
  312. return dmaaddr;
  313. }
  314. static inline
  315. void unmap_descbuffer(struct b43_dmaring *ring,
  316. dma_addr_t addr, size_t len, int tx)
  317. {
  318. if (tx) {
  319. dma_unmap_single(ring->dev->dev->dma_dev,
  320. addr, len, DMA_TO_DEVICE);
  321. } else {
  322. dma_unmap_single(ring->dev->dev->dma_dev,
  323. addr, len, DMA_FROM_DEVICE);
  324. }
  325. }
  326. static inline
  327. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  328. dma_addr_t addr, size_t len)
  329. {
  330. B43_WARN_ON(ring->tx);
  331. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  332. addr, len, DMA_FROM_DEVICE);
  333. }
  334. static inline
  335. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  336. dma_addr_t addr, size_t len)
  337. {
  338. B43_WARN_ON(ring->tx);
  339. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  340. addr, len, DMA_FROM_DEVICE);
  341. }
  342. static inline
  343. void free_descriptor_buffer(struct b43_dmaring *ring,
  344. struct b43_dmadesc_meta *meta)
  345. {
  346. if (meta->skb) {
  347. if (ring->tx)
  348. ieee80211_free_txskb(ring->dev->wl->hw, meta->skb);
  349. else
  350. dev_kfree_skb_any(meta->skb);
  351. meta->skb = NULL;
  352. }
  353. }
  354. static int alloc_ringmemory(struct b43_dmaring *ring)
  355. {
  356. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  357. * alignment and 8K buffers for 64-bit DMA with 8K alignment.
  358. * In practice we could use smaller buffers for the latter, but the
  359. * alignment is really important because of the hardware bug. If bit
  360. * 0x00001000 is used in DMA address, some hardware (like BCM4331)
  361. * copies that bit into B43_DMA64_RXSTATUS and we get false values from
  362. * B43_DMA64_RXSTATDPTR. Let's just use 8K buffers even if we don't use
  363. * more than 256 slots for ring.
  364. */
  365. u16 ring_mem_size = (ring->type == B43_DMA_64BIT) ?
  366. B43_DMA64_RINGMEMSIZE : B43_DMA32_RINGMEMSIZE;
  367. ring->descbase = dma_zalloc_coherent(ring->dev->dev->dma_dev,
  368. ring_mem_size, &(ring->dmabase),
  369. GFP_KERNEL);
  370. if (!ring->descbase)
  371. return -ENOMEM;
  372. return 0;
  373. }
  374. static void free_ringmemory(struct b43_dmaring *ring)
  375. {
  376. u16 ring_mem_size = (ring->type == B43_DMA_64BIT) ?
  377. B43_DMA64_RINGMEMSIZE : B43_DMA32_RINGMEMSIZE;
  378. dma_free_coherent(ring->dev->dev->dma_dev, ring_mem_size,
  379. ring->descbase, ring->dmabase);
  380. }
  381. /* Reset the RX DMA channel */
  382. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  383. enum b43_dmatype type)
  384. {
  385. int i;
  386. u32 value;
  387. u16 offset;
  388. might_sleep();
  389. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  390. b43_write32(dev, mmio_base + offset, 0);
  391. for (i = 0; i < 10; i++) {
  392. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  393. B43_DMA32_RXSTATUS;
  394. value = b43_read32(dev, mmio_base + offset);
  395. if (type == B43_DMA_64BIT) {
  396. value &= B43_DMA64_RXSTAT;
  397. if (value == B43_DMA64_RXSTAT_DISABLED) {
  398. i = -1;
  399. break;
  400. }
  401. } else {
  402. value &= B43_DMA32_RXSTATE;
  403. if (value == B43_DMA32_RXSTAT_DISABLED) {
  404. i = -1;
  405. break;
  406. }
  407. }
  408. msleep(1);
  409. }
  410. if (i != -1) {
  411. b43err(dev->wl, "DMA RX reset timed out\n");
  412. return -ENODEV;
  413. }
  414. return 0;
  415. }
  416. /* Reset the TX DMA channel */
  417. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  418. enum b43_dmatype type)
  419. {
  420. int i;
  421. u32 value;
  422. u16 offset;
  423. might_sleep();
  424. for (i = 0; i < 10; i++) {
  425. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  426. B43_DMA32_TXSTATUS;
  427. value = b43_read32(dev, mmio_base + offset);
  428. if (type == B43_DMA_64BIT) {
  429. value &= B43_DMA64_TXSTAT;
  430. if (value == B43_DMA64_TXSTAT_DISABLED ||
  431. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  432. value == B43_DMA64_TXSTAT_STOPPED)
  433. break;
  434. } else {
  435. value &= B43_DMA32_TXSTATE;
  436. if (value == B43_DMA32_TXSTAT_DISABLED ||
  437. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  438. value == B43_DMA32_TXSTAT_STOPPED)
  439. break;
  440. }
  441. msleep(1);
  442. }
  443. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  444. b43_write32(dev, mmio_base + offset, 0);
  445. for (i = 0; i < 10; i++) {
  446. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  447. B43_DMA32_TXSTATUS;
  448. value = b43_read32(dev, mmio_base + offset);
  449. if (type == B43_DMA_64BIT) {
  450. value &= B43_DMA64_TXSTAT;
  451. if (value == B43_DMA64_TXSTAT_DISABLED) {
  452. i = -1;
  453. break;
  454. }
  455. } else {
  456. value &= B43_DMA32_TXSTATE;
  457. if (value == B43_DMA32_TXSTAT_DISABLED) {
  458. i = -1;
  459. break;
  460. }
  461. }
  462. msleep(1);
  463. }
  464. if (i != -1) {
  465. b43err(dev->wl, "DMA TX reset timed out\n");
  466. return -ENODEV;
  467. }
  468. /* ensure the reset is completed. */
  469. msleep(1);
  470. return 0;
  471. }
  472. /* Check if a DMA mapping address is invalid. */
  473. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  474. dma_addr_t addr,
  475. size_t buffersize, bool dma_to_device)
  476. {
  477. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  478. return true;
  479. switch (ring->type) {
  480. case B43_DMA_30BIT:
  481. if ((u64)addr + buffersize > (1ULL << 30))
  482. goto address_error;
  483. break;
  484. case B43_DMA_32BIT:
  485. if ((u64)addr + buffersize > (1ULL << 32))
  486. goto address_error;
  487. break;
  488. case B43_DMA_64BIT:
  489. /* Currently we can't have addresses beyond
  490. * 64bit in the kernel. */
  491. break;
  492. }
  493. /* The address is OK. */
  494. return false;
  495. address_error:
  496. /* We can't support this address. Unmap it again. */
  497. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  498. return true;
  499. }
  500. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  501. {
  502. unsigned char *f = skb->data + ring->frameoffset;
  503. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  504. }
  505. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  506. {
  507. struct b43_rxhdr_fw4 *rxhdr;
  508. unsigned char *frame;
  509. /* This poisons the RX buffer to detect DMA failures. */
  510. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  511. rxhdr->frame_len = 0;
  512. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  513. frame = skb->data + ring->frameoffset;
  514. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  515. }
  516. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  517. struct b43_dmadesc_generic *desc,
  518. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  519. {
  520. dma_addr_t dmaaddr;
  521. struct sk_buff *skb;
  522. B43_WARN_ON(ring->tx);
  523. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  524. if (unlikely(!skb))
  525. return -ENOMEM;
  526. b43_poison_rx_buffer(ring, skb);
  527. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  528. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  529. /* ugh. try to realloc in zone_dma */
  530. gfp_flags |= GFP_DMA;
  531. dev_kfree_skb_any(skb);
  532. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  533. if (unlikely(!skb))
  534. return -ENOMEM;
  535. b43_poison_rx_buffer(ring, skb);
  536. dmaaddr = map_descbuffer(ring, skb->data,
  537. ring->rx_buffersize, 0);
  538. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  539. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  540. dev_kfree_skb_any(skb);
  541. return -EIO;
  542. }
  543. }
  544. meta->skb = skb;
  545. meta->dmaaddr = dmaaddr;
  546. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  547. ring->rx_buffersize, 0, 0, 0);
  548. return 0;
  549. }
  550. /* Allocate the initial descbuffers.
  551. * This is used for an RX ring only.
  552. */
  553. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  554. {
  555. int i, err = -ENOMEM;
  556. struct b43_dmadesc_generic *desc;
  557. struct b43_dmadesc_meta *meta;
  558. for (i = 0; i < ring->nr_slots; i++) {
  559. desc = ring->ops->idx2desc(ring, i, &meta);
  560. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  561. if (err) {
  562. b43err(ring->dev->wl,
  563. "Failed to allocate initial descbuffers\n");
  564. goto err_unwind;
  565. }
  566. }
  567. mb();
  568. ring->used_slots = ring->nr_slots;
  569. err = 0;
  570. out:
  571. return err;
  572. err_unwind:
  573. for (i--; i >= 0; i--) {
  574. desc = ring->ops->idx2desc(ring, i, &meta);
  575. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  576. dev_kfree_skb(meta->skb);
  577. }
  578. goto out;
  579. }
  580. /* Do initial setup of the DMA controller.
  581. * Reset the controller, write the ring busaddress
  582. * and switch the "enable" bit on.
  583. */
  584. static int dmacontroller_setup(struct b43_dmaring *ring)
  585. {
  586. int err = 0;
  587. u32 value;
  588. u32 addrext;
  589. bool parity = ring->dev->dma.parity;
  590. u32 addrlo;
  591. u32 addrhi;
  592. if (ring->tx) {
  593. if (ring->type == B43_DMA_64BIT) {
  594. u64 ringbase = (u64) (ring->dmabase);
  595. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  596. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  597. addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH);
  598. value = B43_DMA64_TXENABLE;
  599. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  600. & B43_DMA64_TXADDREXT_MASK;
  601. if (!parity)
  602. value |= B43_DMA64_TXPARITYDISABLE;
  603. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  604. b43_dma_write(ring, B43_DMA64_TXRINGLO, addrlo);
  605. b43_dma_write(ring, B43_DMA64_TXRINGHI, addrhi);
  606. } else {
  607. u32 ringbase = (u32) (ring->dmabase);
  608. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  609. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  610. value = B43_DMA32_TXENABLE;
  611. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  612. & B43_DMA32_TXADDREXT_MASK;
  613. if (!parity)
  614. value |= B43_DMA32_TXPARITYDISABLE;
  615. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  616. b43_dma_write(ring, B43_DMA32_TXRING, addrlo);
  617. }
  618. } else {
  619. err = alloc_initial_descbuffers(ring);
  620. if (err)
  621. goto out;
  622. if (ring->type == B43_DMA_64BIT) {
  623. u64 ringbase = (u64) (ring->dmabase);
  624. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  625. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  626. addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH);
  627. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  628. value |= B43_DMA64_RXENABLE;
  629. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  630. & B43_DMA64_RXADDREXT_MASK;
  631. if (!parity)
  632. value |= B43_DMA64_RXPARITYDISABLE;
  633. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  634. b43_dma_write(ring, B43_DMA64_RXRINGLO, addrlo);
  635. b43_dma_write(ring, B43_DMA64_RXRINGHI, addrhi);
  636. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  637. sizeof(struct b43_dmadesc64));
  638. } else {
  639. u32 ringbase = (u32) (ring->dmabase);
  640. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  641. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  642. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  643. value |= B43_DMA32_RXENABLE;
  644. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  645. & B43_DMA32_RXADDREXT_MASK;
  646. if (!parity)
  647. value |= B43_DMA32_RXPARITYDISABLE;
  648. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  649. b43_dma_write(ring, B43_DMA32_RXRING, addrlo);
  650. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  651. sizeof(struct b43_dmadesc32));
  652. }
  653. }
  654. out:
  655. return err;
  656. }
  657. /* Shutdown the DMA controller. */
  658. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  659. {
  660. if (ring->tx) {
  661. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  662. ring->type);
  663. if (ring->type == B43_DMA_64BIT) {
  664. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  665. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  666. } else
  667. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  668. } else {
  669. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  670. ring->type);
  671. if (ring->type == B43_DMA_64BIT) {
  672. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  673. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  674. } else
  675. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  676. }
  677. }
  678. static void free_all_descbuffers(struct b43_dmaring *ring)
  679. {
  680. struct b43_dmadesc_meta *meta;
  681. int i;
  682. if (!ring->used_slots)
  683. return;
  684. for (i = 0; i < ring->nr_slots; i++) {
  685. /* get meta - ignore returned value */
  686. ring->ops->idx2desc(ring, i, &meta);
  687. if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
  688. B43_WARN_ON(!ring->tx);
  689. continue;
  690. }
  691. if (ring->tx) {
  692. unmap_descbuffer(ring, meta->dmaaddr,
  693. meta->skb->len, 1);
  694. } else {
  695. unmap_descbuffer(ring, meta->dmaaddr,
  696. ring->rx_buffersize, 0);
  697. }
  698. free_descriptor_buffer(ring, meta);
  699. }
  700. }
  701. static u64 supported_dma_mask(struct b43_wldev *dev)
  702. {
  703. u32 tmp;
  704. u16 mmio_base;
  705. switch (dev->dev->bus_type) {
  706. #ifdef CONFIG_B43_BCMA
  707. case B43_BUS_BCMA:
  708. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  709. if (tmp & BCMA_IOST_DMA64)
  710. return DMA_BIT_MASK(64);
  711. break;
  712. #endif
  713. #ifdef CONFIG_B43_SSB
  714. case B43_BUS_SSB:
  715. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  716. if (tmp & SSB_TMSHIGH_DMA64)
  717. return DMA_BIT_MASK(64);
  718. break;
  719. #endif
  720. }
  721. mmio_base = b43_dmacontroller_base(0, 0);
  722. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  723. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  724. if (tmp & B43_DMA32_TXADDREXT_MASK)
  725. return DMA_BIT_MASK(32);
  726. return DMA_BIT_MASK(30);
  727. }
  728. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  729. {
  730. if (dmamask == DMA_BIT_MASK(30))
  731. return B43_DMA_30BIT;
  732. if (dmamask == DMA_BIT_MASK(32))
  733. return B43_DMA_32BIT;
  734. if (dmamask == DMA_BIT_MASK(64))
  735. return B43_DMA_64BIT;
  736. B43_WARN_ON(1);
  737. return B43_DMA_30BIT;
  738. }
  739. /* Main initialization function. */
  740. static
  741. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  742. int controller_index,
  743. int for_tx,
  744. enum b43_dmatype type)
  745. {
  746. struct b43_dmaring *ring;
  747. int i, err;
  748. dma_addr_t dma_test;
  749. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  750. if (!ring)
  751. goto out;
  752. ring->nr_slots = B43_RXRING_SLOTS;
  753. if (for_tx)
  754. ring->nr_slots = B43_TXRING_SLOTS;
  755. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  756. GFP_KERNEL);
  757. if (!ring->meta)
  758. goto err_kfree_ring;
  759. for (i = 0; i < ring->nr_slots; i++)
  760. ring->meta->skb = B43_DMA_PTR_POISON;
  761. ring->type = type;
  762. ring->dev = dev;
  763. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  764. ring->index = controller_index;
  765. if (type == B43_DMA_64BIT)
  766. ring->ops = &dma64_ops;
  767. else
  768. ring->ops = &dma32_ops;
  769. if (for_tx) {
  770. ring->tx = true;
  771. ring->current_slot = -1;
  772. } else {
  773. if (ring->index == 0) {
  774. switch (dev->fw.hdr_format) {
  775. case B43_FW_HDR_598:
  776. ring->rx_buffersize = B43_DMA0_RX_FW598_BUFSIZE;
  777. ring->frameoffset = B43_DMA0_RX_FW598_FO;
  778. break;
  779. case B43_FW_HDR_410:
  780. case B43_FW_HDR_351:
  781. ring->rx_buffersize = B43_DMA0_RX_FW351_BUFSIZE;
  782. ring->frameoffset = B43_DMA0_RX_FW351_FO;
  783. break;
  784. }
  785. } else
  786. B43_WARN_ON(1);
  787. }
  788. #ifdef CONFIG_B43_DEBUG
  789. ring->last_injected_overflow = jiffies;
  790. #endif
  791. if (for_tx) {
  792. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  793. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  794. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  795. b43_txhdr_size(dev),
  796. GFP_KERNEL);
  797. if (!ring->txhdr_cache)
  798. goto err_kfree_meta;
  799. /* test for ability to dma to txhdr_cache */
  800. dma_test = dma_map_single(dev->dev->dma_dev,
  801. ring->txhdr_cache,
  802. b43_txhdr_size(dev),
  803. DMA_TO_DEVICE);
  804. if (b43_dma_mapping_error(ring, dma_test,
  805. b43_txhdr_size(dev), 1)) {
  806. /* ugh realloc */
  807. kfree(ring->txhdr_cache);
  808. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  809. b43_txhdr_size(dev),
  810. GFP_KERNEL | GFP_DMA);
  811. if (!ring->txhdr_cache)
  812. goto err_kfree_meta;
  813. dma_test = dma_map_single(dev->dev->dma_dev,
  814. ring->txhdr_cache,
  815. b43_txhdr_size(dev),
  816. DMA_TO_DEVICE);
  817. if (b43_dma_mapping_error(ring, dma_test,
  818. b43_txhdr_size(dev), 1)) {
  819. b43err(dev->wl,
  820. "TXHDR DMA allocation failed\n");
  821. goto err_kfree_txhdr_cache;
  822. }
  823. }
  824. dma_unmap_single(dev->dev->dma_dev,
  825. dma_test, b43_txhdr_size(dev),
  826. DMA_TO_DEVICE);
  827. }
  828. err = alloc_ringmemory(ring);
  829. if (err)
  830. goto err_kfree_txhdr_cache;
  831. err = dmacontroller_setup(ring);
  832. if (err)
  833. goto err_free_ringmemory;
  834. out:
  835. return ring;
  836. err_free_ringmemory:
  837. free_ringmemory(ring);
  838. err_kfree_txhdr_cache:
  839. kfree(ring->txhdr_cache);
  840. err_kfree_meta:
  841. kfree(ring->meta);
  842. err_kfree_ring:
  843. kfree(ring);
  844. ring = NULL;
  845. goto out;
  846. }
  847. #define divide(a, b) ({ \
  848. typeof(a) __a = a; \
  849. do_div(__a, b); \
  850. __a; \
  851. })
  852. #define modulo(a, b) ({ \
  853. typeof(a) __a = a; \
  854. do_div(__a, b); \
  855. })
  856. /* Main cleanup function. */
  857. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  858. const char *ringname)
  859. {
  860. if (!ring)
  861. return;
  862. #ifdef CONFIG_B43_DEBUG
  863. {
  864. /* Print some statistics. */
  865. u64 failed_packets = ring->nr_failed_tx_packets;
  866. u64 succeed_packets = ring->nr_succeed_tx_packets;
  867. u64 nr_packets = failed_packets + succeed_packets;
  868. u64 permille_failed = 0, average_tries = 0;
  869. if (nr_packets)
  870. permille_failed = divide(failed_packets * 1000, nr_packets);
  871. if (nr_packets)
  872. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  873. b43dbg(ring->dev->wl, "DMA-%u %s: "
  874. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  875. "Average tries %llu.%02llu\n",
  876. (unsigned int)(ring->type), ringname,
  877. ring->max_used_slots,
  878. ring->nr_slots,
  879. (unsigned long long)failed_packets,
  880. (unsigned long long)nr_packets,
  881. (unsigned long long)divide(permille_failed, 10),
  882. (unsigned long long)modulo(permille_failed, 10),
  883. (unsigned long long)divide(average_tries, 100),
  884. (unsigned long long)modulo(average_tries, 100));
  885. }
  886. #endif /* DEBUG */
  887. /* Device IRQs are disabled prior entering this function,
  888. * so no need to take care of concurrency with rx handler stuff.
  889. */
  890. dmacontroller_cleanup(ring);
  891. free_all_descbuffers(ring);
  892. free_ringmemory(ring);
  893. kfree(ring->txhdr_cache);
  894. kfree(ring->meta);
  895. kfree(ring);
  896. }
  897. #define destroy_ring(dma, ring) do { \
  898. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  899. (dma)->ring = NULL; \
  900. } while (0)
  901. void b43_dma_free(struct b43_wldev *dev)
  902. {
  903. struct b43_dma *dma;
  904. if (b43_using_pio_transfers(dev))
  905. return;
  906. dma = &dev->dma;
  907. destroy_ring(dma, rx_ring);
  908. destroy_ring(dma, tx_ring_AC_BK);
  909. destroy_ring(dma, tx_ring_AC_BE);
  910. destroy_ring(dma, tx_ring_AC_VI);
  911. destroy_ring(dma, tx_ring_AC_VO);
  912. destroy_ring(dma, tx_ring_mcast);
  913. }
  914. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  915. {
  916. u64 orig_mask = mask;
  917. bool fallback = false;
  918. int err;
  919. /* Try to set the DMA mask. If it fails, try falling back to a
  920. * lower mask, as we can always also support a lower one. */
  921. while (1) {
  922. err = dma_set_mask_and_coherent(dev->dev->dma_dev, mask);
  923. if (!err)
  924. break;
  925. if (mask == DMA_BIT_MASK(64)) {
  926. mask = DMA_BIT_MASK(32);
  927. fallback = true;
  928. continue;
  929. }
  930. if (mask == DMA_BIT_MASK(32)) {
  931. mask = DMA_BIT_MASK(30);
  932. fallback = true;
  933. continue;
  934. }
  935. b43err(dev->wl, "The machine/kernel does not support "
  936. "the required %u-bit DMA mask\n",
  937. (unsigned int)dma_mask_to_engine_type(orig_mask));
  938. return -EOPNOTSUPP;
  939. }
  940. if (fallback) {
  941. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  942. (unsigned int)dma_mask_to_engine_type(orig_mask),
  943. (unsigned int)dma_mask_to_engine_type(mask));
  944. }
  945. return 0;
  946. }
  947. /* Some hardware with 64-bit DMA seems to be bugged and looks for translation
  948. * bit in low address word instead of high one.
  949. */
  950. static bool b43_dma_translation_in_low_word(struct b43_wldev *dev,
  951. enum b43_dmatype type)
  952. {
  953. if (type != B43_DMA_64BIT)
  954. return true;
  955. #ifdef CONFIG_B43_SSB
  956. if (dev->dev->bus_type == B43_BUS_SSB &&
  957. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  958. !(pci_is_pcie(dev->dev->sdev->bus->host_pci) &&
  959. ssb_read32(dev->dev->sdev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64))
  960. return true;
  961. #endif
  962. return false;
  963. }
  964. int b43_dma_init(struct b43_wldev *dev)
  965. {
  966. struct b43_dma *dma = &dev->dma;
  967. int err;
  968. u64 dmamask;
  969. enum b43_dmatype type;
  970. dmamask = supported_dma_mask(dev);
  971. type = dma_mask_to_engine_type(dmamask);
  972. err = b43_dma_set_mask(dev, dmamask);
  973. if (err)
  974. return err;
  975. switch (dev->dev->bus_type) {
  976. #ifdef CONFIG_B43_BCMA
  977. case B43_BUS_BCMA:
  978. dma->translation = bcma_core_dma_translation(dev->dev->bdev);
  979. break;
  980. #endif
  981. #ifdef CONFIG_B43_SSB
  982. case B43_BUS_SSB:
  983. dma->translation = ssb_dma_translation(dev->dev->sdev);
  984. break;
  985. #endif
  986. }
  987. dma->translation_in_low = b43_dma_translation_in_low_word(dev, type);
  988. dma->parity = true;
  989. #ifdef CONFIG_B43_BCMA
  990. /* TODO: find out which SSB devices need disabling parity */
  991. if (dev->dev->bus_type == B43_BUS_BCMA)
  992. dma->parity = false;
  993. #endif
  994. err = -ENOMEM;
  995. /* setup TX DMA channels. */
  996. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  997. if (!dma->tx_ring_AC_BK)
  998. goto out;
  999. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  1000. if (!dma->tx_ring_AC_BE)
  1001. goto err_destroy_bk;
  1002. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  1003. if (!dma->tx_ring_AC_VI)
  1004. goto err_destroy_be;
  1005. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  1006. if (!dma->tx_ring_AC_VO)
  1007. goto err_destroy_vi;
  1008. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  1009. if (!dma->tx_ring_mcast)
  1010. goto err_destroy_vo;
  1011. /* setup RX DMA channel. */
  1012. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  1013. if (!dma->rx_ring)
  1014. goto err_destroy_mcast;
  1015. /* No support for the TX status DMA ring. */
  1016. B43_WARN_ON(dev->dev->core_rev < 5);
  1017. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  1018. (unsigned int)type);
  1019. err = 0;
  1020. out:
  1021. return err;
  1022. err_destroy_mcast:
  1023. destroy_ring(dma, tx_ring_mcast);
  1024. err_destroy_vo:
  1025. destroy_ring(dma, tx_ring_AC_VO);
  1026. err_destroy_vi:
  1027. destroy_ring(dma, tx_ring_AC_VI);
  1028. err_destroy_be:
  1029. destroy_ring(dma, tx_ring_AC_BE);
  1030. err_destroy_bk:
  1031. destroy_ring(dma, tx_ring_AC_BK);
  1032. return err;
  1033. }
  1034. /* Generate a cookie for the TX header. */
  1035. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  1036. {
  1037. u16 cookie;
  1038. /* Use the upper 4 bits of the cookie as
  1039. * DMA controller ID and store the slot number
  1040. * in the lower 12 bits.
  1041. * Note that the cookie must never be 0, as this
  1042. * is a special value used in RX path.
  1043. * It can also not be 0xFFFF because that is special
  1044. * for multicast frames.
  1045. */
  1046. cookie = (((u16)ring->index + 1) << 12);
  1047. B43_WARN_ON(slot & ~0x0FFF);
  1048. cookie |= (u16)slot;
  1049. return cookie;
  1050. }
  1051. /* Inspect a cookie and find out to which controller/slot it belongs. */
  1052. static
  1053. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  1054. {
  1055. struct b43_dma *dma = &dev->dma;
  1056. struct b43_dmaring *ring = NULL;
  1057. switch (cookie & 0xF000) {
  1058. case 0x1000:
  1059. ring = dma->tx_ring_AC_BK;
  1060. break;
  1061. case 0x2000:
  1062. ring = dma->tx_ring_AC_BE;
  1063. break;
  1064. case 0x3000:
  1065. ring = dma->tx_ring_AC_VI;
  1066. break;
  1067. case 0x4000:
  1068. ring = dma->tx_ring_AC_VO;
  1069. break;
  1070. case 0x5000:
  1071. ring = dma->tx_ring_mcast;
  1072. break;
  1073. }
  1074. *slot = (cookie & 0x0FFF);
  1075. if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
  1076. b43dbg(dev->wl, "TX-status contains "
  1077. "invalid cookie: 0x%04X\n", cookie);
  1078. return NULL;
  1079. }
  1080. return ring;
  1081. }
  1082. static int dma_tx_fragment(struct b43_dmaring *ring,
  1083. struct sk_buff *skb)
  1084. {
  1085. const struct b43_dma_ops *ops = ring->ops;
  1086. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1087. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1088. u8 *header;
  1089. int slot, old_top_slot, old_used_slots;
  1090. int err;
  1091. struct b43_dmadesc_generic *desc;
  1092. struct b43_dmadesc_meta *meta;
  1093. struct b43_dmadesc_meta *meta_hdr;
  1094. u16 cookie;
  1095. size_t hdrsize = b43_txhdr_size(ring->dev);
  1096. /* Important note: If the number of used DMA slots per TX frame
  1097. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1098. * the file has to be updated, too!
  1099. */
  1100. old_top_slot = ring->current_slot;
  1101. old_used_slots = ring->used_slots;
  1102. /* Get a slot for the header. */
  1103. slot = request_slot(ring);
  1104. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1105. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1106. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1107. cookie = generate_cookie(ring, slot);
  1108. err = b43_generate_txhdr(ring->dev, header,
  1109. skb, info, cookie);
  1110. if (unlikely(err)) {
  1111. ring->current_slot = old_top_slot;
  1112. ring->used_slots = old_used_slots;
  1113. return err;
  1114. }
  1115. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1116. hdrsize, 1);
  1117. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1118. ring->current_slot = old_top_slot;
  1119. ring->used_slots = old_used_slots;
  1120. return -EIO;
  1121. }
  1122. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1123. hdrsize, 1, 0, 0);
  1124. /* Get a slot for the payload. */
  1125. slot = request_slot(ring);
  1126. desc = ops->idx2desc(ring, slot, &meta);
  1127. memset(meta, 0, sizeof(*meta));
  1128. meta->skb = skb;
  1129. meta->is_last_fragment = true;
  1130. priv_info->bouncebuffer = NULL;
  1131. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1132. /* create a bounce buffer in zone_dma on mapping failure. */
  1133. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1134. priv_info->bouncebuffer = kmemdup(skb->data, skb->len,
  1135. GFP_ATOMIC | GFP_DMA);
  1136. if (!priv_info->bouncebuffer) {
  1137. ring->current_slot = old_top_slot;
  1138. ring->used_slots = old_used_slots;
  1139. err = -ENOMEM;
  1140. goto out_unmap_hdr;
  1141. }
  1142. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1143. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1144. kfree(priv_info->bouncebuffer);
  1145. priv_info->bouncebuffer = NULL;
  1146. ring->current_slot = old_top_slot;
  1147. ring->used_slots = old_used_slots;
  1148. err = -EIO;
  1149. goto out_unmap_hdr;
  1150. }
  1151. }
  1152. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1153. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1154. /* Tell the firmware about the cookie of the last
  1155. * mcast frame, so it can clear the more-data bit in it. */
  1156. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1157. B43_SHM_SH_MCASTCOOKIE, cookie);
  1158. }
  1159. /* Now transfer the whole frame. */
  1160. wmb();
  1161. ops->poke_tx(ring, next_slot(ring, slot));
  1162. return 0;
  1163. out_unmap_hdr:
  1164. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1165. hdrsize, 1);
  1166. return err;
  1167. }
  1168. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1169. {
  1170. #ifdef CONFIG_B43_DEBUG
  1171. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1172. /* Check if we should inject another ringbuffer overflow
  1173. * to test handling of this situation in the stack. */
  1174. unsigned long next_overflow;
  1175. next_overflow = ring->last_injected_overflow + HZ;
  1176. if (time_after(jiffies, next_overflow)) {
  1177. ring->last_injected_overflow = jiffies;
  1178. b43dbg(ring->dev->wl,
  1179. "Injecting TX ring overflow on "
  1180. "DMA controller %d\n", ring->index);
  1181. return 1;
  1182. }
  1183. }
  1184. #endif /* CONFIG_B43_DEBUG */
  1185. return 0;
  1186. }
  1187. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1188. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1189. u8 queue_prio)
  1190. {
  1191. struct b43_dmaring *ring;
  1192. if (dev->qos_enabled) {
  1193. /* 0 = highest priority */
  1194. switch (queue_prio) {
  1195. default:
  1196. B43_WARN_ON(1);
  1197. /* fallthrough */
  1198. case 0:
  1199. ring = dev->dma.tx_ring_AC_VO;
  1200. break;
  1201. case 1:
  1202. ring = dev->dma.tx_ring_AC_VI;
  1203. break;
  1204. case 2:
  1205. ring = dev->dma.tx_ring_AC_BE;
  1206. break;
  1207. case 3:
  1208. ring = dev->dma.tx_ring_AC_BK;
  1209. break;
  1210. }
  1211. } else
  1212. ring = dev->dma.tx_ring_AC_BE;
  1213. return ring;
  1214. }
  1215. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1216. {
  1217. struct b43_dmaring *ring;
  1218. struct ieee80211_hdr *hdr;
  1219. int err = 0;
  1220. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1221. hdr = (struct ieee80211_hdr *)skb->data;
  1222. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1223. /* The multicast ring will be sent after the DTIM */
  1224. ring = dev->dma.tx_ring_mcast;
  1225. /* Set the more-data bit. Ucode will clear it on
  1226. * the last frame for us. */
  1227. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1228. } else {
  1229. /* Decide by priority where to put this frame. */
  1230. ring = select_ring_by_priority(
  1231. dev, skb_get_queue_mapping(skb));
  1232. }
  1233. B43_WARN_ON(!ring->tx);
  1234. if (unlikely(ring->stopped)) {
  1235. /* We get here only because of a bug in mac80211.
  1236. * Because of a race, one packet may be queued after
  1237. * the queue is stopped, thus we got called when we shouldn't.
  1238. * For now, just refuse the transmit. */
  1239. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1240. b43err(dev->wl, "Packet after queue stopped\n");
  1241. err = -ENOSPC;
  1242. goto out;
  1243. }
  1244. if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
  1245. /* If we get here, we have a real error with the queue
  1246. * full, but queues not stopped. */
  1247. b43err(dev->wl, "DMA queue overflow\n");
  1248. err = -ENOSPC;
  1249. goto out;
  1250. }
  1251. /* Assign the queue number to the ring (if not already done before)
  1252. * so TX status handling can use it. The queue to ring mapping is
  1253. * static, so we don't need to store it per frame. */
  1254. ring->queue_prio = skb_get_queue_mapping(skb);
  1255. err = dma_tx_fragment(ring, skb);
  1256. if (unlikely(err == -ENOKEY)) {
  1257. /* Drop this packet, as we don't have the encryption key
  1258. * anymore and must not transmit it unencrypted. */
  1259. ieee80211_free_txskb(dev->wl->hw, skb);
  1260. err = 0;
  1261. goto out;
  1262. }
  1263. if (unlikely(err)) {
  1264. b43err(dev->wl, "DMA tx mapping failure\n");
  1265. goto out;
  1266. }
  1267. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1268. should_inject_overflow(ring)) {
  1269. /* This TX ring is full. */
  1270. unsigned int skb_mapping = skb_get_queue_mapping(skb);
  1271. ieee80211_stop_queue(dev->wl->hw, skb_mapping);
  1272. dev->wl->tx_queue_stopped[skb_mapping] = 1;
  1273. ring->stopped = true;
  1274. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1275. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1276. }
  1277. }
  1278. out:
  1279. return err;
  1280. }
  1281. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1282. const struct b43_txstatus *status)
  1283. {
  1284. const struct b43_dma_ops *ops;
  1285. struct b43_dmaring *ring;
  1286. struct b43_dmadesc_meta *meta;
  1287. static const struct b43_txstatus fake; /* filled with 0 */
  1288. const struct b43_txstatus *txstat;
  1289. int slot, firstused;
  1290. bool frame_succeed;
  1291. int skip;
  1292. static u8 err_out1, err_out2;
  1293. ring = parse_cookie(dev, status->cookie, &slot);
  1294. if (unlikely(!ring))
  1295. return;
  1296. B43_WARN_ON(!ring->tx);
  1297. /* Sanity check: TX packets are processed in-order on one ring.
  1298. * Check if the slot deduced from the cookie really is the first
  1299. * used slot. */
  1300. firstused = ring->current_slot - ring->used_slots + 1;
  1301. if (firstused < 0)
  1302. firstused = ring->nr_slots + firstused;
  1303. skip = 0;
  1304. if (unlikely(slot != firstused)) {
  1305. /* This possibly is a firmware bug and will result in
  1306. * malfunction, memory leaks and/or stall of DMA functionality.
  1307. */
  1308. if (slot == next_slot(ring, next_slot(ring, firstused))) {
  1309. /* If a single header/data pair was missed, skip over
  1310. * the first two slots in an attempt to recover.
  1311. */
  1312. slot = firstused;
  1313. skip = 2;
  1314. if (!err_out1) {
  1315. /* Report the error once. */
  1316. b43dbg(dev->wl,
  1317. "Skip on DMA ring %d slot %d.\n",
  1318. ring->index, slot);
  1319. err_out1 = 1;
  1320. }
  1321. } else {
  1322. /* More than a single header/data pair were missed.
  1323. * Report this error once.
  1324. */
  1325. if (!err_out2)
  1326. b43dbg(dev->wl,
  1327. "Out of order TX status report on DMA ring %d. Expected %d, but got %d\n",
  1328. ring->index, firstused, slot);
  1329. err_out2 = 1;
  1330. return;
  1331. }
  1332. }
  1333. ops = ring->ops;
  1334. while (1) {
  1335. B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
  1336. /* get meta - ignore returned value */
  1337. ops->idx2desc(ring, slot, &meta);
  1338. if (b43_dma_ptr_is_poisoned(meta->skb)) {
  1339. b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
  1340. "on ring %d\n",
  1341. slot, firstused, ring->index);
  1342. break;
  1343. }
  1344. if (meta->skb) {
  1345. struct b43_private_tx_info *priv_info =
  1346. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1347. unmap_descbuffer(ring, meta->dmaaddr,
  1348. meta->skb->len, 1);
  1349. kfree(priv_info->bouncebuffer);
  1350. priv_info->bouncebuffer = NULL;
  1351. } else {
  1352. unmap_descbuffer(ring, meta->dmaaddr,
  1353. b43_txhdr_size(dev), 1);
  1354. }
  1355. if (meta->is_last_fragment) {
  1356. struct ieee80211_tx_info *info;
  1357. if (unlikely(!meta->skb)) {
  1358. /* This is a scatter-gather fragment of a frame,
  1359. * so the skb pointer must not be NULL.
  1360. */
  1361. b43dbg(dev->wl, "TX status unexpected NULL skb "
  1362. "at slot %d (first=%d) on ring %d\n",
  1363. slot, firstused, ring->index);
  1364. break;
  1365. }
  1366. info = IEEE80211_SKB_CB(meta->skb);
  1367. /*
  1368. * Call back to inform the ieee80211 subsystem about
  1369. * the status of the transmission. When skipping over
  1370. * a missed TX status report, use a status structure
  1371. * filled with zeros to indicate that the frame was not
  1372. * sent (frame_count 0) and not acknowledged
  1373. */
  1374. if (unlikely(skip))
  1375. txstat = &fake;
  1376. else
  1377. txstat = status;
  1378. frame_succeed = b43_fill_txstatus_report(dev, info,
  1379. txstat);
  1380. #ifdef CONFIG_B43_DEBUG
  1381. if (frame_succeed)
  1382. ring->nr_succeed_tx_packets++;
  1383. else
  1384. ring->nr_failed_tx_packets++;
  1385. ring->nr_total_packet_tries += status->frame_count;
  1386. #endif /* DEBUG */
  1387. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1388. /* skb will be freed by ieee80211_tx_status().
  1389. * Poison our pointer. */
  1390. meta->skb = B43_DMA_PTR_POISON;
  1391. } else {
  1392. /* No need to call free_descriptor_buffer here, as
  1393. * this is only the txhdr, which is not allocated.
  1394. */
  1395. if (unlikely(meta->skb)) {
  1396. b43dbg(dev->wl, "TX status unexpected non-NULL skb "
  1397. "at slot %d (first=%d) on ring %d\n",
  1398. slot, firstused, ring->index);
  1399. break;
  1400. }
  1401. }
  1402. /* Everything unmapped and free'd. So it's not used anymore. */
  1403. ring->used_slots--;
  1404. if (meta->is_last_fragment && !skip) {
  1405. /* This is the last scatter-gather
  1406. * fragment of the frame. We are done. */
  1407. break;
  1408. }
  1409. slot = next_slot(ring, slot);
  1410. if (skip > 0)
  1411. --skip;
  1412. }
  1413. if (ring->stopped) {
  1414. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1415. ring->stopped = false;
  1416. }
  1417. if (dev->wl->tx_queue_stopped[ring->queue_prio]) {
  1418. dev->wl->tx_queue_stopped[ring->queue_prio] = 0;
  1419. } else {
  1420. /* If the driver queue is running wake the corresponding
  1421. * mac80211 queue. */
  1422. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1423. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1424. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1425. }
  1426. }
  1427. /* Add work to the queue. */
  1428. ieee80211_queue_work(dev->wl->hw, &dev->wl->tx_work);
  1429. }
  1430. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1431. {
  1432. const struct b43_dma_ops *ops = ring->ops;
  1433. struct b43_dmadesc_generic *desc;
  1434. struct b43_dmadesc_meta *meta;
  1435. struct b43_rxhdr_fw4 *rxhdr;
  1436. struct sk_buff *skb;
  1437. u16 len;
  1438. int err;
  1439. dma_addr_t dmaaddr;
  1440. desc = ops->idx2desc(ring, *slot, &meta);
  1441. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1442. skb = meta->skb;
  1443. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1444. len = le16_to_cpu(rxhdr->frame_len);
  1445. if (len == 0) {
  1446. int i = 0;
  1447. do {
  1448. udelay(2);
  1449. barrier();
  1450. len = le16_to_cpu(rxhdr->frame_len);
  1451. } while (len == 0 && i++ < 5);
  1452. if (unlikely(len == 0)) {
  1453. dmaaddr = meta->dmaaddr;
  1454. goto drop_recycle_buffer;
  1455. }
  1456. }
  1457. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1458. /* Something went wrong with the DMA.
  1459. * The device did not touch the buffer and did not overwrite the poison. */
  1460. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1461. dmaaddr = meta->dmaaddr;
  1462. goto drop_recycle_buffer;
  1463. }
  1464. if (unlikely(len + ring->frameoffset > ring->rx_buffersize)) {
  1465. /* The data did not fit into one descriptor buffer
  1466. * and is split over multiple buffers.
  1467. * This should never happen, as we try to allocate buffers
  1468. * big enough. So simply ignore this packet.
  1469. */
  1470. int cnt = 0;
  1471. s32 tmp = len;
  1472. while (1) {
  1473. desc = ops->idx2desc(ring, *slot, &meta);
  1474. /* recycle the descriptor buffer. */
  1475. b43_poison_rx_buffer(ring, meta->skb);
  1476. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1477. ring->rx_buffersize);
  1478. *slot = next_slot(ring, *slot);
  1479. cnt++;
  1480. tmp -= ring->rx_buffersize;
  1481. if (tmp <= 0)
  1482. break;
  1483. }
  1484. b43err(ring->dev->wl, "DMA RX buffer too small "
  1485. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1486. len, ring->rx_buffersize, cnt);
  1487. goto drop;
  1488. }
  1489. dmaaddr = meta->dmaaddr;
  1490. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1491. if (unlikely(err)) {
  1492. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1493. goto drop_recycle_buffer;
  1494. }
  1495. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1496. skb_put(skb, len + ring->frameoffset);
  1497. skb_pull(skb, ring->frameoffset);
  1498. b43_rx(ring->dev, skb, rxhdr);
  1499. drop:
  1500. return;
  1501. drop_recycle_buffer:
  1502. /* Poison and recycle the RX buffer. */
  1503. b43_poison_rx_buffer(ring, skb);
  1504. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1505. }
  1506. void b43_dma_handle_rx_overflow(struct b43_dmaring *ring)
  1507. {
  1508. int current_slot, previous_slot;
  1509. B43_WARN_ON(ring->tx);
  1510. /* Device has filled all buffers, drop all packets and let TCP
  1511. * decrease speed.
  1512. * Decrement RX index by one will let the device to see all slots
  1513. * as free again
  1514. */
  1515. /*
  1516. *TODO: How to increase rx_drop in mac80211?
  1517. */
  1518. current_slot = ring->ops->get_current_rxslot(ring);
  1519. previous_slot = prev_slot(ring, current_slot);
  1520. ring->ops->set_current_rxslot(ring, previous_slot);
  1521. }
  1522. void b43_dma_rx(struct b43_dmaring *ring)
  1523. {
  1524. const struct b43_dma_ops *ops = ring->ops;
  1525. int slot, current_slot;
  1526. int used_slots = 0;
  1527. B43_WARN_ON(ring->tx);
  1528. current_slot = ops->get_current_rxslot(ring);
  1529. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1530. slot = ring->current_slot;
  1531. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1532. dma_rx(ring, &slot);
  1533. update_max_used_slots(ring, ++used_slots);
  1534. }
  1535. wmb();
  1536. ops->set_current_rxslot(ring, slot);
  1537. ring->current_slot = slot;
  1538. }
  1539. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1540. {
  1541. B43_WARN_ON(!ring->tx);
  1542. ring->ops->tx_suspend(ring);
  1543. }
  1544. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1545. {
  1546. B43_WARN_ON(!ring->tx);
  1547. ring->ops->tx_resume(ring);
  1548. }
  1549. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1550. {
  1551. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1552. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1553. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1554. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1555. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1556. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1557. }
  1558. void b43_dma_tx_resume(struct b43_wldev *dev)
  1559. {
  1560. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1561. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1562. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1563. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1564. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1565. b43_power_saving_ctl_bits(dev, 0);
  1566. }
  1567. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1568. u16 mmio_base, bool enable)
  1569. {
  1570. u32 ctl;
  1571. if (type == B43_DMA_64BIT) {
  1572. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1573. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1574. if (enable)
  1575. ctl |= B43_DMA64_RXDIRECTFIFO;
  1576. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1577. } else {
  1578. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1579. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1580. if (enable)
  1581. ctl |= B43_DMA32_RXDIRECTFIFO;
  1582. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1583. }
  1584. }
  1585. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1586. * This is called from PIO code, so DMA structures are not available. */
  1587. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1588. unsigned int engine_index, bool enable)
  1589. {
  1590. enum b43_dmatype type;
  1591. u16 mmio_base;
  1592. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1593. mmio_base = b43_dmacontroller_base(type, engine_index);
  1594. direct_fifo_rx(dev, type, mmio_base, enable);
  1595. }