main.c 153 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "sdio.h"
  50. #include <linux/mmc/sdio_func.h>
  51. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  52. MODULE_AUTHOR("Martin Langer");
  53. MODULE_AUTHOR("Stefano Brivio");
  54. MODULE_AUTHOR("Michael Buesch");
  55. MODULE_AUTHOR("Gábor Stefanik");
  56. MODULE_AUTHOR("Rafał Miłecki");
  57. MODULE_LICENSE("GPL");
  58. MODULE_FIRMWARE("b43/ucode11.fw");
  59. MODULE_FIRMWARE("b43/ucode13.fw");
  60. MODULE_FIRMWARE("b43/ucode14.fw");
  61. MODULE_FIRMWARE("b43/ucode15.fw");
  62. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  63. MODULE_FIRMWARE("b43/ucode5.fw");
  64. MODULE_FIRMWARE("b43/ucode9.fw");
  65. static int modparam_bad_frames_preempt;
  66. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  67. MODULE_PARM_DESC(bad_frames_preempt,
  68. "enable(1) / disable(0) Bad Frames Preemption");
  69. static char modparam_fwpostfix[16];
  70. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  71. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  72. static int modparam_hwpctl;
  73. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  74. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  75. static int modparam_nohwcrypt;
  76. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  77. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  78. static int modparam_hwtkip;
  79. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  80. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  81. static int modparam_qos = 1;
  82. module_param_named(qos, modparam_qos, int, 0444);
  83. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  84. static int modparam_btcoex = 1;
  85. module_param_named(btcoex, modparam_btcoex, int, 0444);
  86. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  87. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  88. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  89. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  90. static int b43_modparam_pio = 0;
  91. module_param_named(pio, b43_modparam_pio, int, 0644);
  92. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  93. static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
  94. module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
  95. MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
  96. #ifdef CONFIG_B43_BCMA
  97. static const struct bcma_device_id b43_bcma_tbl[] = {
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x15, BCMA_ANY_CLASS),
  100. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  102. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1C, BCMA_ANY_CLASS),
  103. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  104. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1E, BCMA_ANY_CLASS),
  105. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x28, BCMA_ANY_CLASS),
  106. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x2A, BCMA_ANY_CLASS),
  107. {},
  108. };
  109. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  110. #endif
  111. #ifdef CONFIG_B43_SSB
  112. static const struct ssb_device_id b43_ssb_tbl[] = {
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  118. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  119. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  120. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  121. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  122. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  123. {},
  124. };
  125. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  126. #endif
  127. /* Channel and ratetables are shared for all devices.
  128. * They can't be const, because ieee80211 puts some precalculated
  129. * data in there. This data is the same for all devices, so we don't
  130. * get concurrency issues */
  131. #define RATETAB_ENT(_rateid, _flags) \
  132. { \
  133. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  134. .hw_value = (_rateid), \
  135. .flags = (_flags), \
  136. }
  137. /*
  138. * NOTE: When changing this, sync with xmit.c's
  139. * b43_plcp_get_bitrate_idx_* functions!
  140. */
  141. static struct ieee80211_rate __b43_ratetable[] = {
  142. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  143. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  144. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  145. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  146. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  147. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  149. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  150. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  151. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  152. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  153. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  154. };
  155. #define b43_a_ratetable (__b43_ratetable + 4)
  156. #define b43_a_ratetable_size 8
  157. #define b43_b_ratetable (__b43_ratetable + 0)
  158. #define b43_b_ratetable_size 4
  159. #define b43_g_ratetable (__b43_ratetable + 0)
  160. #define b43_g_ratetable_size 12
  161. #define CHAN2G(_channel, _freq, _flags) { \
  162. .band = IEEE80211_BAND_2GHZ, \
  163. .center_freq = (_freq), \
  164. .hw_value = (_channel), \
  165. .flags = (_flags), \
  166. .max_antenna_gain = 0, \
  167. .max_power = 30, \
  168. }
  169. static struct ieee80211_channel b43_2ghz_chantable[] = {
  170. CHAN2G(1, 2412, 0),
  171. CHAN2G(2, 2417, 0),
  172. CHAN2G(3, 2422, 0),
  173. CHAN2G(4, 2427, 0),
  174. CHAN2G(5, 2432, 0),
  175. CHAN2G(6, 2437, 0),
  176. CHAN2G(7, 2442, 0),
  177. CHAN2G(8, 2447, 0),
  178. CHAN2G(9, 2452, 0),
  179. CHAN2G(10, 2457, 0),
  180. CHAN2G(11, 2462, 0),
  181. CHAN2G(12, 2467, 0),
  182. CHAN2G(13, 2472, 0),
  183. CHAN2G(14, 2484, 0),
  184. };
  185. /* No support for the last 3 channels (12, 13, 14) */
  186. #define b43_2ghz_chantable_limited_size 11
  187. #undef CHAN2G
  188. #define CHAN4G(_channel, _flags) { \
  189. .band = IEEE80211_BAND_5GHZ, \
  190. .center_freq = 4000 + (5 * (_channel)), \
  191. .hw_value = (_channel), \
  192. .flags = (_flags), \
  193. .max_antenna_gain = 0, \
  194. .max_power = 30, \
  195. }
  196. #define CHAN5G(_channel, _flags) { \
  197. .band = IEEE80211_BAND_5GHZ, \
  198. .center_freq = 5000 + (5 * (_channel)), \
  199. .hw_value = (_channel), \
  200. .flags = (_flags), \
  201. .max_antenna_gain = 0, \
  202. .max_power = 30, \
  203. }
  204. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  205. CHAN4G(184, 0), CHAN4G(186, 0),
  206. CHAN4G(188, 0), CHAN4G(190, 0),
  207. CHAN4G(192, 0), CHAN4G(194, 0),
  208. CHAN4G(196, 0), CHAN4G(198, 0),
  209. CHAN4G(200, 0), CHAN4G(202, 0),
  210. CHAN4G(204, 0), CHAN4G(206, 0),
  211. CHAN4G(208, 0), CHAN4G(210, 0),
  212. CHAN4G(212, 0), CHAN4G(214, 0),
  213. CHAN4G(216, 0), CHAN4G(218, 0),
  214. CHAN4G(220, 0), CHAN4G(222, 0),
  215. CHAN4G(224, 0), CHAN4G(226, 0),
  216. CHAN4G(228, 0),
  217. CHAN5G(32, 0), CHAN5G(34, 0),
  218. CHAN5G(36, 0), CHAN5G(38, 0),
  219. CHAN5G(40, 0), CHAN5G(42, 0),
  220. CHAN5G(44, 0), CHAN5G(46, 0),
  221. CHAN5G(48, 0), CHAN5G(50, 0),
  222. CHAN5G(52, 0), CHAN5G(54, 0),
  223. CHAN5G(56, 0), CHAN5G(58, 0),
  224. CHAN5G(60, 0), CHAN5G(62, 0),
  225. CHAN5G(64, 0), CHAN5G(66, 0),
  226. CHAN5G(68, 0), CHAN5G(70, 0),
  227. CHAN5G(72, 0), CHAN5G(74, 0),
  228. CHAN5G(76, 0), CHAN5G(78, 0),
  229. CHAN5G(80, 0), CHAN5G(82, 0),
  230. CHAN5G(84, 0), CHAN5G(86, 0),
  231. CHAN5G(88, 0), CHAN5G(90, 0),
  232. CHAN5G(92, 0), CHAN5G(94, 0),
  233. CHAN5G(96, 0), CHAN5G(98, 0),
  234. CHAN5G(100, 0), CHAN5G(102, 0),
  235. CHAN5G(104, 0), CHAN5G(106, 0),
  236. CHAN5G(108, 0), CHAN5G(110, 0),
  237. CHAN5G(112, 0), CHAN5G(114, 0),
  238. CHAN5G(116, 0), CHAN5G(118, 0),
  239. CHAN5G(120, 0), CHAN5G(122, 0),
  240. CHAN5G(124, 0), CHAN5G(126, 0),
  241. CHAN5G(128, 0), CHAN5G(130, 0),
  242. CHAN5G(132, 0), CHAN5G(134, 0),
  243. CHAN5G(136, 0), CHAN5G(138, 0),
  244. CHAN5G(140, 0), CHAN5G(142, 0),
  245. CHAN5G(144, 0), CHAN5G(145, 0),
  246. CHAN5G(146, 0), CHAN5G(147, 0),
  247. CHAN5G(148, 0), CHAN5G(149, 0),
  248. CHAN5G(150, 0), CHAN5G(151, 0),
  249. CHAN5G(152, 0), CHAN5G(153, 0),
  250. CHAN5G(154, 0), CHAN5G(155, 0),
  251. CHAN5G(156, 0), CHAN5G(157, 0),
  252. CHAN5G(158, 0), CHAN5G(159, 0),
  253. CHAN5G(160, 0), CHAN5G(161, 0),
  254. CHAN5G(162, 0), CHAN5G(163, 0),
  255. CHAN5G(164, 0), CHAN5G(165, 0),
  256. CHAN5G(166, 0), CHAN5G(168, 0),
  257. CHAN5G(170, 0), CHAN5G(172, 0),
  258. CHAN5G(174, 0), CHAN5G(176, 0),
  259. CHAN5G(178, 0), CHAN5G(180, 0),
  260. CHAN5G(182, 0),
  261. };
  262. static struct ieee80211_channel b43_5ghz_nphy_chantable_limited[] = {
  263. CHAN5G(36, 0), CHAN5G(40, 0),
  264. CHAN5G(44, 0), CHAN5G(48, 0),
  265. CHAN5G(149, 0), CHAN5G(153, 0),
  266. CHAN5G(157, 0), CHAN5G(161, 0),
  267. CHAN5G(165, 0),
  268. };
  269. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  270. CHAN5G(34, 0), CHAN5G(36, 0),
  271. CHAN5G(38, 0), CHAN5G(40, 0),
  272. CHAN5G(42, 0), CHAN5G(44, 0),
  273. CHAN5G(46, 0), CHAN5G(48, 0),
  274. CHAN5G(52, 0), CHAN5G(56, 0),
  275. CHAN5G(60, 0), CHAN5G(64, 0),
  276. CHAN5G(100, 0), CHAN5G(104, 0),
  277. CHAN5G(108, 0), CHAN5G(112, 0),
  278. CHAN5G(116, 0), CHAN5G(120, 0),
  279. CHAN5G(124, 0), CHAN5G(128, 0),
  280. CHAN5G(132, 0), CHAN5G(136, 0),
  281. CHAN5G(140, 0), CHAN5G(149, 0),
  282. CHAN5G(153, 0), CHAN5G(157, 0),
  283. CHAN5G(161, 0), CHAN5G(165, 0),
  284. CHAN5G(184, 0), CHAN5G(188, 0),
  285. CHAN5G(192, 0), CHAN5G(196, 0),
  286. CHAN5G(200, 0), CHAN5G(204, 0),
  287. CHAN5G(208, 0), CHAN5G(212, 0),
  288. CHAN5G(216, 0),
  289. };
  290. #undef CHAN4G
  291. #undef CHAN5G
  292. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  293. .band = IEEE80211_BAND_5GHZ,
  294. .channels = b43_5ghz_nphy_chantable,
  295. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  296. .bitrates = b43_a_ratetable,
  297. .n_bitrates = b43_a_ratetable_size,
  298. };
  299. static struct ieee80211_supported_band b43_band_5GHz_nphy_limited = {
  300. .band = IEEE80211_BAND_5GHZ,
  301. .channels = b43_5ghz_nphy_chantable_limited,
  302. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable_limited),
  303. .bitrates = b43_a_ratetable,
  304. .n_bitrates = b43_a_ratetable_size,
  305. };
  306. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  307. .band = IEEE80211_BAND_5GHZ,
  308. .channels = b43_5ghz_aphy_chantable,
  309. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  310. .bitrates = b43_a_ratetable,
  311. .n_bitrates = b43_a_ratetable_size,
  312. };
  313. static struct ieee80211_supported_band b43_band_2GHz = {
  314. .band = IEEE80211_BAND_2GHZ,
  315. .channels = b43_2ghz_chantable,
  316. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  317. .bitrates = b43_g_ratetable,
  318. .n_bitrates = b43_g_ratetable_size,
  319. };
  320. static struct ieee80211_supported_band b43_band_2ghz_limited = {
  321. .band = IEEE80211_BAND_2GHZ,
  322. .channels = b43_2ghz_chantable,
  323. .n_channels = b43_2ghz_chantable_limited_size,
  324. .bitrates = b43_g_ratetable,
  325. .n_bitrates = b43_g_ratetable_size,
  326. };
  327. static void b43_wireless_core_exit(struct b43_wldev *dev);
  328. static int b43_wireless_core_init(struct b43_wldev *dev);
  329. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  330. static int b43_wireless_core_start(struct b43_wldev *dev);
  331. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  332. struct ieee80211_vif *vif,
  333. struct ieee80211_bss_conf *conf,
  334. u32 changed);
  335. static int b43_ratelimit(struct b43_wl *wl)
  336. {
  337. if (!wl || !wl->current_dev)
  338. return 1;
  339. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  340. return 1;
  341. /* We are up and running.
  342. * Ratelimit the messages to avoid DoS over the net. */
  343. return net_ratelimit();
  344. }
  345. void b43info(struct b43_wl *wl, const char *fmt, ...)
  346. {
  347. struct va_format vaf;
  348. va_list args;
  349. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  350. return;
  351. if (!b43_ratelimit(wl))
  352. return;
  353. va_start(args, fmt);
  354. vaf.fmt = fmt;
  355. vaf.va = &args;
  356. printk(KERN_INFO "b43-%s: %pV",
  357. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  358. va_end(args);
  359. }
  360. void b43err(struct b43_wl *wl, const char *fmt, ...)
  361. {
  362. struct va_format vaf;
  363. va_list args;
  364. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  365. return;
  366. if (!b43_ratelimit(wl))
  367. return;
  368. va_start(args, fmt);
  369. vaf.fmt = fmt;
  370. vaf.va = &args;
  371. printk(KERN_ERR "b43-%s ERROR: %pV",
  372. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  373. va_end(args);
  374. }
  375. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  376. {
  377. struct va_format vaf;
  378. va_list args;
  379. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  380. return;
  381. if (!b43_ratelimit(wl))
  382. return;
  383. va_start(args, fmt);
  384. vaf.fmt = fmt;
  385. vaf.va = &args;
  386. printk(KERN_WARNING "b43-%s warning: %pV",
  387. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  388. va_end(args);
  389. }
  390. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  391. {
  392. struct va_format vaf;
  393. va_list args;
  394. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  395. return;
  396. va_start(args, fmt);
  397. vaf.fmt = fmt;
  398. vaf.va = &args;
  399. printk(KERN_DEBUG "b43-%s debug: %pV",
  400. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  401. va_end(args);
  402. }
  403. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  404. {
  405. u32 macctl;
  406. B43_WARN_ON(offset % 4 != 0);
  407. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  408. if (macctl & B43_MACCTL_BE)
  409. val = swab32(val);
  410. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  411. mmiowb();
  412. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  413. }
  414. static inline void b43_shm_control_word(struct b43_wldev *dev,
  415. u16 routing, u16 offset)
  416. {
  417. u32 control;
  418. /* "offset" is the WORD offset. */
  419. control = routing;
  420. control <<= 16;
  421. control |= offset;
  422. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  423. }
  424. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  425. {
  426. u32 ret;
  427. if (routing == B43_SHM_SHARED) {
  428. B43_WARN_ON(offset & 0x0001);
  429. if (offset & 0x0003) {
  430. /* Unaligned access */
  431. b43_shm_control_word(dev, routing, offset >> 2);
  432. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  433. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  434. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  435. goto out;
  436. }
  437. offset >>= 2;
  438. }
  439. b43_shm_control_word(dev, routing, offset);
  440. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  441. out:
  442. return ret;
  443. }
  444. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  445. {
  446. u16 ret;
  447. if (routing == B43_SHM_SHARED) {
  448. B43_WARN_ON(offset & 0x0001);
  449. if (offset & 0x0003) {
  450. /* Unaligned access */
  451. b43_shm_control_word(dev, routing, offset >> 2);
  452. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  453. goto out;
  454. }
  455. offset >>= 2;
  456. }
  457. b43_shm_control_word(dev, routing, offset);
  458. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  459. out:
  460. return ret;
  461. }
  462. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  463. {
  464. if (routing == B43_SHM_SHARED) {
  465. B43_WARN_ON(offset & 0x0001);
  466. if (offset & 0x0003) {
  467. /* Unaligned access */
  468. b43_shm_control_word(dev, routing, offset >> 2);
  469. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  470. value & 0xFFFF);
  471. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  472. b43_write16(dev, B43_MMIO_SHM_DATA,
  473. (value >> 16) & 0xFFFF);
  474. return;
  475. }
  476. offset >>= 2;
  477. }
  478. b43_shm_control_word(dev, routing, offset);
  479. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  480. }
  481. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  482. {
  483. if (routing == B43_SHM_SHARED) {
  484. B43_WARN_ON(offset & 0x0001);
  485. if (offset & 0x0003) {
  486. /* Unaligned access */
  487. b43_shm_control_word(dev, routing, offset >> 2);
  488. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  489. return;
  490. }
  491. offset >>= 2;
  492. }
  493. b43_shm_control_word(dev, routing, offset);
  494. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  495. }
  496. /* Read HostFlags */
  497. u64 b43_hf_read(struct b43_wldev *dev)
  498. {
  499. u64 ret;
  500. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
  501. ret <<= 16;
  502. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
  503. ret <<= 16;
  504. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
  505. return ret;
  506. }
  507. /* Write HostFlags */
  508. void b43_hf_write(struct b43_wldev *dev, u64 value)
  509. {
  510. u16 lo, mi, hi;
  511. lo = (value & 0x00000000FFFFULL);
  512. mi = (value & 0x0000FFFF0000ULL) >> 16;
  513. hi = (value & 0xFFFF00000000ULL) >> 32;
  514. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
  515. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
  516. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
  517. }
  518. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  519. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  520. {
  521. B43_WARN_ON(!dev->fw.opensource);
  522. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  523. }
  524. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  525. {
  526. u32 low, high;
  527. B43_WARN_ON(dev->dev->core_rev < 3);
  528. /* The hardware guarantees us an atomic read, if we
  529. * read the low register first. */
  530. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  531. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  532. *tsf = high;
  533. *tsf <<= 32;
  534. *tsf |= low;
  535. }
  536. static void b43_time_lock(struct b43_wldev *dev)
  537. {
  538. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  539. /* Commit the write */
  540. b43_read32(dev, B43_MMIO_MACCTL);
  541. }
  542. static void b43_time_unlock(struct b43_wldev *dev)
  543. {
  544. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  545. /* Commit the write */
  546. b43_read32(dev, B43_MMIO_MACCTL);
  547. }
  548. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  549. {
  550. u32 low, high;
  551. B43_WARN_ON(dev->dev->core_rev < 3);
  552. low = tsf;
  553. high = (tsf >> 32);
  554. /* The hardware guarantees us an atomic write, if we
  555. * write the low register first. */
  556. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  557. mmiowb();
  558. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  559. mmiowb();
  560. }
  561. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  562. {
  563. b43_time_lock(dev);
  564. b43_tsf_write_locked(dev, tsf);
  565. b43_time_unlock(dev);
  566. }
  567. static
  568. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  569. {
  570. static const u8 zero_addr[ETH_ALEN] = { 0 };
  571. u16 data;
  572. if (!mac)
  573. mac = zero_addr;
  574. offset |= 0x0020;
  575. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  576. data = mac[0];
  577. data |= mac[1] << 8;
  578. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  579. data = mac[2];
  580. data |= mac[3] << 8;
  581. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  582. data = mac[4];
  583. data |= mac[5] << 8;
  584. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  585. }
  586. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  587. {
  588. const u8 *mac;
  589. const u8 *bssid;
  590. u8 mac_bssid[ETH_ALEN * 2];
  591. int i;
  592. u32 tmp;
  593. bssid = dev->wl->bssid;
  594. mac = dev->wl->mac_addr;
  595. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  596. memcpy(mac_bssid, mac, ETH_ALEN);
  597. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  598. /* Write our MAC address and BSSID to template ram */
  599. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  600. tmp = (u32) (mac_bssid[i + 0]);
  601. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  602. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  603. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  604. b43_ram_write(dev, 0x20 + i, tmp);
  605. }
  606. }
  607. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  608. {
  609. b43_write_mac_bssid_templates(dev);
  610. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  611. }
  612. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  613. {
  614. /* slot_time is in usec. */
  615. /* This test used to exit for all but a G PHY. */
  616. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  617. return;
  618. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  619. /* Shared memory location 0x0010 is the slot time and should be
  620. * set to slot_time; however, this register is initially 0 and changing
  621. * the value adversely affects the transmit rate for BCM4311
  622. * devices. Until this behavior is unterstood, delete this step
  623. *
  624. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  625. */
  626. }
  627. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  628. {
  629. b43_set_slot_time(dev, 9);
  630. }
  631. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  632. {
  633. b43_set_slot_time(dev, 20);
  634. }
  635. /* DummyTransmission function, as documented on
  636. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  637. */
  638. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  639. {
  640. struct b43_phy *phy = &dev->phy;
  641. unsigned int i, max_loop;
  642. u16 value;
  643. u32 buffer[5] = {
  644. 0x00000000,
  645. 0x00D40000,
  646. 0x00000000,
  647. 0x01000000,
  648. 0x00000000,
  649. };
  650. if (ofdm) {
  651. max_loop = 0x1E;
  652. buffer[0] = 0x000201CC;
  653. } else {
  654. max_loop = 0xFA;
  655. buffer[0] = 0x000B846E;
  656. }
  657. for (i = 0; i < 5; i++)
  658. b43_ram_write(dev, i * 4, buffer[i]);
  659. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  660. if (dev->dev->core_rev < 11)
  661. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  662. else
  663. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  664. value = (ofdm ? 0x41 : 0x40);
  665. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  666. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  667. phy->type == B43_PHYTYPE_LCN)
  668. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  669. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  670. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  671. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  672. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  673. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  674. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  675. if (!pa_on && phy->type == B43_PHYTYPE_N)
  676. ; /*b43_nphy_pa_override(dev, false) */
  677. switch (phy->type) {
  678. case B43_PHYTYPE_N:
  679. case B43_PHYTYPE_LCN:
  680. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  681. break;
  682. case B43_PHYTYPE_LP:
  683. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  684. break;
  685. default:
  686. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  687. }
  688. b43_read16(dev, B43_MMIO_TXE0_AUX);
  689. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  690. b43_radio_write16(dev, 0x0051, 0x0017);
  691. for (i = 0x00; i < max_loop; i++) {
  692. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  693. if (value & 0x0080)
  694. break;
  695. udelay(10);
  696. }
  697. for (i = 0x00; i < 0x0A; i++) {
  698. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  699. if (value & 0x0400)
  700. break;
  701. udelay(10);
  702. }
  703. for (i = 0x00; i < 0x19; i++) {
  704. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  705. if (!(value & 0x0100))
  706. break;
  707. udelay(10);
  708. }
  709. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  710. b43_radio_write16(dev, 0x0051, 0x0037);
  711. }
  712. static void key_write(struct b43_wldev *dev,
  713. u8 index, u8 algorithm, const u8 *key)
  714. {
  715. unsigned int i;
  716. u32 offset;
  717. u16 value;
  718. u16 kidx;
  719. /* Key index/algo block */
  720. kidx = b43_kidx_to_fw(dev, index);
  721. value = ((kidx << 4) | algorithm);
  722. b43_shm_write16(dev, B43_SHM_SHARED,
  723. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  724. /* Write the key to the Key Table Pointer offset */
  725. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  726. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  727. value = key[i];
  728. value |= (u16) (key[i + 1]) << 8;
  729. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  730. }
  731. }
  732. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  733. {
  734. u32 addrtmp[2] = { 0, 0, };
  735. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  736. if (b43_new_kidx_api(dev))
  737. pairwise_keys_start = B43_NR_GROUP_KEYS;
  738. B43_WARN_ON(index < pairwise_keys_start);
  739. /* We have four default TX keys and possibly four default RX keys.
  740. * Physical mac 0 is mapped to physical key 4 or 8, depending
  741. * on the firmware version.
  742. * So we must adjust the index here.
  743. */
  744. index -= pairwise_keys_start;
  745. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  746. if (addr) {
  747. addrtmp[0] = addr[0];
  748. addrtmp[0] |= ((u32) (addr[1]) << 8);
  749. addrtmp[0] |= ((u32) (addr[2]) << 16);
  750. addrtmp[0] |= ((u32) (addr[3]) << 24);
  751. addrtmp[1] = addr[4];
  752. addrtmp[1] |= ((u32) (addr[5]) << 8);
  753. }
  754. /* Receive match transmitter address (RCMTA) mechanism */
  755. b43_shm_write32(dev, B43_SHM_RCMTA,
  756. (index * 2) + 0, addrtmp[0]);
  757. b43_shm_write16(dev, B43_SHM_RCMTA,
  758. (index * 2) + 1, addrtmp[1]);
  759. }
  760. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  761. * When a packet is received, the iv32 is checked.
  762. * - if it doesn't the packet is returned without modification (and software
  763. * decryption can be done). That's what happen when iv16 wrap.
  764. * - if it does, the rc4 key is computed, and decryption is tried.
  765. * Either it will success and B43_RX_MAC_DEC is returned,
  766. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  767. * and the packet is not usable (it got modified by the ucode).
  768. * So in order to never have B43_RX_MAC_DECERR, we should provide
  769. * a iv32 and phase1key that match. Because we drop packets in case of
  770. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  771. * packets will be lost without higher layer knowing (ie no resync possible
  772. * until next wrap).
  773. *
  774. * NOTE : this should support 50 key like RCMTA because
  775. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  776. */
  777. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  778. u16 *phase1key)
  779. {
  780. unsigned int i;
  781. u32 offset;
  782. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  783. if (!modparam_hwtkip)
  784. return;
  785. if (b43_new_kidx_api(dev))
  786. pairwise_keys_start = B43_NR_GROUP_KEYS;
  787. B43_WARN_ON(index < pairwise_keys_start);
  788. /* We have four default TX keys and possibly four default RX keys.
  789. * Physical mac 0 is mapped to physical key 4 or 8, depending
  790. * on the firmware version.
  791. * So we must adjust the index here.
  792. */
  793. index -= pairwise_keys_start;
  794. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  795. if (b43_debug(dev, B43_DBG_KEYS)) {
  796. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  797. index, iv32);
  798. }
  799. /* Write the key to the RX tkip shared mem */
  800. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  801. for (i = 0; i < 10; i += 2) {
  802. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  803. phase1key ? phase1key[i / 2] : 0);
  804. }
  805. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  806. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  807. }
  808. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  809. struct ieee80211_vif *vif,
  810. struct ieee80211_key_conf *keyconf,
  811. struct ieee80211_sta *sta,
  812. u32 iv32, u16 *phase1key)
  813. {
  814. struct b43_wl *wl = hw_to_b43_wl(hw);
  815. struct b43_wldev *dev;
  816. int index = keyconf->hw_key_idx;
  817. if (B43_WARN_ON(!modparam_hwtkip))
  818. return;
  819. /* This is only called from the RX path through mac80211, where
  820. * our mutex is already locked. */
  821. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  822. dev = wl->current_dev;
  823. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  824. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  825. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  826. /* only pairwise TKIP keys are supported right now */
  827. if (WARN_ON(!sta))
  828. return;
  829. keymac_write(dev, index, sta->addr);
  830. }
  831. static void do_key_write(struct b43_wldev *dev,
  832. u8 index, u8 algorithm,
  833. const u8 *key, size_t key_len, const u8 *mac_addr)
  834. {
  835. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  836. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  837. if (b43_new_kidx_api(dev))
  838. pairwise_keys_start = B43_NR_GROUP_KEYS;
  839. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  840. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  841. if (index >= pairwise_keys_start)
  842. keymac_write(dev, index, NULL); /* First zero out mac. */
  843. if (algorithm == B43_SEC_ALGO_TKIP) {
  844. /*
  845. * We should provide an initial iv32, phase1key pair.
  846. * We could start with iv32=0 and compute the corresponding
  847. * phase1key, but this means calling ieee80211_get_tkip_key
  848. * with a fake skb (or export other tkip function).
  849. * Because we are lazy we hope iv32 won't start with
  850. * 0xffffffff and let's b43_op_update_tkip_key provide a
  851. * correct pair.
  852. */
  853. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  854. } else if (index >= pairwise_keys_start) /* clear it */
  855. rx_tkip_phase1_write(dev, index, 0, NULL);
  856. if (key)
  857. memcpy(buf, key, key_len);
  858. key_write(dev, index, algorithm, buf);
  859. if (index >= pairwise_keys_start)
  860. keymac_write(dev, index, mac_addr);
  861. dev->key[index].algorithm = algorithm;
  862. }
  863. static int b43_key_write(struct b43_wldev *dev,
  864. int index, u8 algorithm,
  865. const u8 *key, size_t key_len,
  866. const u8 *mac_addr,
  867. struct ieee80211_key_conf *keyconf)
  868. {
  869. int i;
  870. int pairwise_keys_start;
  871. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  872. * - Temporal Encryption Key (128 bits)
  873. * - Temporal Authenticator Tx MIC Key (64 bits)
  874. * - Temporal Authenticator Rx MIC Key (64 bits)
  875. *
  876. * Hardware only store TEK
  877. */
  878. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  879. key_len = 16;
  880. if (key_len > B43_SEC_KEYSIZE)
  881. return -EINVAL;
  882. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  883. /* Check that we don't already have this key. */
  884. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  885. }
  886. if (index < 0) {
  887. /* Pairwise key. Get an empty slot for the key. */
  888. if (b43_new_kidx_api(dev))
  889. pairwise_keys_start = B43_NR_GROUP_KEYS;
  890. else
  891. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  892. for (i = pairwise_keys_start;
  893. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  894. i++) {
  895. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  896. if (!dev->key[i].keyconf) {
  897. /* found empty */
  898. index = i;
  899. break;
  900. }
  901. }
  902. if (index < 0) {
  903. b43warn(dev->wl, "Out of hardware key memory\n");
  904. return -ENOSPC;
  905. }
  906. } else
  907. B43_WARN_ON(index > 3);
  908. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  909. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  910. /* Default RX key */
  911. B43_WARN_ON(mac_addr);
  912. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  913. }
  914. keyconf->hw_key_idx = index;
  915. dev->key[index].keyconf = keyconf;
  916. return 0;
  917. }
  918. static int b43_key_clear(struct b43_wldev *dev, int index)
  919. {
  920. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  921. return -EINVAL;
  922. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  923. NULL, B43_SEC_KEYSIZE, NULL);
  924. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  925. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  926. NULL, B43_SEC_KEYSIZE, NULL);
  927. }
  928. dev->key[index].keyconf = NULL;
  929. return 0;
  930. }
  931. static void b43_clear_keys(struct b43_wldev *dev)
  932. {
  933. int i, count;
  934. if (b43_new_kidx_api(dev))
  935. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  936. else
  937. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  938. for (i = 0; i < count; i++)
  939. b43_key_clear(dev, i);
  940. }
  941. static void b43_dump_keymemory(struct b43_wldev *dev)
  942. {
  943. unsigned int i, index, count, offset, pairwise_keys_start;
  944. u8 mac[ETH_ALEN];
  945. u16 algo;
  946. u32 rcmta0;
  947. u16 rcmta1;
  948. u64 hf;
  949. struct b43_key *key;
  950. if (!b43_debug(dev, B43_DBG_KEYS))
  951. return;
  952. hf = b43_hf_read(dev);
  953. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  954. !!(hf & B43_HF_USEDEFKEYS));
  955. if (b43_new_kidx_api(dev)) {
  956. pairwise_keys_start = B43_NR_GROUP_KEYS;
  957. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  958. } else {
  959. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  960. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  961. }
  962. for (index = 0; index < count; index++) {
  963. key = &(dev->key[index]);
  964. printk(KERN_DEBUG "Key slot %02u: %s",
  965. index, (key->keyconf == NULL) ? " " : "*");
  966. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  967. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  968. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  969. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  970. }
  971. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  972. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  973. printk(" Algo: %04X/%02X", algo, key->algorithm);
  974. if (index >= pairwise_keys_start) {
  975. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  976. printk(" TKIP: ");
  977. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  978. for (i = 0; i < 14; i += 2) {
  979. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  980. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  981. }
  982. }
  983. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  984. ((index - pairwise_keys_start) * 2) + 0);
  985. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  986. ((index - pairwise_keys_start) * 2) + 1);
  987. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  988. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  989. printk(" MAC: %pM", mac);
  990. } else
  991. printk(" DEFAULT KEY");
  992. printk("\n");
  993. }
  994. }
  995. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  996. {
  997. u32 macctl;
  998. u16 ucstat;
  999. bool hwps;
  1000. bool awake;
  1001. int i;
  1002. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  1003. (ps_flags & B43_PS_DISABLED));
  1004. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  1005. if (ps_flags & B43_PS_ENABLED) {
  1006. hwps = true;
  1007. } else if (ps_flags & B43_PS_DISABLED) {
  1008. hwps = false;
  1009. } else {
  1010. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  1011. // and thus is not an AP and we are associated, set bit 25
  1012. }
  1013. if (ps_flags & B43_PS_AWAKE) {
  1014. awake = true;
  1015. } else if (ps_flags & B43_PS_ASLEEP) {
  1016. awake = false;
  1017. } else {
  1018. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  1019. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  1020. // successful, set bit26
  1021. }
  1022. /* FIXME: For now we force awake-on and hwps-off */
  1023. hwps = false;
  1024. awake = true;
  1025. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1026. if (hwps)
  1027. macctl |= B43_MACCTL_HWPS;
  1028. else
  1029. macctl &= ~B43_MACCTL_HWPS;
  1030. if (awake)
  1031. macctl |= B43_MACCTL_AWAKE;
  1032. else
  1033. macctl &= ~B43_MACCTL_AWAKE;
  1034. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1035. /* Commit write */
  1036. b43_read32(dev, B43_MMIO_MACCTL);
  1037. if (awake && dev->dev->core_rev >= 5) {
  1038. /* Wait for the microcode to wake up. */
  1039. for (i = 0; i < 100; i++) {
  1040. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1041. B43_SHM_SH_UCODESTAT);
  1042. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1043. break;
  1044. udelay(10);
  1045. }
  1046. }
  1047. }
  1048. /* http://bcm-v4.sipsolutions.net/802.11/PHY/BmacCorePllReset */
  1049. void b43_wireless_core_phy_pll_reset(struct b43_wldev *dev)
  1050. {
  1051. struct bcma_drv_cc *bcma_cc __maybe_unused;
  1052. struct ssb_chipcommon *ssb_cc __maybe_unused;
  1053. switch (dev->dev->bus_type) {
  1054. #ifdef CONFIG_B43_BCMA
  1055. case B43_BUS_BCMA:
  1056. bcma_cc = &dev->dev->bdev->bus->drv_cc;
  1057. bcma_cc_write32(bcma_cc, BCMA_CC_CHIPCTL_ADDR, 0);
  1058. bcma_cc_mask32(bcma_cc, BCMA_CC_CHIPCTL_DATA, ~0x4);
  1059. bcma_cc_set32(bcma_cc, BCMA_CC_CHIPCTL_DATA, 0x4);
  1060. bcma_cc_mask32(bcma_cc, BCMA_CC_CHIPCTL_DATA, ~0x4);
  1061. break;
  1062. #endif
  1063. #ifdef CONFIG_B43_SSB
  1064. case B43_BUS_SSB:
  1065. ssb_cc = &dev->dev->sdev->bus->chipco;
  1066. chipco_write32(ssb_cc, SSB_CHIPCO_CHIPCTL_ADDR, 0);
  1067. chipco_mask32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, ~0x4);
  1068. chipco_set32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, 0x4);
  1069. chipco_mask32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, ~0x4);
  1070. break;
  1071. #endif
  1072. }
  1073. }
  1074. #ifdef CONFIG_B43_BCMA
  1075. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1076. {
  1077. u32 flags;
  1078. /* Put PHY into reset */
  1079. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1080. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1081. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1082. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1083. udelay(2);
  1084. b43_phy_take_out_of_reset(dev);
  1085. }
  1086. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1087. {
  1088. u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
  1089. B43_BCMA_CLKCTLST_PHY_PLL_REQ;
  1090. u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
  1091. B43_BCMA_CLKCTLST_PHY_PLL_ST;
  1092. u32 flags;
  1093. flags = B43_BCMA_IOCTL_PHY_CLKEN;
  1094. if (gmode)
  1095. flags |= B43_BCMA_IOCTL_GMODE;
  1096. b43_device_enable(dev, flags);
  1097. if (dev->phy.type == B43_PHYTYPE_AC) {
  1098. u16 tmp;
  1099. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1100. tmp &= ~B43_BCMA_IOCTL_DAC;
  1101. tmp |= 0x100;
  1102. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1103. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1104. tmp &= ~B43_BCMA_IOCTL_PHY_CLKEN;
  1105. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1106. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1107. tmp |= B43_BCMA_IOCTL_PHY_CLKEN;
  1108. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1109. }
  1110. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1111. b43_bcma_phy_reset(dev);
  1112. bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
  1113. }
  1114. #endif
  1115. #ifdef CONFIG_B43_SSB
  1116. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1117. {
  1118. u32 flags = 0;
  1119. if (gmode)
  1120. flags |= B43_TMSLOW_GMODE;
  1121. flags |= B43_TMSLOW_PHYCLKEN;
  1122. flags |= B43_TMSLOW_PHYRESET;
  1123. if (dev->phy.type == B43_PHYTYPE_N)
  1124. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1125. b43_device_enable(dev, flags);
  1126. msleep(2); /* Wait for the PLL to turn on. */
  1127. b43_phy_take_out_of_reset(dev);
  1128. }
  1129. #endif
  1130. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1131. {
  1132. u32 macctl;
  1133. switch (dev->dev->bus_type) {
  1134. #ifdef CONFIG_B43_BCMA
  1135. case B43_BUS_BCMA:
  1136. b43_bcma_wireless_core_reset(dev, gmode);
  1137. break;
  1138. #endif
  1139. #ifdef CONFIG_B43_SSB
  1140. case B43_BUS_SSB:
  1141. b43_ssb_wireless_core_reset(dev, gmode);
  1142. break;
  1143. #endif
  1144. }
  1145. /* Turn Analog ON, but only if we already know the PHY-type.
  1146. * This protects against very early setup where we don't know the
  1147. * PHY-type, yet. wireless_core_reset will be called once again later,
  1148. * when we know the PHY-type. */
  1149. if (dev->phy.ops)
  1150. dev->phy.ops->switch_analog(dev, 1);
  1151. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1152. macctl &= ~B43_MACCTL_GMODE;
  1153. if (gmode)
  1154. macctl |= B43_MACCTL_GMODE;
  1155. macctl |= B43_MACCTL_IHR_ENABLED;
  1156. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1157. }
  1158. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1159. {
  1160. u32 v0, v1;
  1161. u16 tmp;
  1162. struct b43_txstatus stat;
  1163. while (1) {
  1164. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1165. if (!(v0 & 0x00000001))
  1166. break;
  1167. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1168. stat.cookie = (v0 >> 16);
  1169. stat.seq = (v1 & 0x0000FFFF);
  1170. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1171. tmp = (v0 & 0x0000FFFF);
  1172. stat.frame_count = ((tmp & 0xF000) >> 12);
  1173. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1174. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1175. stat.pm_indicated = !!(tmp & 0x0080);
  1176. stat.intermediate = !!(tmp & 0x0040);
  1177. stat.for_ampdu = !!(tmp & 0x0020);
  1178. stat.acked = !!(tmp & 0x0002);
  1179. b43_handle_txstatus(dev, &stat);
  1180. }
  1181. }
  1182. static void drain_txstatus_queue(struct b43_wldev *dev)
  1183. {
  1184. u32 dummy;
  1185. if (dev->dev->core_rev < 5)
  1186. return;
  1187. /* Read all entries from the microcode TXstatus FIFO
  1188. * and throw them away.
  1189. */
  1190. while (1) {
  1191. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1192. if (!(dummy & 0x00000001))
  1193. break;
  1194. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1195. }
  1196. }
  1197. static u32 b43_jssi_read(struct b43_wldev *dev)
  1198. {
  1199. u32 val = 0;
  1200. val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
  1201. val <<= 16;
  1202. val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
  1203. return val;
  1204. }
  1205. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1206. {
  1207. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
  1208. (jssi & 0x0000FFFF));
  1209. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
  1210. (jssi & 0xFFFF0000) >> 16);
  1211. }
  1212. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1213. {
  1214. b43_jssi_write(dev, 0x7F7F7F7F);
  1215. b43_write32(dev, B43_MMIO_MACCMD,
  1216. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1217. }
  1218. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1219. {
  1220. /* Top half of Link Quality calculation. */
  1221. if (dev->phy.type != B43_PHYTYPE_G)
  1222. return;
  1223. if (dev->noisecalc.calculation_running)
  1224. return;
  1225. dev->noisecalc.calculation_running = true;
  1226. dev->noisecalc.nr_samples = 0;
  1227. b43_generate_noise_sample(dev);
  1228. }
  1229. static void handle_irq_noise(struct b43_wldev *dev)
  1230. {
  1231. struct b43_phy_g *phy = dev->phy.g;
  1232. u16 tmp;
  1233. u8 noise[4];
  1234. u8 i, j;
  1235. s32 average;
  1236. /* Bottom half of Link Quality calculation. */
  1237. if (dev->phy.type != B43_PHYTYPE_G)
  1238. return;
  1239. /* Possible race condition: It might be possible that the user
  1240. * changed to a different channel in the meantime since we
  1241. * started the calculation. We ignore that fact, since it's
  1242. * not really that much of a problem. The background noise is
  1243. * an estimation only anyway. Slightly wrong results will get damped
  1244. * by the averaging of the 8 sample rounds. Additionally the
  1245. * value is shortlived. So it will be replaced by the next noise
  1246. * calculation round soon. */
  1247. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1248. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1249. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1250. noise[2] == 0x7F || noise[3] == 0x7F)
  1251. goto generate_new;
  1252. /* Get the noise samples. */
  1253. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1254. i = dev->noisecalc.nr_samples;
  1255. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1256. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1257. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1258. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1259. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1260. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1261. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1262. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1263. dev->noisecalc.nr_samples++;
  1264. if (dev->noisecalc.nr_samples == 8) {
  1265. /* Calculate the Link Quality by the noise samples. */
  1266. average = 0;
  1267. for (i = 0; i < 8; i++) {
  1268. for (j = 0; j < 4; j++)
  1269. average += dev->noisecalc.samples[i][j];
  1270. }
  1271. average /= (8 * 4);
  1272. average *= 125;
  1273. average += 64;
  1274. average /= 128;
  1275. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1276. tmp = (tmp / 128) & 0x1F;
  1277. if (tmp >= 8)
  1278. average += 2;
  1279. else
  1280. average -= 25;
  1281. if (tmp == 8)
  1282. average -= 72;
  1283. else
  1284. average -= 48;
  1285. dev->stats.link_noise = average;
  1286. dev->noisecalc.calculation_running = false;
  1287. return;
  1288. }
  1289. generate_new:
  1290. b43_generate_noise_sample(dev);
  1291. }
  1292. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1293. {
  1294. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1295. ///TODO: PS TBTT
  1296. } else {
  1297. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1298. b43_power_saving_ctl_bits(dev, 0);
  1299. }
  1300. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1301. dev->dfq_valid = true;
  1302. }
  1303. static void handle_irq_atim_end(struct b43_wldev *dev)
  1304. {
  1305. if (dev->dfq_valid) {
  1306. b43_write32(dev, B43_MMIO_MACCMD,
  1307. b43_read32(dev, B43_MMIO_MACCMD)
  1308. | B43_MACCMD_DFQ_VALID);
  1309. dev->dfq_valid = false;
  1310. }
  1311. }
  1312. static void handle_irq_pmq(struct b43_wldev *dev)
  1313. {
  1314. u32 tmp;
  1315. //TODO: AP mode.
  1316. while (1) {
  1317. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1318. if (!(tmp & 0x00000008))
  1319. break;
  1320. }
  1321. /* 16bit write is odd, but correct. */
  1322. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1323. }
  1324. static void b43_write_template_common(struct b43_wldev *dev,
  1325. const u8 *data, u16 size,
  1326. u16 ram_offset,
  1327. u16 shm_size_offset, u8 rate)
  1328. {
  1329. u32 i, tmp;
  1330. struct b43_plcp_hdr4 plcp;
  1331. plcp.data = 0;
  1332. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1333. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1334. ram_offset += sizeof(u32);
  1335. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1336. * So leave the first two bytes of the next write blank.
  1337. */
  1338. tmp = (u32) (data[0]) << 16;
  1339. tmp |= (u32) (data[1]) << 24;
  1340. b43_ram_write(dev, ram_offset, tmp);
  1341. ram_offset += sizeof(u32);
  1342. for (i = 2; i < size; i += sizeof(u32)) {
  1343. tmp = (u32) (data[i + 0]);
  1344. if (i + 1 < size)
  1345. tmp |= (u32) (data[i + 1]) << 8;
  1346. if (i + 2 < size)
  1347. tmp |= (u32) (data[i + 2]) << 16;
  1348. if (i + 3 < size)
  1349. tmp |= (u32) (data[i + 3]) << 24;
  1350. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1351. }
  1352. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1353. size + sizeof(struct b43_plcp_hdr6));
  1354. }
  1355. /* Check if the use of the antenna that ieee80211 told us to
  1356. * use is possible. This will fall back to DEFAULT.
  1357. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1358. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1359. u8 antenna_nr)
  1360. {
  1361. u8 antenna_mask;
  1362. if (antenna_nr == 0) {
  1363. /* Zero means "use default antenna". That's always OK. */
  1364. return 0;
  1365. }
  1366. /* Get the mask of available antennas. */
  1367. if (dev->phy.gmode)
  1368. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1369. else
  1370. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1371. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1372. /* This antenna is not available. Fall back to default. */
  1373. return 0;
  1374. }
  1375. return antenna_nr;
  1376. }
  1377. /* Convert a b43 antenna number value to the PHY TX control value. */
  1378. static u16 b43_antenna_to_phyctl(int antenna)
  1379. {
  1380. switch (antenna) {
  1381. case B43_ANTENNA0:
  1382. return B43_TXH_PHY_ANT0;
  1383. case B43_ANTENNA1:
  1384. return B43_TXH_PHY_ANT1;
  1385. case B43_ANTENNA2:
  1386. return B43_TXH_PHY_ANT2;
  1387. case B43_ANTENNA3:
  1388. return B43_TXH_PHY_ANT3;
  1389. case B43_ANTENNA_AUTO0:
  1390. case B43_ANTENNA_AUTO1:
  1391. return B43_TXH_PHY_ANT01AUTO;
  1392. }
  1393. B43_WARN_ON(1);
  1394. return 0;
  1395. }
  1396. static void b43_write_beacon_template(struct b43_wldev *dev,
  1397. u16 ram_offset,
  1398. u16 shm_size_offset)
  1399. {
  1400. unsigned int i, len, variable_len;
  1401. const struct ieee80211_mgmt *bcn;
  1402. const u8 *ie;
  1403. bool tim_found = false;
  1404. unsigned int rate;
  1405. u16 ctl;
  1406. int antenna;
  1407. struct ieee80211_tx_info *info;
  1408. unsigned long flags;
  1409. struct sk_buff *beacon_skb;
  1410. spin_lock_irqsave(&dev->wl->beacon_lock, flags);
  1411. info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1412. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1413. /* Clone the beacon, so it cannot go away, while we write it to hw. */
  1414. beacon_skb = skb_clone(dev->wl->current_beacon, GFP_ATOMIC);
  1415. spin_unlock_irqrestore(&dev->wl->beacon_lock, flags);
  1416. if (!beacon_skb) {
  1417. b43dbg(dev->wl, "Could not upload beacon. "
  1418. "Failed to clone beacon skb.");
  1419. return;
  1420. }
  1421. bcn = (const struct ieee80211_mgmt *)(beacon_skb->data);
  1422. len = min_t(size_t, beacon_skb->len,
  1423. 0x200 - sizeof(struct b43_plcp_hdr6));
  1424. b43_write_template_common(dev, (const u8 *)bcn,
  1425. len, ram_offset, shm_size_offset, rate);
  1426. /* Write the PHY TX control parameters. */
  1427. antenna = B43_ANTENNA_DEFAULT;
  1428. antenna = b43_antenna_to_phyctl(antenna);
  1429. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1430. /* We can't send beacons with short preamble. Would get PHY errors. */
  1431. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1432. ctl &= ~B43_TXH_PHY_ANT;
  1433. ctl &= ~B43_TXH_PHY_ENC;
  1434. ctl |= antenna;
  1435. if (b43_is_cck_rate(rate))
  1436. ctl |= B43_TXH_PHY_ENC_CCK;
  1437. else
  1438. ctl |= B43_TXH_PHY_ENC_OFDM;
  1439. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1440. /* Find the position of the TIM and the DTIM_period value
  1441. * and write them to SHM. */
  1442. ie = bcn->u.beacon.variable;
  1443. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1444. for (i = 0; i < variable_len - 2; ) {
  1445. uint8_t ie_id, ie_len;
  1446. ie_id = ie[i];
  1447. ie_len = ie[i + 1];
  1448. if (ie_id == 5) {
  1449. u16 tim_position;
  1450. u16 dtim_period;
  1451. /* This is the TIM Information Element */
  1452. /* Check whether the ie_len is in the beacon data range. */
  1453. if (variable_len < ie_len + 2 + i)
  1454. break;
  1455. /* A valid TIM is at least 4 bytes long. */
  1456. if (ie_len < 4)
  1457. break;
  1458. tim_found = true;
  1459. tim_position = sizeof(struct b43_plcp_hdr6);
  1460. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1461. tim_position += i;
  1462. dtim_period = ie[i + 3];
  1463. b43_shm_write16(dev, B43_SHM_SHARED,
  1464. B43_SHM_SH_TIMBPOS, tim_position);
  1465. b43_shm_write16(dev, B43_SHM_SHARED,
  1466. B43_SHM_SH_DTIMPER, dtim_period);
  1467. break;
  1468. }
  1469. i += ie_len + 2;
  1470. }
  1471. if (!tim_found) {
  1472. /*
  1473. * If ucode wants to modify TIM do it behind the beacon, this
  1474. * will happen, for example, when doing mesh networking.
  1475. */
  1476. b43_shm_write16(dev, B43_SHM_SHARED,
  1477. B43_SHM_SH_TIMBPOS,
  1478. len + sizeof(struct b43_plcp_hdr6));
  1479. b43_shm_write16(dev, B43_SHM_SHARED,
  1480. B43_SHM_SH_DTIMPER, 0);
  1481. }
  1482. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1483. dev_kfree_skb_any(beacon_skb);
  1484. }
  1485. static void b43_upload_beacon0(struct b43_wldev *dev)
  1486. {
  1487. struct b43_wl *wl = dev->wl;
  1488. if (wl->beacon0_uploaded)
  1489. return;
  1490. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
  1491. wl->beacon0_uploaded = true;
  1492. }
  1493. static void b43_upload_beacon1(struct b43_wldev *dev)
  1494. {
  1495. struct b43_wl *wl = dev->wl;
  1496. if (wl->beacon1_uploaded)
  1497. return;
  1498. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
  1499. wl->beacon1_uploaded = true;
  1500. }
  1501. static void handle_irq_beacon(struct b43_wldev *dev)
  1502. {
  1503. struct b43_wl *wl = dev->wl;
  1504. u32 cmd, beacon0_valid, beacon1_valid;
  1505. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1506. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1507. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1508. return;
  1509. /* This is the bottom half of the asynchronous beacon update. */
  1510. /* Ignore interrupt in the future. */
  1511. dev->irq_mask &= ~B43_IRQ_BEACON;
  1512. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1513. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1514. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1515. /* Schedule interrupt manually, if busy. */
  1516. if (beacon0_valid && beacon1_valid) {
  1517. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1518. dev->irq_mask |= B43_IRQ_BEACON;
  1519. return;
  1520. }
  1521. if (unlikely(wl->beacon_templates_virgin)) {
  1522. /* We never uploaded a beacon before.
  1523. * Upload both templates now, but only mark one valid. */
  1524. wl->beacon_templates_virgin = false;
  1525. b43_upload_beacon0(dev);
  1526. b43_upload_beacon1(dev);
  1527. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1528. cmd |= B43_MACCMD_BEACON0_VALID;
  1529. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1530. } else {
  1531. if (!beacon0_valid) {
  1532. b43_upload_beacon0(dev);
  1533. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1534. cmd |= B43_MACCMD_BEACON0_VALID;
  1535. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1536. } else if (!beacon1_valid) {
  1537. b43_upload_beacon1(dev);
  1538. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1539. cmd |= B43_MACCMD_BEACON1_VALID;
  1540. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1541. }
  1542. }
  1543. }
  1544. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1545. {
  1546. u32 old_irq_mask = dev->irq_mask;
  1547. /* update beacon right away or defer to irq */
  1548. handle_irq_beacon(dev);
  1549. if (old_irq_mask != dev->irq_mask) {
  1550. /* The handler updated the IRQ mask. */
  1551. B43_WARN_ON(!dev->irq_mask);
  1552. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1553. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1554. } else {
  1555. /* Device interrupts are currently disabled. That means
  1556. * we just ran the hardirq handler and scheduled the
  1557. * IRQ thread. The thread will write the IRQ mask when
  1558. * it finished, so there's nothing to do here. Writing
  1559. * the mask _here_ would incorrectly re-enable IRQs. */
  1560. }
  1561. }
  1562. }
  1563. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1564. {
  1565. struct b43_wl *wl = container_of(work, struct b43_wl,
  1566. beacon_update_trigger);
  1567. struct b43_wldev *dev;
  1568. mutex_lock(&wl->mutex);
  1569. dev = wl->current_dev;
  1570. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1571. if (b43_bus_host_is_sdio(dev->dev)) {
  1572. /* wl->mutex is enough. */
  1573. b43_do_beacon_update_trigger_work(dev);
  1574. mmiowb();
  1575. } else {
  1576. spin_lock_irq(&wl->hardirq_lock);
  1577. b43_do_beacon_update_trigger_work(dev);
  1578. mmiowb();
  1579. spin_unlock_irq(&wl->hardirq_lock);
  1580. }
  1581. }
  1582. mutex_unlock(&wl->mutex);
  1583. }
  1584. /* Asynchronously update the packet templates in template RAM. */
  1585. static void b43_update_templates(struct b43_wl *wl)
  1586. {
  1587. struct sk_buff *beacon, *old_beacon;
  1588. unsigned long flags;
  1589. /* This is the top half of the asynchronous beacon update.
  1590. * The bottom half is the beacon IRQ.
  1591. * Beacon update must be asynchronous to avoid sending an
  1592. * invalid beacon. This can happen for example, if the firmware
  1593. * transmits a beacon while we are updating it. */
  1594. /* We could modify the existing beacon and set the aid bit in
  1595. * the TIM field, but that would probably require resizing and
  1596. * moving of data within the beacon template.
  1597. * Simply request a new beacon and let mac80211 do the hard work. */
  1598. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1599. if (unlikely(!beacon))
  1600. return;
  1601. spin_lock_irqsave(&wl->beacon_lock, flags);
  1602. old_beacon = wl->current_beacon;
  1603. wl->current_beacon = beacon;
  1604. wl->beacon0_uploaded = false;
  1605. wl->beacon1_uploaded = false;
  1606. spin_unlock_irqrestore(&wl->beacon_lock, flags);
  1607. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1608. if (old_beacon)
  1609. dev_kfree_skb_any(old_beacon);
  1610. }
  1611. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1612. {
  1613. b43_time_lock(dev);
  1614. if (dev->dev->core_rev >= 3) {
  1615. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1616. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1617. } else {
  1618. b43_write16(dev, 0x606, (beacon_int >> 6));
  1619. b43_write16(dev, 0x610, beacon_int);
  1620. }
  1621. b43_time_unlock(dev);
  1622. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1623. }
  1624. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1625. {
  1626. u16 reason;
  1627. /* Read the register that contains the reason code for the panic. */
  1628. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1629. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1630. switch (reason) {
  1631. default:
  1632. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1633. /* fallthrough */
  1634. case B43_FWPANIC_DIE:
  1635. /* Do not restart the controller or firmware.
  1636. * The device is nonfunctional from now on.
  1637. * Restarting would result in this panic to trigger again,
  1638. * so we avoid that recursion. */
  1639. break;
  1640. case B43_FWPANIC_RESTART:
  1641. b43_controller_restart(dev, "Microcode panic");
  1642. break;
  1643. }
  1644. }
  1645. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1646. {
  1647. unsigned int i, cnt;
  1648. u16 reason, marker_id, marker_line;
  1649. __le16 *buf;
  1650. /* The proprietary firmware doesn't have this IRQ. */
  1651. if (!dev->fw.opensource)
  1652. return;
  1653. /* Read the register that contains the reason code for this IRQ. */
  1654. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1655. switch (reason) {
  1656. case B43_DEBUGIRQ_PANIC:
  1657. b43_handle_firmware_panic(dev);
  1658. break;
  1659. case B43_DEBUGIRQ_DUMP_SHM:
  1660. if (!B43_DEBUG)
  1661. break; /* Only with driver debugging enabled. */
  1662. buf = kmalloc(4096, GFP_ATOMIC);
  1663. if (!buf) {
  1664. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1665. goto out;
  1666. }
  1667. for (i = 0; i < 4096; i += 2) {
  1668. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1669. buf[i / 2] = cpu_to_le16(tmp);
  1670. }
  1671. b43info(dev->wl, "Shared memory dump:\n");
  1672. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1673. 16, 2, buf, 4096, 1);
  1674. kfree(buf);
  1675. break;
  1676. case B43_DEBUGIRQ_DUMP_REGS:
  1677. if (!B43_DEBUG)
  1678. break; /* Only with driver debugging enabled. */
  1679. b43info(dev->wl, "Microcode register dump:\n");
  1680. for (i = 0, cnt = 0; i < 64; i++) {
  1681. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1682. if (cnt == 0)
  1683. printk(KERN_INFO);
  1684. printk("r%02u: 0x%04X ", i, tmp);
  1685. cnt++;
  1686. if (cnt == 6) {
  1687. printk("\n");
  1688. cnt = 0;
  1689. }
  1690. }
  1691. printk("\n");
  1692. break;
  1693. case B43_DEBUGIRQ_MARKER:
  1694. if (!B43_DEBUG)
  1695. break; /* Only with driver debugging enabled. */
  1696. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1697. B43_MARKER_ID_REG);
  1698. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1699. B43_MARKER_LINE_REG);
  1700. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1701. "at line number %u\n",
  1702. marker_id, marker_line);
  1703. break;
  1704. default:
  1705. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1706. reason);
  1707. }
  1708. out:
  1709. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1710. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1711. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1712. }
  1713. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1714. {
  1715. u32 reason;
  1716. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1717. u32 merged_dma_reason = 0;
  1718. int i;
  1719. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1720. return;
  1721. reason = dev->irq_reason;
  1722. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1723. dma_reason[i] = dev->dma_reason[i];
  1724. merged_dma_reason |= dma_reason[i];
  1725. }
  1726. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1727. b43err(dev->wl, "MAC transmission error\n");
  1728. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1729. b43err(dev->wl, "PHY transmission error\n");
  1730. rmb();
  1731. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1732. atomic_set(&dev->phy.txerr_cnt,
  1733. B43_PHY_TX_BADNESS_LIMIT);
  1734. b43err(dev->wl, "Too many PHY TX errors, "
  1735. "restarting the controller\n");
  1736. b43_controller_restart(dev, "PHY TX errors");
  1737. }
  1738. }
  1739. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
  1740. b43err(dev->wl,
  1741. "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1742. dma_reason[0], dma_reason[1],
  1743. dma_reason[2], dma_reason[3],
  1744. dma_reason[4], dma_reason[5]);
  1745. b43err(dev->wl, "This device does not support DMA "
  1746. "on your system. It will now be switched to PIO.\n");
  1747. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1748. dev->use_pio = true;
  1749. b43_controller_restart(dev, "DMA error");
  1750. return;
  1751. }
  1752. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1753. handle_irq_ucode_debug(dev);
  1754. if (reason & B43_IRQ_TBTT_INDI)
  1755. handle_irq_tbtt_indication(dev);
  1756. if (reason & B43_IRQ_ATIM_END)
  1757. handle_irq_atim_end(dev);
  1758. if (reason & B43_IRQ_BEACON)
  1759. handle_irq_beacon(dev);
  1760. if (reason & B43_IRQ_PMQ)
  1761. handle_irq_pmq(dev);
  1762. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1763. ;/* TODO */
  1764. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1765. handle_irq_noise(dev);
  1766. /* Check the DMA reason registers for received data. */
  1767. if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
  1768. if (B43_DEBUG)
  1769. b43warn(dev->wl, "RX descriptor underrun\n");
  1770. b43_dma_handle_rx_overflow(dev->dma.rx_ring);
  1771. }
  1772. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1773. if (b43_using_pio_transfers(dev))
  1774. b43_pio_rx(dev->pio.rx_queue);
  1775. else
  1776. b43_dma_rx(dev->dma.rx_ring);
  1777. }
  1778. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1779. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1780. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1781. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1782. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1783. if (reason & B43_IRQ_TX_OK)
  1784. handle_irq_transmit_status(dev);
  1785. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1786. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1787. #if B43_DEBUG
  1788. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1789. dev->irq_count++;
  1790. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1791. if (reason & (1 << i))
  1792. dev->irq_bit_count[i]++;
  1793. }
  1794. }
  1795. #endif
  1796. }
  1797. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1798. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1799. {
  1800. struct b43_wldev *dev = dev_id;
  1801. mutex_lock(&dev->wl->mutex);
  1802. b43_do_interrupt_thread(dev);
  1803. mmiowb();
  1804. mutex_unlock(&dev->wl->mutex);
  1805. return IRQ_HANDLED;
  1806. }
  1807. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1808. {
  1809. u32 reason;
  1810. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1811. * On SDIO, this runs under wl->mutex. */
  1812. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1813. if (reason == 0xffffffff) /* shared IRQ */
  1814. return IRQ_NONE;
  1815. reason &= dev->irq_mask;
  1816. if (!reason)
  1817. return IRQ_NONE;
  1818. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1819. & 0x0001FC00;
  1820. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1821. & 0x0000DC00;
  1822. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1823. & 0x0000DC00;
  1824. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1825. & 0x0001DC00;
  1826. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1827. & 0x0000DC00;
  1828. /* Unused ring
  1829. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1830. & 0x0000DC00;
  1831. */
  1832. /* ACK the interrupt. */
  1833. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1834. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1835. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1836. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1837. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1838. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1839. /* Unused ring
  1840. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1841. */
  1842. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1843. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1844. /* Save the reason bitmasks for the IRQ thread handler. */
  1845. dev->irq_reason = reason;
  1846. return IRQ_WAKE_THREAD;
  1847. }
  1848. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1849. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1850. {
  1851. struct b43_wldev *dev = dev_id;
  1852. irqreturn_t ret;
  1853. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1854. return IRQ_NONE;
  1855. spin_lock(&dev->wl->hardirq_lock);
  1856. ret = b43_do_interrupt(dev);
  1857. mmiowb();
  1858. spin_unlock(&dev->wl->hardirq_lock);
  1859. return ret;
  1860. }
  1861. /* SDIO interrupt handler. This runs in process context. */
  1862. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1863. {
  1864. struct b43_wl *wl = dev->wl;
  1865. irqreturn_t ret;
  1866. mutex_lock(&wl->mutex);
  1867. ret = b43_do_interrupt(dev);
  1868. if (ret == IRQ_WAKE_THREAD)
  1869. b43_do_interrupt_thread(dev);
  1870. mutex_unlock(&wl->mutex);
  1871. }
  1872. void b43_do_release_fw(struct b43_firmware_file *fw)
  1873. {
  1874. release_firmware(fw->data);
  1875. fw->data = NULL;
  1876. fw->filename = NULL;
  1877. }
  1878. static void b43_release_firmware(struct b43_wldev *dev)
  1879. {
  1880. complete(&dev->fw_load_complete);
  1881. b43_do_release_fw(&dev->fw.ucode);
  1882. b43_do_release_fw(&dev->fw.pcm);
  1883. b43_do_release_fw(&dev->fw.initvals);
  1884. b43_do_release_fw(&dev->fw.initvals_band);
  1885. }
  1886. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1887. {
  1888. const char text[] =
  1889. "You must go to " \
  1890. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1891. "and download the correct firmware for this driver version. " \
  1892. "Please carefully read all instructions on this website.\n";
  1893. if (error)
  1894. b43err(wl, text);
  1895. else
  1896. b43warn(wl, text);
  1897. }
  1898. static void b43_fw_cb(const struct firmware *firmware, void *context)
  1899. {
  1900. struct b43_request_fw_context *ctx = context;
  1901. ctx->blob = firmware;
  1902. complete(&ctx->dev->fw_load_complete);
  1903. }
  1904. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1905. const char *name,
  1906. struct b43_firmware_file *fw, bool async)
  1907. {
  1908. struct b43_fw_header *hdr;
  1909. u32 size;
  1910. int err;
  1911. if (!name) {
  1912. /* Don't fetch anything. Free possibly cached firmware. */
  1913. /* FIXME: We should probably keep it anyway, to save some headache
  1914. * on suspend/resume with multiband devices. */
  1915. b43_do_release_fw(fw);
  1916. return 0;
  1917. }
  1918. if (fw->filename) {
  1919. if ((fw->type == ctx->req_type) &&
  1920. (strcmp(fw->filename, name) == 0))
  1921. return 0; /* Already have this fw. */
  1922. /* Free the cached firmware first. */
  1923. /* FIXME: We should probably do this later after we successfully
  1924. * got the new fw. This could reduce headache with multiband devices.
  1925. * We could also redesign this to cache the firmware for all possible
  1926. * bands all the time. */
  1927. b43_do_release_fw(fw);
  1928. }
  1929. switch (ctx->req_type) {
  1930. case B43_FWTYPE_PROPRIETARY:
  1931. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1932. "b43%s/%s.fw",
  1933. modparam_fwpostfix, name);
  1934. break;
  1935. case B43_FWTYPE_OPENSOURCE:
  1936. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1937. "b43-open%s/%s.fw",
  1938. modparam_fwpostfix, name);
  1939. break;
  1940. default:
  1941. B43_WARN_ON(1);
  1942. return -ENOSYS;
  1943. }
  1944. if (async) {
  1945. /* do this part asynchronously */
  1946. init_completion(&ctx->dev->fw_load_complete);
  1947. err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
  1948. ctx->dev->dev->dev, GFP_KERNEL,
  1949. ctx, b43_fw_cb);
  1950. if (err < 0) {
  1951. pr_err("Unable to load firmware\n");
  1952. return err;
  1953. }
  1954. wait_for_completion(&ctx->dev->fw_load_complete);
  1955. if (ctx->blob)
  1956. goto fw_ready;
  1957. /* On some ARM systems, the async request will fail, but the next sync
  1958. * request works. For this reason, we fall through here
  1959. */
  1960. }
  1961. err = request_firmware(&ctx->blob, ctx->fwname,
  1962. ctx->dev->dev->dev);
  1963. if (err == -ENOENT) {
  1964. snprintf(ctx->errors[ctx->req_type],
  1965. sizeof(ctx->errors[ctx->req_type]),
  1966. "Firmware file \"%s\" not found\n",
  1967. ctx->fwname);
  1968. return err;
  1969. } else if (err) {
  1970. snprintf(ctx->errors[ctx->req_type],
  1971. sizeof(ctx->errors[ctx->req_type]),
  1972. "Firmware file \"%s\" request failed (err=%d)\n",
  1973. ctx->fwname, err);
  1974. return err;
  1975. }
  1976. fw_ready:
  1977. if (ctx->blob->size < sizeof(struct b43_fw_header))
  1978. goto err_format;
  1979. hdr = (struct b43_fw_header *)(ctx->blob->data);
  1980. switch (hdr->type) {
  1981. case B43_FW_TYPE_UCODE:
  1982. case B43_FW_TYPE_PCM:
  1983. size = be32_to_cpu(hdr->size);
  1984. if (size != ctx->blob->size - sizeof(struct b43_fw_header))
  1985. goto err_format;
  1986. /* fallthrough */
  1987. case B43_FW_TYPE_IV:
  1988. if (hdr->ver != 1)
  1989. goto err_format;
  1990. break;
  1991. default:
  1992. goto err_format;
  1993. }
  1994. fw->data = ctx->blob;
  1995. fw->filename = name;
  1996. fw->type = ctx->req_type;
  1997. return 0;
  1998. err_format:
  1999. snprintf(ctx->errors[ctx->req_type],
  2000. sizeof(ctx->errors[ctx->req_type]),
  2001. "Firmware file \"%s\" format error.\n", ctx->fwname);
  2002. release_firmware(ctx->blob);
  2003. return -EPROTO;
  2004. }
  2005. /* http://bcm-v4.sipsolutions.net/802.11/Init/Firmware */
  2006. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  2007. {
  2008. struct b43_wldev *dev = ctx->dev;
  2009. struct b43_firmware *fw = &ctx->dev->fw;
  2010. struct b43_phy *phy = &dev->phy;
  2011. const u8 rev = ctx->dev->dev->core_rev;
  2012. const char *filename;
  2013. int err;
  2014. /* Get microcode */
  2015. filename = NULL;
  2016. switch (rev) {
  2017. case 42:
  2018. if (phy->type == B43_PHYTYPE_AC)
  2019. filename = "ucode42";
  2020. break;
  2021. case 40:
  2022. if (phy->type == B43_PHYTYPE_AC)
  2023. filename = "ucode40";
  2024. break;
  2025. case 33:
  2026. if (phy->type == B43_PHYTYPE_LCN40)
  2027. filename = "ucode33_lcn40";
  2028. break;
  2029. case 30:
  2030. if (phy->type == B43_PHYTYPE_N)
  2031. filename = "ucode30_mimo";
  2032. break;
  2033. case 29:
  2034. if (phy->type == B43_PHYTYPE_HT)
  2035. filename = "ucode29_mimo";
  2036. break;
  2037. case 26:
  2038. if (phy->type == B43_PHYTYPE_HT)
  2039. filename = "ucode26_mimo";
  2040. break;
  2041. case 28:
  2042. case 25:
  2043. if (phy->type == B43_PHYTYPE_N)
  2044. filename = "ucode25_mimo";
  2045. else if (phy->type == B43_PHYTYPE_LCN)
  2046. filename = "ucode25_lcn";
  2047. break;
  2048. case 24:
  2049. if (phy->type == B43_PHYTYPE_LCN)
  2050. filename = "ucode24_lcn";
  2051. break;
  2052. case 23:
  2053. if (phy->type == B43_PHYTYPE_N)
  2054. filename = "ucode16_mimo";
  2055. break;
  2056. case 16 ... 19:
  2057. if (phy->type == B43_PHYTYPE_N)
  2058. filename = "ucode16_mimo";
  2059. else if (phy->type == B43_PHYTYPE_LP)
  2060. filename = "ucode16_lp";
  2061. break;
  2062. case 15:
  2063. filename = "ucode15";
  2064. break;
  2065. case 14:
  2066. filename = "ucode14";
  2067. break;
  2068. case 13:
  2069. filename = "ucode13";
  2070. break;
  2071. case 11 ... 12:
  2072. filename = "ucode11";
  2073. break;
  2074. case 5 ... 10:
  2075. filename = "ucode5";
  2076. break;
  2077. }
  2078. if (!filename)
  2079. goto err_no_ucode;
  2080. err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
  2081. if (err)
  2082. goto err_load;
  2083. /* Get PCM code */
  2084. if ((rev >= 5) && (rev <= 10))
  2085. filename = "pcm5";
  2086. else if (rev >= 11)
  2087. filename = NULL;
  2088. else
  2089. goto err_no_pcm;
  2090. fw->pcm_request_failed = false;
  2091. err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
  2092. if (err == -ENOENT) {
  2093. /* We did not find a PCM file? Not fatal, but
  2094. * core rev <= 10 must do without hwcrypto then. */
  2095. fw->pcm_request_failed = true;
  2096. } else if (err)
  2097. goto err_load;
  2098. /* Get initvals */
  2099. filename = NULL;
  2100. switch (dev->phy.type) {
  2101. case B43_PHYTYPE_G:
  2102. if (rev == 13)
  2103. filename = "b0g0initvals13";
  2104. else if (rev >= 5 && rev <= 10)
  2105. filename = "b0g0initvals5";
  2106. break;
  2107. case B43_PHYTYPE_N:
  2108. if (rev == 30)
  2109. filename = "n16initvals30";
  2110. else if (rev == 28 || rev == 25)
  2111. filename = "n0initvals25";
  2112. else if (rev == 24)
  2113. filename = "n0initvals24";
  2114. else if (rev == 23)
  2115. filename = "n0initvals16"; /* What about n0initvals22? */
  2116. else if (rev >= 16 && rev <= 18)
  2117. filename = "n0initvals16";
  2118. else if (rev >= 11 && rev <= 12)
  2119. filename = "n0initvals11";
  2120. break;
  2121. case B43_PHYTYPE_LP:
  2122. if (rev >= 16 && rev <= 18)
  2123. filename = "lp0initvals16";
  2124. else if (rev == 15)
  2125. filename = "lp0initvals15";
  2126. else if (rev == 14)
  2127. filename = "lp0initvals14";
  2128. else if (rev == 13)
  2129. filename = "lp0initvals13";
  2130. break;
  2131. case B43_PHYTYPE_HT:
  2132. if (rev == 29)
  2133. filename = "ht0initvals29";
  2134. else if (rev == 26)
  2135. filename = "ht0initvals26";
  2136. break;
  2137. case B43_PHYTYPE_LCN:
  2138. if (rev == 24)
  2139. filename = "lcn0initvals24";
  2140. break;
  2141. case B43_PHYTYPE_LCN40:
  2142. if (rev == 33)
  2143. filename = "lcn400initvals33";
  2144. break;
  2145. case B43_PHYTYPE_AC:
  2146. if (rev == 42)
  2147. filename = "ac1initvals42";
  2148. else if (rev == 40)
  2149. filename = "ac0initvals40";
  2150. break;
  2151. }
  2152. if (!filename)
  2153. goto err_no_initvals;
  2154. err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
  2155. if (err)
  2156. goto err_load;
  2157. /* Get bandswitch initvals */
  2158. filename = NULL;
  2159. switch (dev->phy.type) {
  2160. case B43_PHYTYPE_G:
  2161. if (rev == 13)
  2162. filename = "b0g0bsinitvals13";
  2163. else if (rev >= 5 && rev <= 10)
  2164. filename = "b0g0bsinitvals5";
  2165. break;
  2166. case B43_PHYTYPE_N:
  2167. if (rev == 30)
  2168. filename = "n16bsinitvals30";
  2169. else if (rev == 28 || rev == 25)
  2170. filename = "n0bsinitvals25";
  2171. else if (rev == 24)
  2172. filename = "n0bsinitvals24";
  2173. else if (rev == 23)
  2174. filename = "n0bsinitvals16"; /* What about n0bsinitvals22? */
  2175. else if (rev >= 16 && rev <= 18)
  2176. filename = "n0bsinitvals16";
  2177. else if (rev >= 11 && rev <= 12)
  2178. filename = "n0bsinitvals11";
  2179. break;
  2180. case B43_PHYTYPE_LP:
  2181. if (rev >= 16 && rev <= 18)
  2182. filename = "lp0bsinitvals16";
  2183. else if (rev == 15)
  2184. filename = "lp0bsinitvals15";
  2185. else if (rev == 14)
  2186. filename = "lp0bsinitvals14";
  2187. else if (rev == 13)
  2188. filename = "lp0bsinitvals13";
  2189. break;
  2190. case B43_PHYTYPE_HT:
  2191. if (rev == 29)
  2192. filename = "ht0bsinitvals29";
  2193. else if (rev == 26)
  2194. filename = "ht0bsinitvals26";
  2195. break;
  2196. case B43_PHYTYPE_LCN:
  2197. if (rev == 24)
  2198. filename = "lcn0bsinitvals24";
  2199. break;
  2200. case B43_PHYTYPE_LCN40:
  2201. if (rev == 33)
  2202. filename = "lcn400bsinitvals33";
  2203. break;
  2204. case B43_PHYTYPE_AC:
  2205. if (rev == 42)
  2206. filename = "ac1bsinitvals42";
  2207. else if (rev == 40)
  2208. filename = "ac0bsinitvals40";
  2209. break;
  2210. }
  2211. if (!filename)
  2212. goto err_no_initvals;
  2213. err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
  2214. if (err)
  2215. goto err_load;
  2216. fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
  2217. return 0;
  2218. err_no_ucode:
  2219. err = ctx->fatal_failure = -EOPNOTSUPP;
  2220. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2221. "is required for your device (wl-core rev %u)\n", rev);
  2222. goto error;
  2223. err_no_pcm:
  2224. err = ctx->fatal_failure = -EOPNOTSUPP;
  2225. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2226. "is required for your device (wl-core rev %u)\n", rev);
  2227. goto error;
  2228. err_no_initvals:
  2229. err = ctx->fatal_failure = -EOPNOTSUPP;
  2230. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2231. "is required for your device (wl-core rev %u)\n", rev);
  2232. goto error;
  2233. err_load:
  2234. /* We failed to load this firmware image. The error message
  2235. * already is in ctx->errors. Return and let our caller decide
  2236. * what to do. */
  2237. goto error;
  2238. error:
  2239. b43_release_firmware(dev);
  2240. return err;
  2241. }
  2242. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2243. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2244. static int b43_rng_init(struct b43_wl *wl);
  2245. static void b43_request_firmware(struct work_struct *work)
  2246. {
  2247. struct b43_wl *wl = container_of(work,
  2248. struct b43_wl, firmware_load);
  2249. struct b43_wldev *dev = wl->current_dev;
  2250. struct b43_request_fw_context *ctx;
  2251. unsigned int i;
  2252. int err;
  2253. const char *errmsg;
  2254. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2255. if (!ctx)
  2256. return;
  2257. ctx->dev = dev;
  2258. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2259. err = b43_try_request_fw(ctx);
  2260. if (!err)
  2261. goto start_ieee80211; /* Successfully loaded it. */
  2262. /* Was fw version known? */
  2263. if (ctx->fatal_failure)
  2264. goto out;
  2265. /* proprietary fw not found, try open source */
  2266. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2267. err = b43_try_request_fw(ctx);
  2268. if (!err)
  2269. goto start_ieee80211; /* Successfully loaded it. */
  2270. if(ctx->fatal_failure)
  2271. goto out;
  2272. /* Could not find a usable firmware. Print the errors. */
  2273. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2274. errmsg = ctx->errors[i];
  2275. if (strlen(errmsg))
  2276. b43err(dev->wl, "%s", errmsg);
  2277. }
  2278. b43_print_fw_helptext(dev->wl, 1);
  2279. goto out;
  2280. start_ieee80211:
  2281. wl->hw->queues = B43_QOS_QUEUE_NUM;
  2282. if (!modparam_qos || dev->fw.opensource)
  2283. wl->hw->queues = 1;
  2284. err = ieee80211_register_hw(wl->hw);
  2285. if (err)
  2286. goto err_one_core_detach;
  2287. wl->hw_registred = true;
  2288. b43_leds_register(wl->current_dev);
  2289. /* Register HW RNG driver */
  2290. b43_rng_init(wl);
  2291. goto out;
  2292. err_one_core_detach:
  2293. b43_one_core_detach(dev->dev);
  2294. out:
  2295. kfree(ctx);
  2296. }
  2297. static int b43_upload_microcode(struct b43_wldev *dev)
  2298. {
  2299. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2300. const size_t hdr_len = sizeof(struct b43_fw_header);
  2301. const __be32 *data;
  2302. unsigned int i, len;
  2303. u16 fwrev, fwpatch, fwdate, fwtime;
  2304. u32 tmp, macctl;
  2305. int err = 0;
  2306. /* Jump the microcode PSM to offset 0 */
  2307. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2308. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2309. macctl |= B43_MACCTL_PSM_JMP0;
  2310. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2311. /* Zero out all microcode PSM registers and shared memory. */
  2312. for (i = 0; i < 64; i++)
  2313. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2314. for (i = 0; i < 4096; i += 2)
  2315. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2316. /* Upload Microcode. */
  2317. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2318. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2319. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2320. for (i = 0; i < len; i++) {
  2321. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2322. udelay(10);
  2323. }
  2324. if (dev->fw.pcm.data) {
  2325. /* Upload PCM data. */
  2326. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2327. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2328. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2329. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2330. /* No need for autoinc bit in SHM_HW */
  2331. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2332. for (i = 0; i < len; i++) {
  2333. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2334. udelay(10);
  2335. }
  2336. }
  2337. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2338. /* Start the microcode PSM */
  2339. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2340. B43_MACCTL_PSM_RUN);
  2341. /* Wait for the microcode to load and respond */
  2342. i = 0;
  2343. while (1) {
  2344. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2345. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2346. break;
  2347. i++;
  2348. if (i >= 20) {
  2349. b43err(dev->wl, "Microcode not responding\n");
  2350. b43_print_fw_helptext(dev->wl, 1);
  2351. err = -ENODEV;
  2352. goto error;
  2353. }
  2354. msleep(50);
  2355. }
  2356. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2357. /* Get and check the revisions. */
  2358. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2359. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2360. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2361. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2362. if (fwrev <= 0x128) {
  2363. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2364. "binary drivers older than version 4.x is unsupported. "
  2365. "You must upgrade your firmware files.\n");
  2366. b43_print_fw_helptext(dev->wl, 1);
  2367. err = -EOPNOTSUPP;
  2368. goto error;
  2369. }
  2370. dev->fw.rev = fwrev;
  2371. dev->fw.patch = fwpatch;
  2372. if (dev->fw.rev >= 598)
  2373. dev->fw.hdr_format = B43_FW_HDR_598;
  2374. else if (dev->fw.rev >= 410)
  2375. dev->fw.hdr_format = B43_FW_HDR_410;
  2376. else
  2377. dev->fw.hdr_format = B43_FW_HDR_351;
  2378. WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
  2379. dev->qos_enabled = dev->wl->hw->queues > 1;
  2380. /* Default to firmware/hardware crypto acceleration. */
  2381. dev->hwcrypto_enabled = true;
  2382. if (dev->fw.opensource) {
  2383. u16 fwcapa;
  2384. /* Patchlevel info is encoded in the "time" field. */
  2385. dev->fw.patch = fwtime;
  2386. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2387. dev->fw.rev, dev->fw.patch);
  2388. fwcapa = b43_fwcapa_read(dev);
  2389. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2390. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2391. /* Disable hardware crypto and fall back to software crypto. */
  2392. dev->hwcrypto_enabled = false;
  2393. }
  2394. /* adding QoS support should use an offline discovery mechanism */
  2395. WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
  2396. } else {
  2397. b43info(dev->wl, "Loading firmware version %u.%u "
  2398. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2399. fwrev, fwpatch,
  2400. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2401. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2402. if (dev->fw.pcm_request_failed) {
  2403. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2404. "Hardware accelerated cryptography is disabled.\n");
  2405. b43_print_fw_helptext(dev->wl, 0);
  2406. }
  2407. }
  2408. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2409. dev->fw.rev, dev->fw.patch);
  2410. wiphy->hw_version = dev->dev->core_id;
  2411. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2412. /* We're over the deadline, but we keep support for old fw
  2413. * until it turns out to be in major conflict with something new. */
  2414. b43warn(dev->wl, "You are using an old firmware image. "
  2415. "Support for old firmware will be removed soon "
  2416. "(official deadline was July 2008).\n");
  2417. b43_print_fw_helptext(dev->wl, 0);
  2418. }
  2419. return 0;
  2420. error:
  2421. /* Stop the microcode PSM. */
  2422. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2423. B43_MACCTL_PSM_JMP0);
  2424. return err;
  2425. }
  2426. static int b43_write_initvals(struct b43_wldev *dev,
  2427. const struct b43_iv *ivals,
  2428. size_t count,
  2429. size_t array_size)
  2430. {
  2431. const struct b43_iv *iv;
  2432. u16 offset;
  2433. size_t i;
  2434. bool bit32;
  2435. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2436. iv = ivals;
  2437. for (i = 0; i < count; i++) {
  2438. if (array_size < sizeof(iv->offset_size))
  2439. goto err_format;
  2440. array_size -= sizeof(iv->offset_size);
  2441. offset = be16_to_cpu(iv->offset_size);
  2442. bit32 = !!(offset & B43_IV_32BIT);
  2443. offset &= B43_IV_OFFSET_MASK;
  2444. if (offset >= 0x1000)
  2445. goto err_format;
  2446. if (bit32) {
  2447. u32 value;
  2448. if (array_size < sizeof(iv->data.d32))
  2449. goto err_format;
  2450. array_size -= sizeof(iv->data.d32);
  2451. value = get_unaligned_be32(&iv->data.d32);
  2452. b43_write32(dev, offset, value);
  2453. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2454. sizeof(__be16) +
  2455. sizeof(__be32));
  2456. } else {
  2457. u16 value;
  2458. if (array_size < sizeof(iv->data.d16))
  2459. goto err_format;
  2460. array_size -= sizeof(iv->data.d16);
  2461. value = be16_to_cpu(iv->data.d16);
  2462. b43_write16(dev, offset, value);
  2463. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2464. sizeof(__be16) +
  2465. sizeof(__be16));
  2466. }
  2467. }
  2468. if (array_size)
  2469. goto err_format;
  2470. return 0;
  2471. err_format:
  2472. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2473. b43_print_fw_helptext(dev->wl, 1);
  2474. return -EPROTO;
  2475. }
  2476. static int b43_upload_initvals(struct b43_wldev *dev)
  2477. {
  2478. const size_t hdr_len = sizeof(struct b43_fw_header);
  2479. const struct b43_fw_header *hdr;
  2480. struct b43_firmware *fw = &dev->fw;
  2481. const struct b43_iv *ivals;
  2482. size_t count;
  2483. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2484. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2485. count = be32_to_cpu(hdr->size);
  2486. return b43_write_initvals(dev, ivals, count,
  2487. fw->initvals.data->size - hdr_len);
  2488. }
  2489. static int b43_upload_initvals_band(struct b43_wldev *dev)
  2490. {
  2491. const size_t hdr_len = sizeof(struct b43_fw_header);
  2492. const struct b43_fw_header *hdr;
  2493. struct b43_firmware *fw = &dev->fw;
  2494. const struct b43_iv *ivals;
  2495. size_t count;
  2496. if (!fw->initvals_band.data)
  2497. return 0;
  2498. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2499. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2500. count = be32_to_cpu(hdr->size);
  2501. return b43_write_initvals(dev, ivals, count,
  2502. fw->initvals_band.data->size - hdr_len);
  2503. }
  2504. /* Initialize the GPIOs
  2505. * http://bcm-specs.sipsolutions.net/GPIO
  2506. */
  2507. #ifdef CONFIG_B43_SSB
  2508. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2509. {
  2510. struct ssb_bus *bus = dev->dev->sdev->bus;
  2511. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2512. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2513. #else
  2514. return bus->chipco.dev;
  2515. #endif
  2516. }
  2517. #endif
  2518. static int b43_gpio_init(struct b43_wldev *dev)
  2519. {
  2520. #ifdef CONFIG_B43_SSB
  2521. struct ssb_device *gpiodev;
  2522. #endif
  2523. u32 mask, set;
  2524. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2525. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2526. mask = 0x0000001F;
  2527. set = 0x0000000F;
  2528. if (dev->dev->chip_id == 0x4301) {
  2529. mask |= 0x0060;
  2530. set |= 0x0060;
  2531. } else if (dev->dev->chip_id == 0x5354) {
  2532. /* Don't allow overtaking buttons GPIOs */
  2533. set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
  2534. }
  2535. if (0 /* FIXME: conditional unknown */ ) {
  2536. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2537. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2538. | 0x0100);
  2539. /* BT Coexistance Input */
  2540. mask |= 0x0080;
  2541. set |= 0x0080;
  2542. /* BT Coexistance Out */
  2543. mask |= 0x0100;
  2544. set |= 0x0100;
  2545. }
  2546. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2547. /* PA is controlled by gpio 9, let ucode handle it */
  2548. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2549. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2550. | 0x0200);
  2551. mask |= 0x0200;
  2552. set |= 0x0200;
  2553. }
  2554. switch (dev->dev->bus_type) {
  2555. #ifdef CONFIG_B43_BCMA
  2556. case B43_BUS_BCMA:
  2557. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
  2558. break;
  2559. #endif
  2560. #ifdef CONFIG_B43_SSB
  2561. case B43_BUS_SSB:
  2562. gpiodev = b43_ssb_gpio_dev(dev);
  2563. if (gpiodev)
  2564. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2565. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2566. & ~mask) | set);
  2567. break;
  2568. #endif
  2569. }
  2570. return 0;
  2571. }
  2572. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2573. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2574. {
  2575. #ifdef CONFIG_B43_SSB
  2576. struct ssb_device *gpiodev;
  2577. #endif
  2578. switch (dev->dev->bus_type) {
  2579. #ifdef CONFIG_B43_BCMA
  2580. case B43_BUS_BCMA:
  2581. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
  2582. break;
  2583. #endif
  2584. #ifdef CONFIG_B43_SSB
  2585. case B43_BUS_SSB:
  2586. gpiodev = b43_ssb_gpio_dev(dev);
  2587. if (gpiodev)
  2588. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2589. break;
  2590. #endif
  2591. }
  2592. }
  2593. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2594. void b43_mac_enable(struct b43_wldev *dev)
  2595. {
  2596. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2597. u16 fwstate;
  2598. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2599. B43_SHM_SH_UCODESTAT);
  2600. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2601. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2602. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2603. "should be suspended, but current state is %u\n",
  2604. fwstate);
  2605. }
  2606. }
  2607. dev->mac_suspended--;
  2608. B43_WARN_ON(dev->mac_suspended < 0);
  2609. if (dev->mac_suspended == 0) {
  2610. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2611. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2612. B43_IRQ_MAC_SUSPENDED);
  2613. /* Commit writes */
  2614. b43_read32(dev, B43_MMIO_MACCTL);
  2615. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2616. b43_power_saving_ctl_bits(dev, 0);
  2617. }
  2618. }
  2619. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2620. void b43_mac_suspend(struct b43_wldev *dev)
  2621. {
  2622. int i;
  2623. u32 tmp;
  2624. might_sleep();
  2625. B43_WARN_ON(dev->mac_suspended < 0);
  2626. if (dev->mac_suspended == 0) {
  2627. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2628. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2629. /* force pci to flush the write */
  2630. b43_read32(dev, B43_MMIO_MACCTL);
  2631. for (i = 35; i; i--) {
  2632. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2633. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2634. goto out;
  2635. udelay(10);
  2636. }
  2637. /* Hm, it seems this will take some time. Use msleep(). */
  2638. for (i = 40; i; i--) {
  2639. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2640. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2641. goto out;
  2642. msleep(1);
  2643. }
  2644. b43err(dev->wl, "MAC suspend failed\n");
  2645. }
  2646. out:
  2647. dev->mac_suspended++;
  2648. }
  2649. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2650. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2651. {
  2652. u32 tmp;
  2653. switch (dev->dev->bus_type) {
  2654. #ifdef CONFIG_B43_BCMA
  2655. case B43_BUS_BCMA:
  2656. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2657. if (on)
  2658. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2659. else
  2660. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2661. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2662. break;
  2663. #endif
  2664. #ifdef CONFIG_B43_SSB
  2665. case B43_BUS_SSB:
  2666. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2667. if (on)
  2668. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2669. else
  2670. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2671. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2672. break;
  2673. #endif
  2674. }
  2675. }
  2676. /* brcms_b_switch_macfreq */
  2677. void b43_mac_switch_freq(struct b43_wldev *dev, u8 spurmode)
  2678. {
  2679. u16 chip_id = dev->dev->chip_id;
  2680. if (chip_id == BCMA_CHIP_ID_BCM4331) {
  2681. switch (spurmode) {
  2682. case 2: /* 168 Mhz: 2^26/168 = 0x61862 */
  2683. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x1862);
  2684. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2685. break;
  2686. case 1: /* 164 Mhz: 2^26/164 = 0x63e70 */
  2687. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x3e70);
  2688. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2689. break;
  2690. default: /* 160 Mhz: 2^26/160 = 0x66666 */
  2691. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x6666);
  2692. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2693. break;
  2694. }
  2695. } else if (chip_id == BCMA_CHIP_ID_BCM43131 ||
  2696. chip_id == BCMA_CHIP_ID_BCM43217 ||
  2697. chip_id == BCMA_CHIP_ID_BCM43222 ||
  2698. chip_id == BCMA_CHIP_ID_BCM43224 ||
  2699. chip_id == BCMA_CHIP_ID_BCM43225 ||
  2700. chip_id == BCMA_CHIP_ID_BCM43227 ||
  2701. chip_id == BCMA_CHIP_ID_BCM43228) {
  2702. switch (spurmode) {
  2703. case 2: /* 126 Mhz */
  2704. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x2082);
  2705. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2706. break;
  2707. case 1: /* 123 Mhz */
  2708. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x5341);
  2709. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2710. break;
  2711. default: /* 120 Mhz */
  2712. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x8889);
  2713. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2714. break;
  2715. }
  2716. } else if (dev->phy.type == B43_PHYTYPE_LCN) {
  2717. switch (spurmode) {
  2718. case 1: /* 82 Mhz */
  2719. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x7CE0);
  2720. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  2721. break;
  2722. default: /* 80 Mhz */
  2723. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0xCCCD);
  2724. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  2725. break;
  2726. }
  2727. }
  2728. }
  2729. static void b43_adjust_opmode(struct b43_wldev *dev)
  2730. {
  2731. struct b43_wl *wl = dev->wl;
  2732. u32 ctl;
  2733. u16 cfp_pretbtt;
  2734. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2735. /* Reset status to STA infrastructure mode. */
  2736. ctl &= ~B43_MACCTL_AP;
  2737. ctl &= ~B43_MACCTL_KEEP_CTL;
  2738. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2739. ctl &= ~B43_MACCTL_KEEP_BAD;
  2740. ctl &= ~B43_MACCTL_PROMISC;
  2741. ctl &= ~B43_MACCTL_BEACPROMISC;
  2742. ctl |= B43_MACCTL_INFRA;
  2743. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2744. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2745. ctl |= B43_MACCTL_AP;
  2746. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2747. ctl &= ~B43_MACCTL_INFRA;
  2748. if (wl->filter_flags & FIF_CONTROL)
  2749. ctl |= B43_MACCTL_KEEP_CTL;
  2750. if (wl->filter_flags & FIF_FCSFAIL)
  2751. ctl |= B43_MACCTL_KEEP_BAD;
  2752. if (wl->filter_flags & FIF_PLCPFAIL)
  2753. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2754. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2755. ctl |= B43_MACCTL_BEACPROMISC;
  2756. /* Workaround: On old hardware the HW-MAC-address-filter
  2757. * doesn't work properly, so always run promisc in filter
  2758. * it in software. */
  2759. if (dev->dev->core_rev <= 4)
  2760. ctl |= B43_MACCTL_PROMISC;
  2761. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2762. cfp_pretbtt = 2;
  2763. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2764. if (dev->dev->chip_id == 0x4306 &&
  2765. dev->dev->chip_rev == 3)
  2766. cfp_pretbtt = 100;
  2767. else
  2768. cfp_pretbtt = 50;
  2769. }
  2770. b43_write16(dev, 0x612, cfp_pretbtt);
  2771. /* FIXME: We don't currently implement the PMQ mechanism,
  2772. * so always disable it. If we want to implement PMQ,
  2773. * we need to enable it here (clear DISCPMQ) in AP mode.
  2774. */
  2775. if (0 /* ctl & B43_MACCTL_AP */)
  2776. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2777. else
  2778. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2779. }
  2780. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2781. {
  2782. u16 offset;
  2783. if (is_ofdm) {
  2784. offset = 0x480;
  2785. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2786. } else {
  2787. offset = 0x4C0;
  2788. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2789. }
  2790. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2791. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2792. }
  2793. static void b43_rate_memory_init(struct b43_wldev *dev)
  2794. {
  2795. switch (dev->phy.type) {
  2796. case B43_PHYTYPE_A:
  2797. case B43_PHYTYPE_G:
  2798. case B43_PHYTYPE_N:
  2799. case B43_PHYTYPE_LP:
  2800. case B43_PHYTYPE_HT:
  2801. case B43_PHYTYPE_LCN:
  2802. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2803. b43_rate_memory_write(dev, B43_OFDM_RATE_9MB, 1);
  2804. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2805. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2806. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2807. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2808. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2809. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2810. if (dev->phy.type == B43_PHYTYPE_A)
  2811. break;
  2812. /* fallthrough */
  2813. case B43_PHYTYPE_B:
  2814. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2815. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2816. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2817. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2818. break;
  2819. default:
  2820. B43_WARN_ON(1);
  2821. }
  2822. }
  2823. /* Set the default values for the PHY TX Control Words. */
  2824. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2825. {
  2826. u16 ctl = 0;
  2827. ctl |= B43_TXH_PHY_ENC_CCK;
  2828. ctl |= B43_TXH_PHY_ANT01AUTO;
  2829. ctl |= B43_TXH_PHY_TXPWR;
  2830. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2831. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2832. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2833. }
  2834. /* Set the TX-Antenna for management frames sent by firmware. */
  2835. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2836. {
  2837. u16 ant;
  2838. u16 tmp;
  2839. ant = b43_antenna_to_phyctl(antenna);
  2840. /* For ACK/CTS */
  2841. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2842. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2843. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2844. /* For Probe Resposes */
  2845. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2846. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2847. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2848. }
  2849. /* This is the opposite of b43_chip_init() */
  2850. static void b43_chip_exit(struct b43_wldev *dev)
  2851. {
  2852. b43_phy_exit(dev);
  2853. b43_gpio_cleanup(dev);
  2854. /* firmware is released later */
  2855. }
  2856. /* Initialize the chip
  2857. * http://bcm-specs.sipsolutions.net/ChipInit
  2858. */
  2859. static int b43_chip_init(struct b43_wldev *dev)
  2860. {
  2861. struct b43_phy *phy = &dev->phy;
  2862. int err;
  2863. u32 macctl;
  2864. u16 value16;
  2865. /* Initialize the MAC control */
  2866. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2867. if (dev->phy.gmode)
  2868. macctl |= B43_MACCTL_GMODE;
  2869. macctl |= B43_MACCTL_INFRA;
  2870. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2871. err = b43_upload_microcode(dev);
  2872. if (err)
  2873. goto out; /* firmware is released later */
  2874. err = b43_gpio_init(dev);
  2875. if (err)
  2876. goto out; /* firmware is released later */
  2877. err = b43_upload_initvals(dev);
  2878. if (err)
  2879. goto err_gpio_clean;
  2880. err = b43_upload_initvals_band(dev);
  2881. if (err)
  2882. goto err_gpio_clean;
  2883. /* Turn the Analog on and initialize the PHY. */
  2884. phy->ops->switch_analog(dev, 1);
  2885. err = b43_phy_init(dev);
  2886. if (err)
  2887. goto err_gpio_clean;
  2888. /* Disable Interference Mitigation. */
  2889. if (phy->ops->interf_mitigation)
  2890. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2891. /* Select the antennae */
  2892. if (phy->ops->set_rx_antenna)
  2893. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2894. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2895. if (phy->type == B43_PHYTYPE_B) {
  2896. value16 = b43_read16(dev, 0x005E);
  2897. value16 |= 0x0004;
  2898. b43_write16(dev, 0x005E, value16);
  2899. }
  2900. b43_write32(dev, 0x0100, 0x01000000);
  2901. if (dev->dev->core_rev < 5)
  2902. b43_write32(dev, 0x010C, 0x01000000);
  2903. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2904. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2905. /* Probe Response Timeout value */
  2906. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2907. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
  2908. /* Initially set the wireless operation mode. */
  2909. b43_adjust_opmode(dev);
  2910. if (dev->dev->core_rev < 3) {
  2911. b43_write16(dev, 0x060E, 0x0000);
  2912. b43_write16(dev, 0x0610, 0x8000);
  2913. b43_write16(dev, 0x0604, 0x0000);
  2914. b43_write16(dev, 0x0606, 0x0200);
  2915. } else {
  2916. b43_write32(dev, 0x0188, 0x80000000);
  2917. b43_write32(dev, 0x018C, 0x02000000);
  2918. }
  2919. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2920. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
  2921. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2922. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2923. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2924. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2925. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2926. b43_mac_phy_clock_set(dev, true);
  2927. switch (dev->dev->bus_type) {
  2928. #ifdef CONFIG_B43_BCMA
  2929. case B43_BUS_BCMA:
  2930. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2931. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2932. break;
  2933. #endif
  2934. #ifdef CONFIG_B43_SSB
  2935. case B43_BUS_SSB:
  2936. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2937. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2938. break;
  2939. #endif
  2940. }
  2941. err = 0;
  2942. b43dbg(dev->wl, "Chip initialized\n");
  2943. out:
  2944. return err;
  2945. err_gpio_clean:
  2946. b43_gpio_cleanup(dev);
  2947. return err;
  2948. }
  2949. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2950. {
  2951. const struct b43_phy_operations *ops = dev->phy.ops;
  2952. if (ops->pwork_60sec)
  2953. ops->pwork_60sec(dev);
  2954. /* Force check the TX power emission now. */
  2955. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2956. }
  2957. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2958. {
  2959. /* Update device statistics. */
  2960. b43_calculate_link_quality(dev);
  2961. }
  2962. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2963. {
  2964. struct b43_phy *phy = &dev->phy;
  2965. u16 wdr;
  2966. if (dev->fw.opensource) {
  2967. /* Check if the firmware is still alive.
  2968. * It will reset the watchdog counter to 0 in its idle loop. */
  2969. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2970. if (unlikely(wdr)) {
  2971. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2972. b43_controller_restart(dev, "Firmware watchdog");
  2973. return;
  2974. } else {
  2975. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2976. B43_WATCHDOG_REG, 1);
  2977. }
  2978. }
  2979. if (phy->ops->pwork_15sec)
  2980. phy->ops->pwork_15sec(dev);
  2981. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2982. wmb();
  2983. #if B43_DEBUG
  2984. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2985. unsigned int i;
  2986. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2987. dev->irq_count / 15,
  2988. dev->tx_count / 15,
  2989. dev->rx_count / 15);
  2990. dev->irq_count = 0;
  2991. dev->tx_count = 0;
  2992. dev->rx_count = 0;
  2993. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2994. if (dev->irq_bit_count[i]) {
  2995. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2996. dev->irq_bit_count[i] / 15, i, (1 << i));
  2997. dev->irq_bit_count[i] = 0;
  2998. }
  2999. }
  3000. }
  3001. #endif
  3002. }
  3003. static void do_periodic_work(struct b43_wldev *dev)
  3004. {
  3005. unsigned int state;
  3006. state = dev->periodic_state;
  3007. if (state % 4 == 0)
  3008. b43_periodic_every60sec(dev);
  3009. if (state % 2 == 0)
  3010. b43_periodic_every30sec(dev);
  3011. b43_periodic_every15sec(dev);
  3012. }
  3013. /* Periodic work locking policy:
  3014. * The whole periodic work handler is protected by
  3015. * wl->mutex. If another lock is needed somewhere in the
  3016. * pwork callchain, it's acquired in-place, where it's needed.
  3017. */
  3018. static void b43_periodic_work_handler(struct work_struct *work)
  3019. {
  3020. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  3021. periodic_work.work);
  3022. struct b43_wl *wl = dev->wl;
  3023. unsigned long delay;
  3024. mutex_lock(&wl->mutex);
  3025. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  3026. goto out;
  3027. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  3028. goto out_requeue;
  3029. do_periodic_work(dev);
  3030. dev->periodic_state++;
  3031. out_requeue:
  3032. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  3033. delay = msecs_to_jiffies(50);
  3034. else
  3035. delay = round_jiffies_relative(HZ * 15);
  3036. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  3037. out:
  3038. mutex_unlock(&wl->mutex);
  3039. }
  3040. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  3041. {
  3042. struct delayed_work *work = &dev->periodic_work;
  3043. dev->periodic_state = 0;
  3044. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  3045. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  3046. }
  3047. /* Check if communication with the device works correctly. */
  3048. static int b43_validate_chipaccess(struct b43_wldev *dev)
  3049. {
  3050. u32 v, backup0, backup4;
  3051. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  3052. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  3053. /* Check for read/write and endianness problems. */
  3054. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  3055. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  3056. goto error;
  3057. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  3058. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  3059. goto error;
  3060. /* Check if unaligned 32bit SHM_SHARED access works properly.
  3061. * However, don't bail out on failure, because it's noncritical. */
  3062. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  3063. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  3064. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  3065. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  3066. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  3067. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  3068. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  3069. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  3070. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  3071. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  3072. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  3073. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  3074. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  3075. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  3076. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  3077. /* The 32bit register shadows the two 16bit registers
  3078. * with update sideeffects. Validate this. */
  3079. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  3080. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  3081. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  3082. goto error;
  3083. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  3084. goto error;
  3085. }
  3086. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  3087. v = b43_read32(dev, B43_MMIO_MACCTL);
  3088. v |= B43_MACCTL_GMODE;
  3089. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  3090. goto error;
  3091. return 0;
  3092. error:
  3093. b43err(dev->wl, "Failed to validate the chipaccess\n");
  3094. return -ENODEV;
  3095. }
  3096. static void b43_security_init(struct b43_wldev *dev)
  3097. {
  3098. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  3099. /* KTP is a word address, but we address SHM bytewise.
  3100. * So multiply by two.
  3101. */
  3102. dev->ktp *= 2;
  3103. /* Number of RCMTA address slots */
  3104. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  3105. /* Clear the key memory. */
  3106. b43_clear_keys(dev);
  3107. }
  3108. #ifdef CONFIG_B43_HWRNG
  3109. static int b43_rng_read(struct hwrng *rng, u32 *data)
  3110. {
  3111. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  3112. struct b43_wldev *dev;
  3113. int count = -ENODEV;
  3114. mutex_lock(&wl->mutex);
  3115. dev = wl->current_dev;
  3116. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3117. *data = b43_read16(dev, B43_MMIO_RNG);
  3118. count = sizeof(u16);
  3119. }
  3120. mutex_unlock(&wl->mutex);
  3121. return count;
  3122. }
  3123. #endif /* CONFIG_B43_HWRNG */
  3124. static void b43_rng_exit(struct b43_wl *wl)
  3125. {
  3126. #ifdef CONFIG_B43_HWRNG
  3127. if (wl->rng_initialized)
  3128. hwrng_unregister(&wl->rng);
  3129. #endif /* CONFIG_B43_HWRNG */
  3130. }
  3131. static int b43_rng_init(struct b43_wl *wl)
  3132. {
  3133. int err = 0;
  3134. #ifdef CONFIG_B43_HWRNG
  3135. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  3136. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  3137. wl->rng.name = wl->rng_name;
  3138. wl->rng.data_read = b43_rng_read;
  3139. wl->rng.priv = (unsigned long)wl;
  3140. wl->rng_initialized = true;
  3141. err = hwrng_register(&wl->rng);
  3142. if (err) {
  3143. wl->rng_initialized = false;
  3144. b43err(wl, "Failed to register the random "
  3145. "number generator (%d)\n", err);
  3146. }
  3147. #endif /* CONFIG_B43_HWRNG */
  3148. return err;
  3149. }
  3150. static void b43_tx_work(struct work_struct *work)
  3151. {
  3152. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  3153. struct b43_wldev *dev;
  3154. struct sk_buff *skb;
  3155. int queue_num;
  3156. int err = 0;
  3157. mutex_lock(&wl->mutex);
  3158. dev = wl->current_dev;
  3159. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  3160. mutex_unlock(&wl->mutex);
  3161. return;
  3162. }
  3163. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3164. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3165. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3166. if (b43_using_pio_transfers(dev))
  3167. err = b43_pio_tx(dev, skb);
  3168. else
  3169. err = b43_dma_tx(dev, skb);
  3170. if (err == -ENOSPC) {
  3171. wl->tx_queue_stopped[queue_num] = 1;
  3172. ieee80211_stop_queue(wl->hw, queue_num);
  3173. skb_queue_head(&wl->tx_queue[queue_num], skb);
  3174. break;
  3175. }
  3176. if (unlikely(err))
  3177. ieee80211_free_txskb(wl->hw, skb);
  3178. err = 0;
  3179. }
  3180. if (!err)
  3181. wl->tx_queue_stopped[queue_num] = 0;
  3182. }
  3183. #if B43_DEBUG
  3184. dev->tx_count++;
  3185. #endif
  3186. mutex_unlock(&wl->mutex);
  3187. }
  3188. static void b43_op_tx(struct ieee80211_hw *hw,
  3189. struct ieee80211_tx_control *control,
  3190. struct sk_buff *skb)
  3191. {
  3192. struct b43_wl *wl = hw_to_b43_wl(hw);
  3193. if (unlikely(skb->len < 2 + 2 + 6)) {
  3194. /* Too short, this can't be a valid frame. */
  3195. ieee80211_free_txskb(hw, skb);
  3196. return;
  3197. }
  3198. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  3199. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  3200. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3201. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3202. } else {
  3203. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3204. }
  3205. }
  3206. static void b43_qos_params_upload(struct b43_wldev *dev,
  3207. const struct ieee80211_tx_queue_params *p,
  3208. u16 shm_offset)
  3209. {
  3210. u16 params[B43_NR_QOSPARAMS];
  3211. int bslots, tmp;
  3212. unsigned int i;
  3213. if (!dev->qos_enabled)
  3214. return;
  3215. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3216. memset(&params, 0, sizeof(params));
  3217. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3218. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3219. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3220. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3221. params[B43_QOSPARAM_AIFS] = p->aifs;
  3222. params[B43_QOSPARAM_BSLOTS] = bslots;
  3223. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3224. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3225. if (i == B43_QOSPARAM_STATUS) {
  3226. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3227. shm_offset + (i * 2));
  3228. /* Mark the parameters as updated. */
  3229. tmp |= 0x100;
  3230. b43_shm_write16(dev, B43_SHM_SHARED,
  3231. shm_offset + (i * 2),
  3232. tmp);
  3233. } else {
  3234. b43_shm_write16(dev, B43_SHM_SHARED,
  3235. shm_offset + (i * 2),
  3236. params[i]);
  3237. }
  3238. }
  3239. }
  3240. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3241. static const u16 b43_qos_shm_offsets[] = {
  3242. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3243. [0] = B43_QOS_VOICE,
  3244. [1] = B43_QOS_VIDEO,
  3245. [2] = B43_QOS_BESTEFFORT,
  3246. [3] = B43_QOS_BACKGROUND,
  3247. };
  3248. /* Update all QOS parameters in hardware. */
  3249. static void b43_qos_upload_all(struct b43_wldev *dev)
  3250. {
  3251. struct b43_wl *wl = dev->wl;
  3252. struct b43_qos_params *params;
  3253. unsigned int i;
  3254. if (!dev->qos_enabled)
  3255. return;
  3256. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3257. ARRAY_SIZE(wl->qos_params));
  3258. b43_mac_suspend(dev);
  3259. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3260. params = &(wl->qos_params[i]);
  3261. b43_qos_params_upload(dev, &(params->p),
  3262. b43_qos_shm_offsets[i]);
  3263. }
  3264. b43_mac_enable(dev);
  3265. }
  3266. static void b43_qos_clear(struct b43_wl *wl)
  3267. {
  3268. struct b43_qos_params *params;
  3269. unsigned int i;
  3270. /* Initialize QoS parameters to sane defaults. */
  3271. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3272. ARRAY_SIZE(wl->qos_params));
  3273. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3274. params = &(wl->qos_params[i]);
  3275. switch (b43_qos_shm_offsets[i]) {
  3276. case B43_QOS_VOICE:
  3277. params->p.txop = 0;
  3278. params->p.aifs = 2;
  3279. params->p.cw_min = 0x0001;
  3280. params->p.cw_max = 0x0001;
  3281. break;
  3282. case B43_QOS_VIDEO:
  3283. params->p.txop = 0;
  3284. params->p.aifs = 2;
  3285. params->p.cw_min = 0x0001;
  3286. params->p.cw_max = 0x0001;
  3287. break;
  3288. case B43_QOS_BESTEFFORT:
  3289. params->p.txop = 0;
  3290. params->p.aifs = 3;
  3291. params->p.cw_min = 0x0001;
  3292. params->p.cw_max = 0x03FF;
  3293. break;
  3294. case B43_QOS_BACKGROUND:
  3295. params->p.txop = 0;
  3296. params->p.aifs = 7;
  3297. params->p.cw_min = 0x0001;
  3298. params->p.cw_max = 0x03FF;
  3299. break;
  3300. default:
  3301. B43_WARN_ON(1);
  3302. }
  3303. }
  3304. }
  3305. /* Initialize the core's QOS capabilities */
  3306. static void b43_qos_init(struct b43_wldev *dev)
  3307. {
  3308. if (!dev->qos_enabled) {
  3309. /* Disable QOS support. */
  3310. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3311. b43_write16(dev, B43_MMIO_IFSCTL,
  3312. b43_read16(dev, B43_MMIO_IFSCTL)
  3313. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3314. b43dbg(dev->wl, "QoS disabled\n");
  3315. return;
  3316. }
  3317. /* Upload the current QOS parameters. */
  3318. b43_qos_upload_all(dev);
  3319. /* Enable QOS support. */
  3320. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3321. b43_write16(dev, B43_MMIO_IFSCTL,
  3322. b43_read16(dev, B43_MMIO_IFSCTL)
  3323. | B43_MMIO_IFSCTL_USE_EDCF);
  3324. b43dbg(dev->wl, "QoS enabled\n");
  3325. }
  3326. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3327. struct ieee80211_vif *vif, u16 _queue,
  3328. const struct ieee80211_tx_queue_params *params)
  3329. {
  3330. struct b43_wl *wl = hw_to_b43_wl(hw);
  3331. struct b43_wldev *dev;
  3332. unsigned int queue = (unsigned int)_queue;
  3333. int err = -ENODEV;
  3334. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3335. /* Queue not available or don't support setting
  3336. * params on this queue. Return success to not
  3337. * confuse mac80211. */
  3338. return 0;
  3339. }
  3340. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3341. ARRAY_SIZE(wl->qos_params));
  3342. mutex_lock(&wl->mutex);
  3343. dev = wl->current_dev;
  3344. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3345. goto out_unlock;
  3346. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3347. b43_mac_suspend(dev);
  3348. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3349. b43_qos_shm_offsets[queue]);
  3350. b43_mac_enable(dev);
  3351. err = 0;
  3352. out_unlock:
  3353. mutex_unlock(&wl->mutex);
  3354. return err;
  3355. }
  3356. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3357. struct ieee80211_low_level_stats *stats)
  3358. {
  3359. struct b43_wl *wl = hw_to_b43_wl(hw);
  3360. mutex_lock(&wl->mutex);
  3361. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3362. mutex_unlock(&wl->mutex);
  3363. return 0;
  3364. }
  3365. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3366. {
  3367. struct b43_wl *wl = hw_to_b43_wl(hw);
  3368. struct b43_wldev *dev;
  3369. u64 tsf;
  3370. mutex_lock(&wl->mutex);
  3371. dev = wl->current_dev;
  3372. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3373. b43_tsf_read(dev, &tsf);
  3374. else
  3375. tsf = 0;
  3376. mutex_unlock(&wl->mutex);
  3377. return tsf;
  3378. }
  3379. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3380. struct ieee80211_vif *vif, u64 tsf)
  3381. {
  3382. struct b43_wl *wl = hw_to_b43_wl(hw);
  3383. struct b43_wldev *dev;
  3384. mutex_lock(&wl->mutex);
  3385. dev = wl->current_dev;
  3386. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3387. b43_tsf_write(dev, tsf);
  3388. mutex_unlock(&wl->mutex);
  3389. }
  3390. static const char *band_to_string(enum ieee80211_band band)
  3391. {
  3392. switch (band) {
  3393. case IEEE80211_BAND_5GHZ:
  3394. return "5";
  3395. case IEEE80211_BAND_2GHZ:
  3396. return "2.4";
  3397. default:
  3398. break;
  3399. }
  3400. B43_WARN_ON(1);
  3401. return "";
  3402. }
  3403. /* Expects wl->mutex locked */
  3404. static int b43_switch_band(struct b43_wldev *dev,
  3405. struct ieee80211_channel *chan)
  3406. {
  3407. struct b43_phy *phy = &dev->phy;
  3408. bool gmode;
  3409. u32 tmp;
  3410. switch (chan->band) {
  3411. case IEEE80211_BAND_5GHZ:
  3412. gmode = false;
  3413. break;
  3414. case IEEE80211_BAND_2GHZ:
  3415. gmode = true;
  3416. break;
  3417. default:
  3418. B43_WARN_ON(1);
  3419. return -EINVAL;
  3420. }
  3421. if (!((gmode && phy->supports_2ghz) ||
  3422. (!gmode && phy->supports_5ghz))) {
  3423. b43err(dev->wl, "This device doesn't support %s-GHz band\n",
  3424. band_to_string(chan->band));
  3425. return -ENODEV;
  3426. }
  3427. if (!!phy->gmode == !!gmode) {
  3428. /* This device is already running. */
  3429. return 0;
  3430. }
  3431. b43dbg(dev->wl, "Switching to %s GHz band\n",
  3432. band_to_string(chan->band));
  3433. /* Some new devices don't need disabling radio for band switching */
  3434. if (!(phy->type == B43_PHYTYPE_N && phy->rev >= 3))
  3435. b43_software_rfkill(dev, true);
  3436. phy->gmode = gmode;
  3437. b43_phy_put_into_reset(dev);
  3438. switch (dev->dev->bus_type) {
  3439. #ifdef CONFIG_B43_BCMA
  3440. case B43_BUS_BCMA:
  3441. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  3442. if (gmode)
  3443. tmp |= B43_BCMA_IOCTL_GMODE;
  3444. else
  3445. tmp &= ~B43_BCMA_IOCTL_GMODE;
  3446. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  3447. break;
  3448. #endif
  3449. #ifdef CONFIG_B43_SSB
  3450. case B43_BUS_SSB:
  3451. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3452. if (gmode)
  3453. tmp |= B43_TMSLOW_GMODE;
  3454. else
  3455. tmp &= ~B43_TMSLOW_GMODE;
  3456. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3457. break;
  3458. #endif
  3459. }
  3460. b43_phy_take_out_of_reset(dev);
  3461. b43_upload_initvals_band(dev);
  3462. b43_phy_init(dev);
  3463. return 0;
  3464. }
  3465. static void b43_set_beacon_listen_interval(struct b43_wldev *dev, u16 interval)
  3466. {
  3467. interval = min_t(u16, interval, (u16)0xFF);
  3468. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BCN_LI, interval);
  3469. }
  3470. /* Write the short and long frame retry limit values. */
  3471. static void b43_set_retry_limits(struct b43_wldev *dev,
  3472. unsigned int short_retry,
  3473. unsigned int long_retry)
  3474. {
  3475. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3476. * the chip-internal counter. */
  3477. short_retry = min(short_retry, (unsigned int)0xF);
  3478. long_retry = min(long_retry, (unsigned int)0xF);
  3479. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3480. short_retry);
  3481. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3482. long_retry);
  3483. }
  3484. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3485. {
  3486. struct b43_wl *wl = hw_to_b43_wl(hw);
  3487. struct b43_wldev *dev = wl->current_dev;
  3488. struct b43_phy *phy = &dev->phy;
  3489. struct ieee80211_conf *conf = &hw->conf;
  3490. int antenna;
  3491. int err = 0;
  3492. mutex_lock(&wl->mutex);
  3493. b43_mac_suspend(dev);
  3494. if (changed & IEEE80211_CONF_CHANGE_LISTEN_INTERVAL)
  3495. b43_set_beacon_listen_interval(dev, conf->listen_interval);
  3496. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  3497. phy->chandef = &conf->chandef;
  3498. phy->channel = conf->chandef.chan->hw_value;
  3499. /* Switch the band (if necessary). */
  3500. err = b43_switch_band(dev, conf->chandef.chan);
  3501. if (err)
  3502. goto out_mac_enable;
  3503. /* Switch to the requested channel.
  3504. * The firmware takes care of races with the TX handler.
  3505. */
  3506. b43_switch_channel(dev, phy->channel);
  3507. }
  3508. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3509. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3510. conf->long_frame_max_tx_count);
  3511. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3512. if (!changed)
  3513. goto out_mac_enable;
  3514. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3515. /* Adjust the desired TX power level. */
  3516. if (conf->power_level != 0) {
  3517. if (conf->power_level != phy->desired_txpower) {
  3518. phy->desired_txpower = conf->power_level;
  3519. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3520. B43_TXPWR_IGNORE_TSSI);
  3521. }
  3522. }
  3523. /* Antennas for RX and management frame TX. */
  3524. antenna = B43_ANTENNA_DEFAULT;
  3525. b43_mgmtframe_txantenna(dev, antenna);
  3526. antenna = B43_ANTENNA_DEFAULT;
  3527. if (phy->ops->set_rx_antenna)
  3528. phy->ops->set_rx_antenna(dev, antenna);
  3529. if (wl->radio_enabled != phy->radio_on) {
  3530. if (wl->radio_enabled) {
  3531. b43_software_rfkill(dev, false);
  3532. b43info(dev->wl, "Radio turned on by software\n");
  3533. if (!dev->radio_hw_enable) {
  3534. b43info(dev->wl, "The hardware RF-kill button "
  3535. "still turns the radio physically off. "
  3536. "Press the button to turn it on.\n");
  3537. }
  3538. } else {
  3539. b43_software_rfkill(dev, true);
  3540. b43info(dev->wl, "Radio turned off by software\n");
  3541. }
  3542. }
  3543. out_mac_enable:
  3544. b43_mac_enable(dev);
  3545. mutex_unlock(&wl->mutex);
  3546. return err;
  3547. }
  3548. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3549. {
  3550. struct ieee80211_supported_band *sband =
  3551. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3552. struct ieee80211_rate *rate;
  3553. int i;
  3554. u16 basic, direct, offset, basic_offset, rateptr;
  3555. for (i = 0; i < sband->n_bitrates; i++) {
  3556. rate = &sband->bitrates[i];
  3557. if (b43_is_cck_rate(rate->hw_value)) {
  3558. direct = B43_SHM_SH_CCKDIRECT;
  3559. basic = B43_SHM_SH_CCKBASIC;
  3560. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3561. offset &= 0xF;
  3562. } else {
  3563. direct = B43_SHM_SH_OFDMDIRECT;
  3564. basic = B43_SHM_SH_OFDMBASIC;
  3565. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3566. offset &= 0xF;
  3567. }
  3568. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3569. if (b43_is_cck_rate(rate->hw_value)) {
  3570. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3571. basic_offset &= 0xF;
  3572. } else {
  3573. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3574. basic_offset &= 0xF;
  3575. }
  3576. /*
  3577. * Get the pointer that we need to point to
  3578. * from the direct map
  3579. */
  3580. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3581. direct + 2 * basic_offset);
  3582. /* and write it to the basic map */
  3583. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3584. rateptr);
  3585. }
  3586. }
  3587. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3588. struct ieee80211_vif *vif,
  3589. struct ieee80211_bss_conf *conf,
  3590. u32 changed)
  3591. {
  3592. struct b43_wl *wl = hw_to_b43_wl(hw);
  3593. struct b43_wldev *dev;
  3594. mutex_lock(&wl->mutex);
  3595. dev = wl->current_dev;
  3596. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3597. goto out_unlock_mutex;
  3598. B43_WARN_ON(wl->vif != vif);
  3599. if (changed & BSS_CHANGED_BSSID) {
  3600. if (conf->bssid)
  3601. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3602. else
  3603. eth_zero_addr(wl->bssid);
  3604. }
  3605. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3606. if (changed & BSS_CHANGED_BEACON &&
  3607. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3608. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3609. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3610. b43_update_templates(wl);
  3611. if (changed & BSS_CHANGED_BSSID)
  3612. b43_write_mac_bssid_templates(dev);
  3613. }
  3614. b43_mac_suspend(dev);
  3615. /* Update templates for AP/mesh mode. */
  3616. if (changed & BSS_CHANGED_BEACON_INT &&
  3617. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3618. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3619. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3620. conf->beacon_int)
  3621. b43_set_beacon_int(dev, conf->beacon_int);
  3622. if (changed & BSS_CHANGED_BASIC_RATES)
  3623. b43_update_basic_rates(dev, conf->basic_rates);
  3624. if (changed & BSS_CHANGED_ERP_SLOT) {
  3625. if (conf->use_short_slot)
  3626. b43_short_slot_timing_enable(dev);
  3627. else
  3628. b43_short_slot_timing_disable(dev);
  3629. }
  3630. b43_mac_enable(dev);
  3631. out_unlock_mutex:
  3632. mutex_unlock(&wl->mutex);
  3633. }
  3634. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3635. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3636. struct ieee80211_key_conf *key)
  3637. {
  3638. struct b43_wl *wl = hw_to_b43_wl(hw);
  3639. struct b43_wldev *dev;
  3640. u8 algorithm;
  3641. u8 index;
  3642. int err;
  3643. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3644. if (modparam_nohwcrypt)
  3645. return -ENOSPC; /* User disabled HW-crypto */
  3646. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  3647. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  3648. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  3649. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  3650. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  3651. /*
  3652. * For now, disable hw crypto for the RSN IBSS group keys. This
  3653. * could be optimized in the future, but until that gets
  3654. * implemented, use of software crypto for group addressed
  3655. * frames is a acceptable to allow RSN IBSS to be used.
  3656. */
  3657. return -EOPNOTSUPP;
  3658. }
  3659. mutex_lock(&wl->mutex);
  3660. dev = wl->current_dev;
  3661. err = -ENODEV;
  3662. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3663. goto out_unlock;
  3664. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3665. /* We don't have firmware for the crypto engine.
  3666. * Must use software-crypto. */
  3667. err = -EOPNOTSUPP;
  3668. goto out_unlock;
  3669. }
  3670. err = -EINVAL;
  3671. switch (key->cipher) {
  3672. case WLAN_CIPHER_SUITE_WEP40:
  3673. algorithm = B43_SEC_ALGO_WEP40;
  3674. break;
  3675. case WLAN_CIPHER_SUITE_WEP104:
  3676. algorithm = B43_SEC_ALGO_WEP104;
  3677. break;
  3678. case WLAN_CIPHER_SUITE_TKIP:
  3679. algorithm = B43_SEC_ALGO_TKIP;
  3680. break;
  3681. case WLAN_CIPHER_SUITE_CCMP:
  3682. algorithm = B43_SEC_ALGO_AES;
  3683. break;
  3684. default:
  3685. B43_WARN_ON(1);
  3686. goto out_unlock;
  3687. }
  3688. index = (u8) (key->keyidx);
  3689. if (index > 3)
  3690. goto out_unlock;
  3691. switch (cmd) {
  3692. case SET_KEY:
  3693. if (algorithm == B43_SEC_ALGO_TKIP &&
  3694. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3695. !modparam_hwtkip)) {
  3696. /* We support only pairwise key */
  3697. err = -EOPNOTSUPP;
  3698. goto out_unlock;
  3699. }
  3700. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3701. if (WARN_ON(!sta)) {
  3702. err = -EOPNOTSUPP;
  3703. goto out_unlock;
  3704. }
  3705. /* Pairwise key with an assigned MAC address. */
  3706. err = b43_key_write(dev, -1, algorithm,
  3707. key->key, key->keylen,
  3708. sta->addr, key);
  3709. } else {
  3710. /* Group key */
  3711. err = b43_key_write(dev, index, algorithm,
  3712. key->key, key->keylen, NULL, key);
  3713. }
  3714. if (err)
  3715. goto out_unlock;
  3716. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3717. algorithm == B43_SEC_ALGO_WEP104) {
  3718. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3719. } else {
  3720. b43_hf_write(dev,
  3721. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3722. }
  3723. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3724. if (algorithm == B43_SEC_ALGO_TKIP)
  3725. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3726. break;
  3727. case DISABLE_KEY: {
  3728. err = b43_key_clear(dev, key->hw_key_idx);
  3729. if (err)
  3730. goto out_unlock;
  3731. break;
  3732. }
  3733. default:
  3734. B43_WARN_ON(1);
  3735. }
  3736. out_unlock:
  3737. if (!err) {
  3738. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3739. "mac: %pM\n",
  3740. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3741. sta ? sta->addr : bcast_addr);
  3742. b43_dump_keymemory(dev);
  3743. }
  3744. mutex_unlock(&wl->mutex);
  3745. return err;
  3746. }
  3747. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3748. unsigned int changed, unsigned int *fflags,
  3749. u64 multicast)
  3750. {
  3751. struct b43_wl *wl = hw_to_b43_wl(hw);
  3752. struct b43_wldev *dev;
  3753. mutex_lock(&wl->mutex);
  3754. dev = wl->current_dev;
  3755. if (!dev) {
  3756. *fflags = 0;
  3757. goto out_unlock;
  3758. }
  3759. *fflags &= FIF_ALLMULTI |
  3760. FIF_FCSFAIL |
  3761. FIF_PLCPFAIL |
  3762. FIF_CONTROL |
  3763. FIF_OTHER_BSS |
  3764. FIF_BCN_PRBRESP_PROMISC;
  3765. changed &= FIF_ALLMULTI |
  3766. FIF_FCSFAIL |
  3767. FIF_PLCPFAIL |
  3768. FIF_CONTROL |
  3769. FIF_OTHER_BSS |
  3770. FIF_BCN_PRBRESP_PROMISC;
  3771. wl->filter_flags = *fflags;
  3772. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3773. b43_adjust_opmode(dev);
  3774. out_unlock:
  3775. mutex_unlock(&wl->mutex);
  3776. }
  3777. /* Locking: wl->mutex
  3778. * Returns the current dev. This might be different from the passed in dev,
  3779. * because the core might be gone away while we unlocked the mutex. */
  3780. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3781. {
  3782. struct b43_wl *wl;
  3783. struct b43_wldev *orig_dev;
  3784. u32 mask;
  3785. int queue_num;
  3786. if (!dev)
  3787. return NULL;
  3788. wl = dev->wl;
  3789. redo:
  3790. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3791. return dev;
  3792. /* Cancel work. Unlock to avoid deadlocks. */
  3793. mutex_unlock(&wl->mutex);
  3794. cancel_delayed_work_sync(&dev->periodic_work);
  3795. cancel_work_sync(&wl->tx_work);
  3796. b43_leds_stop(dev);
  3797. mutex_lock(&wl->mutex);
  3798. dev = wl->current_dev;
  3799. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3800. /* Whoops, aliens ate up the device while we were unlocked. */
  3801. return dev;
  3802. }
  3803. /* Disable interrupts on the device. */
  3804. b43_set_status(dev, B43_STAT_INITIALIZED);
  3805. if (b43_bus_host_is_sdio(dev->dev)) {
  3806. /* wl->mutex is locked. That is enough. */
  3807. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3808. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3809. } else {
  3810. spin_lock_irq(&wl->hardirq_lock);
  3811. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3812. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3813. spin_unlock_irq(&wl->hardirq_lock);
  3814. }
  3815. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3816. orig_dev = dev;
  3817. mutex_unlock(&wl->mutex);
  3818. if (b43_bus_host_is_sdio(dev->dev)) {
  3819. b43_sdio_free_irq(dev);
  3820. } else {
  3821. synchronize_irq(dev->dev->irq);
  3822. free_irq(dev->dev->irq, dev);
  3823. }
  3824. mutex_lock(&wl->mutex);
  3825. dev = wl->current_dev;
  3826. if (!dev)
  3827. return dev;
  3828. if (dev != orig_dev) {
  3829. if (b43_status(dev) >= B43_STAT_STARTED)
  3830. goto redo;
  3831. return dev;
  3832. }
  3833. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3834. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3835. /* Drain all TX queues. */
  3836. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3837. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3838. struct sk_buff *skb;
  3839. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3840. ieee80211_free_txskb(wl->hw, skb);
  3841. }
  3842. }
  3843. b43_mac_suspend(dev);
  3844. b43_leds_exit(dev);
  3845. b43dbg(wl, "Wireless interface stopped\n");
  3846. return dev;
  3847. }
  3848. /* Locking: wl->mutex */
  3849. static int b43_wireless_core_start(struct b43_wldev *dev)
  3850. {
  3851. int err;
  3852. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3853. drain_txstatus_queue(dev);
  3854. if (b43_bus_host_is_sdio(dev->dev)) {
  3855. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3856. if (err) {
  3857. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3858. goto out;
  3859. }
  3860. } else {
  3861. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3862. b43_interrupt_thread_handler,
  3863. IRQF_SHARED, KBUILD_MODNAME, dev);
  3864. if (err) {
  3865. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3866. dev->dev->irq);
  3867. goto out;
  3868. }
  3869. }
  3870. /* We are ready to run. */
  3871. ieee80211_wake_queues(dev->wl->hw);
  3872. b43_set_status(dev, B43_STAT_STARTED);
  3873. /* Start data flow (TX/RX). */
  3874. b43_mac_enable(dev);
  3875. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3876. /* Start maintenance work */
  3877. b43_periodic_tasks_setup(dev);
  3878. b43_leds_init(dev);
  3879. b43dbg(dev->wl, "Wireless interface started\n");
  3880. out:
  3881. return err;
  3882. }
  3883. static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
  3884. {
  3885. switch (phy_type) {
  3886. case B43_PHYTYPE_A:
  3887. return "A";
  3888. case B43_PHYTYPE_B:
  3889. return "B";
  3890. case B43_PHYTYPE_G:
  3891. return "G";
  3892. case B43_PHYTYPE_N:
  3893. return "N";
  3894. case B43_PHYTYPE_LP:
  3895. return "LP";
  3896. case B43_PHYTYPE_SSLPN:
  3897. return "SSLPN";
  3898. case B43_PHYTYPE_HT:
  3899. return "HT";
  3900. case B43_PHYTYPE_LCN:
  3901. return "LCN";
  3902. case B43_PHYTYPE_LCNXN:
  3903. return "LCNXN";
  3904. case B43_PHYTYPE_LCN40:
  3905. return "LCN40";
  3906. case B43_PHYTYPE_AC:
  3907. return "AC";
  3908. }
  3909. return "UNKNOWN";
  3910. }
  3911. /* Get PHY and RADIO versioning numbers */
  3912. static int b43_phy_versioning(struct b43_wldev *dev)
  3913. {
  3914. struct b43_phy *phy = &dev->phy;
  3915. const u8 core_rev = dev->dev->core_rev;
  3916. u32 tmp;
  3917. u8 analog_type;
  3918. u8 phy_type;
  3919. u8 phy_rev;
  3920. u16 radio_manuf;
  3921. u16 radio_id;
  3922. u16 radio_rev;
  3923. u8 radio_ver;
  3924. int unsupported = 0;
  3925. /* Get PHY versioning */
  3926. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3927. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3928. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3929. phy_rev = (tmp & B43_PHYVER_VERSION);
  3930. /* LCNXN is continuation of N which run out of revisions */
  3931. if (phy_type == B43_PHYTYPE_LCNXN) {
  3932. phy_type = B43_PHYTYPE_N;
  3933. phy_rev += 16;
  3934. }
  3935. switch (phy_type) {
  3936. #ifdef CONFIG_B43_PHY_G
  3937. case B43_PHYTYPE_G:
  3938. if (phy_rev > 9)
  3939. unsupported = 1;
  3940. break;
  3941. #endif
  3942. #ifdef CONFIG_B43_PHY_N
  3943. case B43_PHYTYPE_N:
  3944. if (phy_rev >= 19)
  3945. unsupported = 1;
  3946. break;
  3947. #endif
  3948. #ifdef CONFIG_B43_PHY_LP
  3949. case B43_PHYTYPE_LP:
  3950. if (phy_rev > 2)
  3951. unsupported = 1;
  3952. break;
  3953. #endif
  3954. #ifdef CONFIG_B43_PHY_HT
  3955. case B43_PHYTYPE_HT:
  3956. if (phy_rev > 1)
  3957. unsupported = 1;
  3958. break;
  3959. #endif
  3960. #ifdef CONFIG_B43_PHY_LCN
  3961. case B43_PHYTYPE_LCN:
  3962. if (phy_rev > 1)
  3963. unsupported = 1;
  3964. break;
  3965. #endif
  3966. #ifdef CONFIG_B43_PHY_AC
  3967. case B43_PHYTYPE_AC:
  3968. if (phy_rev > 1)
  3969. unsupported = 1;
  3970. break;
  3971. #endif
  3972. default:
  3973. unsupported = 1;
  3974. }
  3975. if (unsupported) {
  3976. b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
  3977. analog_type, phy_type, b43_phy_name(dev, phy_type),
  3978. phy_rev);
  3979. return -EOPNOTSUPP;
  3980. }
  3981. b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
  3982. analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
  3983. /* Get RADIO versioning */
  3984. if (core_rev == 40 || core_rev == 42) {
  3985. radio_manuf = 0x17F;
  3986. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, 0);
  3987. radio_rev = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3988. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, 1);
  3989. radio_id = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3990. radio_ver = 0; /* Is there version somewhere? */
  3991. } else if (core_rev >= 24) {
  3992. u16 radio24[3];
  3993. for (tmp = 0; tmp < 3; tmp++) {
  3994. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3995. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3996. }
  3997. radio_manuf = 0x17F;
  3998. radio_id = (radio24[2] << 8) | radio24[1];
  3999. radio_rev = (radio24[0] & 0xF);
  4000. radio_ver = (radio24[0] & 0xF0) >> 4;
  4001. } else {
  4002. if (dev->dev->chip_id == 0x4317) {
  4003. if (dev->dev->chip_rev == 0)
  4004. tmp = 0x3205017F;
  4005. else if (dev->dev->chip_rev == 1)
  4006. tmp = 0x4205017F;
  4007. else
  4008. tmp = 0x5205017F;
  4009. } else {
  4010. b43_write16f(dev, B43_MMIO_RADIO_CONTROL,
  4011. B43_RADIOCTL_ID);
  4012. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4013. b43_write16f(dev, B43_MMIO_RADIO_CONTROL,
  4014. B43_RADIOCTL_ID);
  4015. tmp |= b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  4016. }
  4017. radio_manuf = (tmp & 0x00000FFF);
  4018. radio_id = (tmp & 0x0FFFF000) >> 12;
  4019. radio_rev = (tmp & 0xF0000000) >> 28;
  4020. radio_ver = 0; /* Probably not available on old hw */
  4021. }
  4022. if (radio_manuf != 0x17F /* Broadcom */)
  4023. unsupported = 1;
  4024. switch (phy_type) {
  4025. case B43_PHYTYPE_A:
  4026. if (radio_id != 0x2060)
  4027. unsupported = 1;
  4028. if (radio_rev != 1)
  4029. unsupported = 1;
  4030. if (radio_manuf != 0x17F)
  4031. unsupported = 1;
  4032. break;
  4033. case B43_PHYTYPE_B:
  4034. if ((radio_id & 0xFFF0) != 0x2050)
  4035. unsupported = 1;
  4036. break;
  4037. case B43_PHYTYPE_G:
  4038. if (radio_id != 0x2050)
  4039. unsupported = 1;
  4040. break;
  4041. case B43_PHYTYPE_N:
  4042. if (radio_id != 0x2055 && radio_id != 0x2056 &&
  4043. radio_id != 0x2057)
  4044. unsupported = 1;
  4045. if (radio_id == 0x2057 &&
  4046. !(radio_rev == 9 || radio_rev == 14))
  4047. unsupported = 1;
  4048. break;
  4049. case B43_PHYTYPE_LP:
  4050. if (radio_id != 0x2062 && radio_id != 0x2063)
  4051. unsupported = 1;
  4052. break;
  4053. case B43_PHYTYPE_HT:
  4054. if (radio_id != 0x2059)
  4055. unsupported = 1;
  4056. break;
  4057. case B43_PHYTYPE_LCN:
  4058. if (radio_id != 0x2064)
  4059. unsupported = 1;
  4060. break;
  4061. case B43_PHYTYPE_AC:
  4062. if (radio_id != 0x2069)
  4063. unsupported = 1;
  4064. break;
  4065. default:
  4066. B43_WARN_ON(1);
  4067. }
  4068. if (unsupported) {
  4069. b43err(dev->wl,
  4070. "FOUND UNSUPPORTED RADIO (Manuf 0x%X, ID 0x%X, Revision %u, Version %u)\n",
  4071. radio_manuf, radio_id, radio_rev, radio_ver);
  4072. return -EOPNOTSUPP;
  4073. }
  4074. b43info(dev->wl,
  4075. "Found Radio: Manuf 0x%X, ID 0x%X, Revision %u, Version %u\n",
  4076. radio_manuf, radio_id, radio_rev, radio_ver);
  4077. /* FIXME: b43 treats "id" as "ver" and ignores the real "ver" */
  4078. phy->radio_manuf = radio_manuf;
  4079. phy->radio_ver = radio_id;
  4080. phy->radio_rev = radio_rev;
  4081. phy->analog = analog_type;
  4082. phy->type = phy_type;
  4083. phy->rev = phy_rev;
  4084. return 0;
  4085. }
  4086. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  4087. struct b43_phy *phy)
  4088. {
  4089. phy->hardware_power_control = !!modparam_hwpctl;
  4090. phy->next_txpwr_check_time = jiffies;
  4091. /* PHY TX errors counter. */
  4092. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  4093. #if B43_DEBUG
  4094. phy->phy_locked = false;
  4095. phy->radio_locked = false;
  4096. #endif
  4097. }
  4098. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  4099. {
  4100. dev->dfq_valid = false;
  4101. /* Assume the radio is enabled. If it's not enabled, the state will
  4102. * immediately get fixed on the first periodic work run. */
  4103. dev->radio_hw_enable = true;
  4104. /* Stats */
  4105. memset(&dev->stats, 0, sizeof(dev->stats));
  4106. setup_struct_phy_for_init(dev, &dev->phy);
  4107. /* IRQ related flags */
  4108. dev->irq_reason = 0;
  4109. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  4110. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  4111. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  4112. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  4113. dev->mac_suspended = 1;
  4114. /* Noise calculation context */
  4115. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  4116. }
  4117. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  4118. {
  4119. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4120. u64 hf;
  4121. if (!modparam_btcoex)
  4122. return;
  4123. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  4124. return;
  4125. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  4126. return;
  4127. hf = b43_hf_read(dev);
  4128. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  4129. hf |= B43_HF_BTCOEXALT;
  4130. else
  4131. hf |= B43_HF_BTCOEX;
  4132. b43_hf_write(dev, hf);
  4133. }
  4134. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  4135. {
  4136. if (!modparam_btcoex)
  4137. return;
  4138. //TODO
  4139. }
  4140. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  4141. {
  4142. struct ssb_bus *bus;
  4143. u32 tmp;
  4144. #ifdef CONFIG_B43_SSB
  4145. if (dev->dev->bus_type != B43_BUS_SSB)
  4146. return;
  4147. #else
  4148. return;
  4149. #endif
  4150. bus = dev->dev->sdev->bus;
  4151. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  4152. (bus->chip_id == 0x4312)) {
  4153. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  4154. tmp &= ~SSB_IMCFGLO_REQTO;
  4155. tmp &= ~SSB_IMCFGLO_SERTO;
  4156. tmp |= 0x3;
  4157. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  4158. ssb_commit_settings(bus);
  4159. }
  4160. }
  4161. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  4162. {
  4163. u16 pu_delay;
  4164. /* The time value is in microseconds. */
  4165. if (dev->phy.type == B43_PHYTYPE_A)
  4166. pu_delay = 3700;
  4167. else
  4168. pu_delay = 1050;
  4169. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  4170. pu_delay = 500;
  4171. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  4172. pu_delay = max(pu_delay, (u16)2400);
  4173. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  4174. }
  4175. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  4176. static void b43_set_pretbtt(struct b43_wldev *dev)
  4177. {
  4178. u16 pretbtt;
  4179. /* The time value is in microseconds. */
  4180. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  4181. pretbtt = 2;
  4182. } else {
  4183. if (dev->phy.type == B43_PHYTYPE_A)
  4184. pretbtt = 120;
  4185. else
  4186. pretbtt = 250;
  4187. }
  4188. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  4189. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  4190. }
  4191. /* Shutdown a wireless core */
  4192. /* Locking: wl->mutex */
  4193. static void b43_wireless_core_exit(struct b43_wldev *dev)
  4194. {
  4195. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  4196. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  4197. return;
  4198. b43_set_status(dev, B43_STAT_UNINIT);
  4199. /* Stop the microcode PSM. */
  4200. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  4201. B43_MACCTL_PSM_JMP0);
  4202. switch (dev->dev->bus_type) {
  4203. #ifdef CONFIG_B43_BCMA
  4204. case B43_BUS_BCMA:
  4205. bcma_host_pci_down(dev->dev->bdev->bus);
  4206. break;
  4207. #endif
  4208. #ifdef CONFIG_B43_SSB
  4209. case B43_BUS_SSB:
  4210. /* TODO */
  4211. break;
  4212. #endif
  4213. }
  4214. b43_dma_free(dev);
  4215. b43_pio_free(dev);
  4216. b43_chip_exit(dev);
  4217. dev->phy.ops->switch_analog(dev, 0);
  4218. if (dev->wl->current_beacon) {
  4219. dev_kfree_skb_any(dev->wl->current_beacon);
  4220. dev->wl->current_beacon = NULL;
  4221. }
  4222. b43_device_disable(dev, 0);
  4223. b43_bus_may_powerdown(dev);
  4224. }
  4225. /* Initialize a wireless core */
  4226. static int b43_wireless_core_init(struct b43_wldev *dev)
  4227. {
  4228. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4229. struct b43_phy *phy = &dev->phy;
  4230. int err;
  4231. u64 hf;
  4232. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4233. err = b43_bus_powerup(dev, 0);
  4234. if (err)
  4235. goto out;
  4236. if (!b43_device_is_enabled(dev))
  4237. b43_wireless_core_reset(dev, phy->gmode);
  4238. /* Reset all data structures. */
  4239. setup_struct_wldev_for_init(dev);
  4240. phy->ops->prepare_structs(dev);
  4241. /* Enable IRQ routing to this device. */
  4242. switch (dev->dev->bus_type) {
  4243. #ifdef CONFIG_B43_BCMA
  4244. case B43_BUS_BCMA:
  4245. bcma_host_pci_irq_ctl(dev->dev->bdev->bus,
  4246. dev->dev->bdev, true);
  4247. bcma_host_pci_up(dev->dev->bdev->bus);
  4248. break;
  4249. #endif
  4250. #ifdef CONFIG_B43_SSB
  4251. case B43_BUS_SSB:
  4252. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4253. dev->dev->sdev);
  4254. break;
  4255. #endif
  4256. }
  4257. b43_imcfglo_timeouts_workaround(dev);
  4258. b43_bluetooth_coext_disable(dev);
  4259. if (phy->ops->prepare_hardware) {
  4260. err = phy->ops->prepare_hardware(dev);
  4261. if (err)
  4262. goto err_busdown;
  4263. }
  4264. err = b43_chip_init(dev);
  4265. if (err)
  4266. goto err_busdown;
  4267. b43_shm_write16(dev, B43_SHM_SHARED,
  4268. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4269. hf = b43_hf_read(dev);
  4270. if (phy->type == B43_PHYTYPE_G) {
  4271. hf |= B43_HF_SYMW;
  4272. if (phy->rev == 1)
  4273. hf |= B43_HF_GDCW;
  4274. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4275. hf |= B43_HF_OFDMPABOOST;
  4276. }
  4277. if (phy->radio_ver == 0x2050) {
  4278. if (phy->radio_rev == 6)
  4279. hf |= B43_HF_4318TSSI;
  4280. if (phy->radio_rev < 6)
  4281. hf |= B43_HF_VCORECALC;
  4282. }
  4283. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4284. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4285. #if defined(CONFIG_B43_SSB) && defined(CONFIG_SSB_DRIVER_PCICORE)
  4286. if (dev->dev->bus_type == B43_BUS_SSB &&
  4287. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4288. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4289. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4290. #endif
  4291. hf &= ~B43_HF_SKCFPUP;
  4292. b43_hf_write(dev, hf);
  4293. /* tell the ucode MAC capabilities */
  4294. if (dev->dev->core_rev >= 13) {
  4295. u32 mac_hw_cap = b43_read32(dev, B43_MMIO_MAC_HW_CAP);
  4296. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_MACHW_L,
  4297. mac_hw_cap & 0xffff);
  4298. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_MACHW_H,
  4299. (mac_hw_cap >> 16) & 0xffff);
  4300. }
  4301. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4302. B43_DEFAULT_LONG_RETRY_LIMIT);
  4303. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4304. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4305. /* Disable sending probe responses from firmware.
  4306. * Setting the MaxTime to one usec will always trigger
  4307. * a timeout, so we never send any probe resp.
  4308. * A timeout of zero is infinite. */
  4309. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4310. b43_rate_memory_init(dev);
  4311. b43_set_phytxctl_defaults(dev);
  4312. /* Minimum Contention Window */
  4313. if (phy->type == B43_PHYTYPE_B)
  4314. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4315. else
  4316. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4317. /* Maximum Contention Window */
  4318. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4319. /* write phytype and phyvers */
  4320. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PHYTYPE, phy->type);
  4321. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PHYVER, phy->rev);
  4322. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4323. b43_bus_host_is_sdio(dev->dev)) {
  4324. dev->__using_pio_transfers = true;
  4325. err = b43_pio_init(dev);
  4326. } else if (dev->use_pio) {
  4327. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4328. "This should not be needed and will result in lower "
  4329. "performance.\n");
  4330. dev->__using_pio_transfers = true;
  4331. err = b43_pio_init(dev);
  4332. } else {
  4333. dev->__using_pio_transfers = false;
  4334. err = b43_dma_init(dev);
  4335. }
  4336. if (err)
  4337. goto err_chip_exit;
  4338. b43_qos_init(dev);
  4339. b43_set_synth_pu_delay(dev, 1);
  4340. b43_bluetooth_coext_enable(dev);
  4341. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4342. b43_upload_card_macaddress(dev);
  4343. b43_security_init(dev);
  4344. ieee80211_wake_queues(dev->wl->hw);
  4345. b43_set_status(dev, B43_STAT_INITIALIZED);
  4346. out:
  4347. return err;
  4348. err_chip_exit:
  4349. b43_chip_exit(dev);
  4350. err_busdown:
  4351. b43_bus_may_powerdown(dev);
  4352. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4353. return err;
  4354. }
  4355. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4356. struct ieee80211_vif *vif)
  4357. {
  4358. struct b43_wl *wl = hw_to_b43_wl(hw);
  4359. struct b43_wldev *dev;
  4360. int err = -EOPNOTSUPP;
  4361. /* TODO: allow WDS/AP devices to coexist */
  4362. if (vif->type != NL80211_IFTYPE_AP &&
  4363. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4364. vif->type != NL80211_IFTYPE_STATION &&
  4365. vif->type != NL80211_IFTYPE_WDS &&
  4366. vif->type != NL80211_IFTYPE_ADHOC)
  4367. return -EOPNOTSUPP;
  4368. mutex_lock(&wl->mutex);
  4369. if (wl->operating)
  4370. goto out_mutex_unlock;
  4371. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4372. dev = wl->current_dev;
  4373. wl->operating = true;
  4374. wl->vif = vif;
  4375. wl->if_type = vif->type;
  4376. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4377. b43_adjust_opmode(dev);
  4378. b43_set_pretbtt(dev);
  4379. b43_set_synth_pu_delay(dev, 0);
  4380. b43_upload_card_macaddress(dev);
  4381. err = 0;
  4382. out_mutex_unlock:
  4383. mutex_unlock(&wl->mutex);
  4384. if (err == 0)
  4385. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4386. return err;
  4387. }
  4388. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4389. struct ieee80211_vif *vif)
  4390. {
  4391. struct b43_wl *wl = hw_to_b43_wl(hw);
  4392. struct b43_wldev *dev = wl->current_dev;
  4393. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4394. mutex_lock(&wl->mutex);
  4395. B43_WARN_ON(!wl->operating);
  4396. B43_WARN_ON(wl->vif != vif);
  4397. wl->vif = NULL;
  4398. wl->operating = false;
  4399. b43_adjust_opmode(dev);
  4400. eth_zero_addr(wl->mac_addr);
  4401. b43_upload_card_macaddress(dev);
  4402. mutex_unlock(&wl->mutex);
  4403. }
  4404. static int b43_op_start(struct ieee80211_hw *hw)
  4405. {
  4406. struct b43_wl *wl = hw_to_b43_wl(hw);
  4407. struct b43_wldev *dev = wl->current_dev;
  4408. int did_init = 0;
  4409. int err = 0;
  4410. /* Kill all old instance specific information to make sure
  4411. * the card won't use it in the short timeframe between start
  4412. * and mac80211 reconfiguring it. */
  4413. eth_zero_addr(wl->bssid);
  4414. eth_zero_addr(wl->mac_addr);
  4415. wl->filter_flags = 0;
  4416. wl->radiotap_enabled = false;
  4417. b43_qos_clear(wl);
  4418. wl->beacon0_uploaded = false;
  4419. wl->beacon1_uploaded = false;
  4420. wl->beacon_templates_virgin = true;
  4421. wl->radio_enabled = true;
  4422. mutex_lock(&wl->mutex);
  4423. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4424. err = b43_wireless_core_init(dev);
  4425. if (err)
  4426. goto out_mutex_unlock;
  4427. did_init = 1;
  4428. }
  4429. if (b43_status(dev) < B43_STAT_STARTED) {
  4430. err = b43_wireless_core_start(dev);
  4431. if (err) {
  4432. if (did_init)
  4433. b43_wireless_core_exit(dev);
  4434. goto out_mutex_unlock;
  4435. }
  4436. }
  4437. /* XXX: only do if device doesn't support rfkill irq */
  4438. wiphy_rfkill_start_polling(hw->wiphy);
  4439. out_mutex_unlock:
  4440. mutex_unlock(&wl->mutex);
  4441. /*
  4442. * Configuration may have been overwritten during initialization.
  4443. * Reload the configuration, but only if initialization was
  4444. * successful. Reloading the configuration after a failed init
  4445. * may hang the system.
  4446. */
  4447. if (!err)
  4448. b43_op_config(hw, ~0);
  4449. return err;
  4450. }
  4451. static void b43_op_stop(struct ieee80211_hw *hw)
  4452. {
  4453. struct b43_wl *wl = hw_to_b43_wl(hw);
  4454. struct b43_wldev *dev = wl->current_dev;
  4455. cancel_work_sync(&(wl->beacon_update_trigger));
  4456. if (!dev)
  4457. goto out;
  4458. mutex_lock(&wl->mutex);
  4459. if (b43_status(dev) >= B43_STAT_STARTED) {
  4460. dev = b43_wireless_core_stop(dev);
  4461. if (!dev)
  4462. goto out_unlock;
  4463. }
  4464. b43_wireless_core_exit(dev);
  4465. wl->radio_enabled = false;
  4466. out_unlock:
  4467. mutex_unlock(&wl->mutex);
  4468. out:
  4469. cancel_work_sync(&(wl->txpower_adjust_work));
  4470. }
  4471. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4472. struct ieee80211_sta *sta, bool set)
  4473. {
  4474. struct b43_wl *wl = hw_to_b43_wl(hw);
  4475. b43_update_templates(wl);
  4476. return 0;
  4477. }
  4478. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4479. struct ieee80211_vif *vif,
  4480. enum sta_notify_cmd notify_cmd,
  4481. struct ieee80211_sta *sta)
  4482. {
  4483. struct b43_wl *wl = hw_to_b43_wl(hw);
  4484. B43_WARN_ON(!vif || wl->vif != vif);
  4485. }
  4486. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw,
  4487. struct ieee80211_vif *vif,
  4488. const u8 *mac_addr)
  4489. {
  4490. struct b43_wl *wl = hw_to_b43_wl(hw);
  4491. struct b43_wldev *dev;
  4492. mutex_lock(&wl->mutex);
  4493. dev = wl->current_dev;
  4494. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4495. /* Disable CFP update during scan on other channels. */
  4496. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4497. }
  4498. mutex_unlock(&wl->mutex);
  4499. }
  4500. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw,
  4501. struct ieee80211_vif *vif)
  4502. {
  4503. struct b43_wl *wl = hw_to_b43_wl(hw);
  4504. struct b43_wldev *dev;
  4505. mutex_lock(&wl->mutex);
  4506. dev = wl->current_dev;
  4507. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4508. /* Re-enable CFP update. */
  4509. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4510. }
  4511. mutex_unlock(&wl->mutex);
  4512. }
  4513. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4514. struct survey_info *survey)
  4515. {
  4516. struct b43_wl *wl = hw_to_b43_wl(hw);
  4517. struct b43_wldev *dev = wl->current_dev;
  4518. struct ieee80211_conf *conf = &hw->conf;
  4519. if (idx != 0)
  4520. return -ENOENT;
  4521. survey->channel = conf->chandef.chan;
  4522. survey->filled = SURVEY_INFO_NOISE_DBM;
  4523. survey->noise = dev->stats.link_noise;
  4524. return 0;
  4525. }
  4526. static const struct ieee80211_ops b43_hw_ops = {
  4527. .tx = b43_op_tx,
  4528. .conf_tx = b43_op_conf_tx,
  4529. .add_interface = b43_op_add_interface,
  4530. .remove_interface = b43_op_remove_interface,
  4531. .config = b43_op_config,
  4532. .bss_info_changed = b43_op_bss_info_changed,
  4533. .configure_filter = b43_op_configure_filter,
  4534. .set_key = b43_op_set_key,
  4535. .update_tkip_key = b43_op_update_tkip_key,
  4536. .get_stats = b43_op_get_stats,
  4537. .get_tsf = b43_op_get_tsf,
  4538. .set_tsf = b43_op_set_tsf,
  4539. .start = b43_op_start,
  4540. .stop = b43_op_stop,
  4541. .set_tim = b43_op_beacon_set_tim,
  4542. .sta_notify = b43_op_sta_notify,
  4543. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4544. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4545. .get_survey = b43_op_get_survey,
  4546. .rfkill_poll = b43_rfkill_poll,
  4547. };
  4548. /* Hard-reset the chip. Do not call this directly.
  4549. * Use b43_controller_restart()
  4550. */
  4551. static void b43_chip_reset(struct work_struct *work)
  4552. {
  4553. struct b43_wldev *dev =
  4554. container_of(work, struct b43_wldev, restart_work);
  4555. struct b43_wl *wl = dev->wl;
  4556. int err = 0;
  4557. int prev_status;
  4558. mutex_lock(&wl->mutex);
  4559. prev_status = b43_status(dev);
  4560. /* Bring the device down... */
  4561. if (prev_status >= B43_STAT_STARTED) {
  4562. dev = b43_wireless_core_stop(dev);
  4563. if (!dev) {
  4564. err = -ENODEV;
  4565. goto out;
  4566. }
  4567. }
  4568. if (prev_status >= B43_STAT_INITIALIZED)
  4569. b43_wireless_core_exit(dev);
  4570. /* ...and up again. */
  4571. if (prev_status >= B43_STAT_INITIALIZED) {
  4572. err = b43_wireless_core_init(dev);
  4573. if (err)
  4574. goto out;
  4575. }
  4576. if (prev_status >= B43_STAT_STARTED) {
  4577. err = b43_wireless_core_start(dev);
  4578. if (err) {
  4579. b43_wireless_core_exit(dev);
  4580. goto out;
  4581. }
  4582. }
  4583. out:
  4584. if (err)
  4585. wl->current_dev = NULL; /* Failed to init the dev. */
  4586. mutex_unlock(&wl->mutex);
  4587. if (err) {
  4588. b43err(wl, "Controller restart FAILED\n");
  4589. return;
  4590. }
  4591. /* reload configuration */
  4592. b43_op_config(wl->hw, ~0);
  4593. if (wl->vif)
  4594. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4595. b43info(wl, "Controller restarted\n");
  4596. }
  4597. static int b43_setup_bands(struct b43_wldev *dev,
  4598. bool have_2ghz_phy, bool have_5ghz_phy)
  4599. {
  4600. struct ieee80211_hw *hw = dev->wl->hw;
  4601. struct b43_phy *phy = &dev->phy;
  4602. bool limited_2g;
  4603. bool limited_5g;
  4604. /* We don't support all 2 GHz channels on some devices */
  4605. limited_2g = phy->radio_ver == 0x2057 &&
  4606. (phy->radio_rev == 9 || phy->radio_rev == 14);
  4607. limited_5g = phy->radio_ver == 0x2057 &&
  4608. phy->radio_rev == 9;
  4609. if (have_2ghz_phy)
  4610. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = limited_2g ?
  4611. &b43_band_2ghz_limited : &b43_band_2GHz;
  4612. if (dev->phy.type == B43_PHYTYPE_N) {
  4613. if (have_5ghz_phy)
  4614. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = limited_5g ?
  4615. &b43_band_5GHz_nphy_limited :
  4616. &b43_band_5GHz_nphy;
  4617. } else {
  4618. if (have_5ghz_phy)
  4619. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4620. }
  4621. dev->phy.supports_2ghz = have_2ghz_phy;
  4622. dev->phy.supports_5ghz = have_5ghz_phy;
  4623. return 0;
  4624. }
  4625. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4626. {
  4627. /* We release firmware that late to not be required to re-request
  4628. * is all the time when we reinit the core. */
  4629. b43_release_firmware(dev);
  4630. b43_phy_free(dev);
  4631. }
  4632. static void b43_supported_bands(struct b43_wldev *dev, bool *have_2ghz_phy,
  4633. bool *have_5ghz_phy)
  4634. {
  4635. u16 dev_id = 0;
  4636. #ifdef CONFIG_B43_BCMA
  4637. if (dev->dev->bus_type == B43_BUS_BCMA &&
  4638. dev->dev->bdev->bus->hosttype == BCMA_HOSTTYPE_PCI)
  4639. dev_id = dev->dev->bdev->bus->host_pci->device;
  4640. #endif
  4641. #ifdef CONFIG_B43_SSB
  4642. if (dev->dev->bus_type == B43_BUS_SSB &&
  4643. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4644. dev_id = dev->dev->sdev->bus->host_pci->device;
  4645. #endif
  4646. /* Override with SPROM value if available */
  4647. if (dev->dev->bus_sprom->dev_id)
  4648. dev_id = dev->dev->bus_sprom->dev_id;
  4649. /* Note: below IDs can be "virtual" (not maching e.g. real PCI ID) */
  4650. switch (dev_id) {
  4651. case 0x4324: /* BCM4306 */
  4652. case 0x4312: /* BCM4311 */
  4653. case 0x4319: /* BCM4318 */
  4654. case 0x4328: /* BCM4321 */
  4655. case 0x432b: /* BCM4322 */
  4656. case 0x4350: /* BCM43222 */
  4657. case 0x4353: /* BCM43224 */
  4658. case 0x0576: /* BCM43224 */
  4659. case 0x435f: /* BCM6362 */
  4660. case 0x4331: /* BCM4331 */
  4661. case 0x4359: /* BCM43228 */
  4662. case 0x43a0: /* BCM4360 */
  4663. case 0x43b1: /* BCM4352 */
  4664. /* Dual band devices */
  4665. *have_2ghz_phy = true;
  4666. *have_5ghz_phy = true;
  4667. return;
  4668. case 0x4321: /* BCM4306 */
  4669. /* There are 14e4:4321 PCI devs with 2.4 GHz BCM4321 (N-PHY) */
  4670. if (dev->phy.type != B43_PHYTYPE_G)
  4671. break;
  4672. /* fall through */
  4673. case 0x4313: /* BCM4311 */
  4674. case 0x431a: /* BCM4318 */
  4675. case 0x432a: /* BCM4321 */
  4676. case 0x432d: /* BCM4322 */
  4677. case 0x4352: /* BCM43222 */
  4678. case 0x435a: /* BCM43228 */
  4679. case 0x4333: /* BCM4331 */
  4680. case 0x43a2: /* BCM4360 */
  4681. case 0x43b3: /* BCM4352 */
  4682. /* 5 GHz only devices */
  4683. *have_2ghz_phy = false;
  4684. *have_5ghz_phy = true;
  4685. return;
  4686. }
  4687. /* As a fallback, try to guess using PHY type */
  4688. switch (dev->phy.type) {
  4689. case B43_PHYTYPE_A:
  4690. *have_2ghz_phy = false;
  4691. *have_5ghz_phy = true;
  4692. return;
  4693. case B43_PHYTYPE_G:
  4694. case B43_PHYTYPE_N:
  4695. case B43_PHYTYPE_LP:
  4696. case B43_PHYTYPE_HT:
  4697. case B43_PHYTYPE_LCN:
  4698. *have_2ghz_phy = true;
  4699. *have_5ghz_phy = false;
  4700. return;
  4701. }
  4702. B43_WARN_ON(1);
  4703. }
  4704. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4705. {
  4706. struct b43_wl *wl = dev->wl;
  4707. struct b43_phy *phy = &dev->phy;
  4708. int err;
  4709. u32 tmp;
  4710. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4711. /* Do NOT do any device initialization here.
  4712. * Do it in wireless_core_init() instead.
  4713. * This function is for gathering basic information about the HW, only.
  4714. * Also some structs may be set up here. But most likely you want to have
  4715. * that in core_init(), too.
  4716. */
  4717. err = b43_bus_powerup(dev, 0);
  4718. if (err) {
  4719. b43err(wl, "Bus powerup failed\n");
  4720. goto out;
  4721. }
  4722. phy->do_full_init = true;
  4723. /* Try to guess supported bands for the first init needs */
  4724. switch (dev->dev->bus_type) {
  4725. #ifdef CONFIG_B43_BCMA
  4726. case B43_BUS_BCMA:
  4727. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4728. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4729. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4730. break;
  4731. #endif
  4732. #ifdef CONFIG_B43_SSB
  4733. case B43_BUS_SSB:
  4734. if (dev->dev->core_rev >= 5) {
  4735. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4736. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4737. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4738. } else
  4739. B43_WARN_ON(1);
  4740. break;
  4741. #endif
  4742. }
  4743. dev->phy.gmode = have_2ghz_phy;
  4744. b43_wireless_core_reset(dev, dev->phy.gmode);
  4745. /* Get the PHY type. */
  4746. err = b43_phy_versioning(dev);
  4747. if (err)
  4748. goto err_powerdown;
  4749. /* Get real info about supported bands */
  4750. b43_supported_bands(dev, &have_2ghz_phy, &have_5ghz_phy);
  4751. /* We don't support 5 GHz on some PHYs yet */
  4752. if (have_5ghz_phy) {
  4753. switch (dev->phy.type) {
  4754. case B43_PHYTYPE_A:
  4755. case B43_PHYTYPE_G:
  4756. case B43_PHYTYPE_LP:
  4757. case B43_PHYTYPE_HT:
  4758. b43warn(wl, "5 GHz band is unsupported on this PHY\n");
  4759. have_5ghz_phy = false;
  4760. }
  4761. }
  4762. if (!have_2ghz_phy && !have_5ghz_phy) {
  4763. b43err(wl, "b43 can't support any band on this device\n");
  4764. err = -EOPNOTSUPP;
  4765. goto err_powerdown;
  4766. }
  4767. err = b43_phy_allocate(dev);
  4768. if (err)
  4769. goto err_powerdown;
  4770. dev->phy.gmode = have_2ghz_phy;
  4771. b43_wireless_core_reset(dev, dev->phy.gmode);
  4772. err = b43_validate_chipaccess(dev);
  4773. if (err)
  4774. goto err_phy_free;
  4775. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4776. if (err)
  4777. goto err_phy_free;
  4778. /* Now set some default "current_dev" */
  4779. if (!wl->current_dev)
  4780. wl->current_dev = dev;
  4781. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4782. dev->phy.ops->switch_analog(dev, 0);
  4783. b43_device_disable(dev, 0);
  4784. b43_bus_may_powerdown(dev);
  4785. out:
  4786. return err;
  4787. err_phy_free:
  4788. b43_phy_free(dev);
  4789. err_powerdown:
  4790. b43_bus_may_powerdown(dev);
  4791. return err;
  4792. }
  4793. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4794. {
  4795. struct b43_wldev *wldev;
  4796. struct b43_wl *wl;
  4797. /* Do not cancel ieee80211-workqueue based work here.
  4798. * See comment in b43_remove(). */
  4799. wldev = b43_bus_get_wldev(dev);
  4800. wl = wldev->wl;
  4801. b43_debugfs_remove_device(wldev);
  4802. b43_wireless_core_detach(wldev);
  4803. list_del(&wldev->list);
  4804. b43_bus_set_wldev(dev, NULL);
  4805. kfree(wldev);
  4806. }
  4807. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4808. {
  4809. struct b43_wldev *wldev;
  4810. int err = -ENOMEM;
  4811. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4812. if (!wldev)
  4813. goto out;
  4814. wldev->use_pio = b43_modparam_pio;
  4815. wldev->dev = dev;
  4816. wldev->wl = wl;
  4817. b43_set_status(wldev, B43_STAT_UNINIT);
  4818. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4819. INIT_LIST_HEAD(&wldev->list);
  4820. err = b43_wireless_core_attach(wldev);
  4821. if (err)
  4822. goto err_kfree_wldev;
  4823. b43_bus_set_wldev(dev, wldev);
  4824. b43_debugfs_add_device(wldev);
  4825. out:
  4826. return err;
  4827. err_kfree_wldev:
  4828. kfree(wldev);
  4829. return err;
  4830. }
  4831. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4832. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4833. (pdev->device == _device) && \
  4834. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4835. (pdev->subsystem_device == _subdevice) )
  4836. #ifdef CONFIG_B43_SSB
  4837. static void b43_sprom_fixup(struct ssb_bus *bus)
  4838. {
  4839. struct pci_dev *pdev;
  4840. /* boardflags workarounds */
  4841. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4842. bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
  4843. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4844. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4845. bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
  4846. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4847. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4848. pdev = bus->host_pci;
  4849. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4850. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4851. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4852. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4853. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4854. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4855. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4856. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4857. }
  4858. }
  4859. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4860. {
  4861. struct ieee80211_hw *hw = wl->hw;
  4862. ssb_set_devtypedata(dev->sdev, NULL);
  4863. ieee80211_free_hw(hw);
  4864. }
  4865. #endif
  4866. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4867. {
  4868. struct ssb_sprom *sprom = dev->bus_sprom;
  4869. struct ieee80211_hw *hw;
  4870. struct b43_wl *wl;
  4871. char chip_name[6];
  4872. int queue_num;
  4873. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4874. if (!hw) {
  4875. b43err(NULL, "Could not allocate ieee80211 device\n");
  4876. return ERR_PTR(-ENOMEM);
  4877. }
  4878. wl = hw_to_b43_wl(hw);
  4879. /* fill hw info */
  4880. ieee80211_hw_set(hw, RX_INCLUDES_FCS);
  4881. ieee80211_hw_set(hw, SIGNAL_DBM);
  4882. hw->wiphy->interface_modes =
  4883. BIT(NL80211_IFTYPE_AP) |
  4884. BIT(NL80211_IFTYPE_MESH_POINT) |
  4885. BIT(NL80211_IFTYPE_STATION) |
  4886. BIT(NL80211_IFTYPE_WDS) |
  4887. BIT(NL80211_IFTYPE_ADHOC);
  4888. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  4889. wl->hw_registred = false;
  4890. hw->max_rates = 2;
  4891. SET_IEEE80211_DEV(hw, dev->dev);
  4892. if (is_valid_ether_addr(sprom->et1mac))
  4893. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4894. else
  4895. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4896. /* Initialize struct b43_wl */
  4897. wl->hw = hw;
  4898. mutex_init(&wl->mutex);
  4899. spin_lock_init(&wl->hardirq_lock);
  4900. spin_lock_init(&wl->beacon_lock);
  4901. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4902. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4903. INIT_WORK(&wl->tx_work, b43_tx_work);
  4904. /* Initialize queues and flags. */
  4905. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4906. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4907. wl->tx_queue_stopped[queue_num] = 0;
  4908. }
  4909. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4910. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4911. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4912. dev->core_rev);
  4913. return wl;
  4914. }
  4915. #ifdef CONFIG_B43_BCMA
  4916. static int b43_bcma_probe(struct bcma_device *core)
  4917. {
  4918. struct b43_bus_dev *dev;
  4919. struct b43_wl *wl;
  4920. int err;
  4921. if (!modparam_allhwsupport &&
  4922. (core->id.rev == 0x17 || core->id.rev == 0x18)) {
  4923. pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
  4924. return -ENOTSUPP;
  4925. }
  4926. dev = b43_bus_dev_bcma_init(core);
  4927. if (!dev)
  4928. return -ENODEV;
  4929. wl = b43_wireless_init(dev);
  4930. if (IS_ERR(wl)) {
  4931. err = PTR_ERR(wl);
  4932. goto bcma_out;
  4933. }
  4934. err = b43_one_core_attach(dev, wl);
  4935. if (err)
  4936. goto bcma_err_wireless_exit;
  4937. /* setup and start work to load firmware */
  4938. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4939. schedule_work(&wl->firmware_load);
  4940. bcma_out:
  4941. return err;
  4942. bcma_err_wireless_exit:
  4943. ieee80211_free_hw(wl->hw);
  4944. return err;
  4945. }
  4946. static void b43_bcma_remove(struct bcma_device *core)
  4947. {
  4948. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4949. struct b43_wl *wl = wldev->wl;
  4950. /* We must cancel any work here before unregistering from ieee80211,
  4951. * as the ieee80211 unreg will destroy the workqueue. */
  4952. cancel_work_sync(&wldev->restart_work);
  4953. cancel_work_sync(&wl->firmware_load);
  4954. B43_WARN_ON(!wl);
  4955. if (!wldev->fw.ucode.data)
  4956. return; /* NULL if firmware never loaded */
  4957. if (wl->current_dev == wldev && wl->hw_registred) {
  4958. b43_leds_stop(wldev);
  4959. ieee80211_unregister_hw(wl->hw);
  4960. }
  4961. b43_one_core_detach(wldev->dev);
  4962. /* Unregister HW RNG driver */
  4963. b43_rng_exit(wl);
  4964. b43_leds_unregister(wl);
  4965. ieee80211_free_hw(wl->hw);
  4966. }
  4967. static struct bcma_driver b43_bcma_driver = {
  4968. .name = KBUILD_MODNAME,
  4969. .id_table = b43_bcma_tbl,
  4970. .probe = b43_bcma_probe,
  4971. .remove = b43_bcma_remove,
  4972. };
  4973. #endif
  4974. #ifdef CONFIG_B43_SSB
  4975. static
  4976. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4977. {
  4978. struct b43_bus_dev *dev;
  4979. struct b43_wl *wl;
  4980. int err;
  4981. dev = b43_bus_dev_ssb_init(sdev);
  4982. if (!dev)
  4983. return -ENOMEM;
  4984. wl = ssb_get_devtypedata(sdev);
  4985. if (wl) {
  4986. b43err(NULL, "Dual-core devices are not supported\n");
  4987. err = -ENOTSUPP;
  4988. goto err_ssb_kfree_dev;
  4989. }
  4990. b43_sprom_fixup(sdev->bus);
  4991. wl = b43_wireless_init(dev);
  4992. if (IS_ERR(wl)) {
  4993. err = PTR_ERR(wl);
  4994. goto err_ssb_kfree_dev;
  4995. }
  4996. ssb_set_devtypedata(sdev, wl);
  4997. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4998. err = b43_one_core_attach(dev, wl);
  4999. if (err)
  5000. goto err_ssb_wireless_exit;
  5001. /* setup and start work to load firmware */
  5002. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  5003. schedule_work(&wl->firmware_load);
  5004. return err;
  5005. err_ssb_wireless_exit:
  5006. b43_wireless_exit(dev, wl);
  5007. err_ssb_kfree_dev:
  5008. kfree(dev);
  5009. return err;
  5010. }
  5011. static void b43_ssb_remove(struct ssb_device *sdev)
  5012. {
  5013. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  5014. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  5015. struct b43_bus_dev *dev = wldev->dev;
  5016. /* We must cancel any work here before unregistering from ieee80211,
  5017. * as the ieee80211 unreg will destroy the workqueue. */
  5018. cancel_work_sync(&wldev->restart_work);
  5019. cancel_work_sync(&wl->firmware_load);
  5020. B43_WARN_ON(!wl);
  5021. if (!wldev->fw.ucode.data)
  5022. return; /* NULL if firmware never loaded */
  5023. if (wl->current_dev == wldev && wl->hw_registred) {
  5024. b43_leds_stop(wldev);
  5025. ieee80211_unregister_hw(wl->hw);
  5026. }
  5027. b43_one_core_detach(dev);
  5028. /* Unregister HW RNG driver */
  5029. b43_rng_exit(wl);
  5030. b43_leds_unregister(wl);
  5031. b43_wireless_exit(dev, wl);
  5032. }
  5033. static struct ssb_driver b43_ssb_driver = {
  5034. .name = KBUILD_MODNAME,
  5035. .id_table = b43_ssb_tbl,
  5036. .probe = b43_ssb_probe,
  5037. .remove = b43_ssb_remove,
  5038. };
  5039. #endif /* CONFIG_B43_SSB */
  5040. /* Perform a hardware reset. This can be called from any context. */
  5041. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  5042. {
  5043. /* Must avoid requeueing, if we are in shutdown. */
  5044. if (b43_status(dev) < B43_STAT_INITIALIZED)
  5045. return;
  5046. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  5047. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  5048. }
  5049. static void b43_print_driverinfo(void)
  5050. {
  5051. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  5052. *feat_leds = "", *feat_sdio = "";
  5053. #ifdef CONFIG_B43_PCI_AUTOSELECT
  5054. feat_pci = "P";
  5055. #endif
  5056. #ifdef CONFIG_B43_PCMCIA
  5057. feat_pcmcia = "M";
  5058. #endif
  5059. #ifdef CONFIG_B43_PHY_N
  5060. feat_nphy = "N";
  5061. #endif
  5062. #ifdef CONFIG_B43_LEDS
  5063. feat_leds = "L";
  5064. #endif
  5065. #ifdef CONFIG_B43_SDIO
  5066. feat_sdio = "S";
  5067. #endif
  5068. printk(KERN_INFO "Broadcom 43xx driver loaded "
  5069. "[ Features: %s%s%s%s%s ]\n",
  5070. feat_pci, feat_pcmcia, feat_nphy,
  5071. feat_leds, feat_sdio);
  5072. }
  5073. static int __init b43_init(void)
  5074. {
  5075. int err;
  5076. b43_debugfs_init();
  5077. err = b43_sdio_init();
  5078. if (err)
  5079. goto err_dfs_exit;
  5080. #ifdef CONFIG_B43_BCMA
  5081. err = bcma_driver_register(&b43_bcma_driver);
  5082. if (err)
  5083. goto err_sdio_exit;
  5084. #endif
  5085. #ifdef CONFIG_B43_SSB
  5086. err = ssb_driver_register(&b43_ssb_driver);
  5087. if (err)
  5088. goto err_bcma_driver_exit;
  5089. #endif
  5090. b43_print_driverinfo();
  5091. return err;
  5092. #ifdef CONFIG_B43_SSB
  5093. err_bcma_driver_exit:
  5094. #endif
  5095. #ifdef CONFIG_B43_BCMA
  5096. bcma_driver_unregister(&b43_bcma_driver);
  5097. err_sdio_exit:
  5098. #endif
  5099. b43_sdio_exit();
  5100. err_dfs_exit:
  5101. b43_debugfs_exit();
  5102. return err;
  5103. }
  5104. static void __exit b43_exit(void)
  5105. {
  5106. #ifdef CONFIG_B43_SSB
  5107. ssb_driver_unregister(&b43_ssb_driver);
  5108. #endif
  5109. #ifdef CONFIG_B43_BCMA
  5110. bcma_driver_unregister(&b43_bcma_driver);
  5111. #endif
  5112. b43_sdio_exit();
  5113. b43_debugfs_exit();
  5114. }
  5115. module_init(b43_init)
  5116. module_exit(b43_exit)