phy_a.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11a PHY driver
  4. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  5. Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
  6. Copyright (c) 2005-2008 Michael Buesch <m@bues.ch>
  7. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  8. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  9. This program is free software; you can redistribute it and/or modify
  10. it under the terms of the GNU General Public License as published by
  11. the Free Software Foundation; either version 2 of the License, or
  12. (at your option) any later version.
  13. This program is distributed in the hope that it will be useful,
  14. but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. GNU General Public License for more details.
  17. You should have received a copy of the GNU General Public License
  18. along with this program; see the file COPYING. If not, write to
  19. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  20. Boston, MA 02110-1301, USA.
  21. */
  22. #include <linux/slab.h>
  23. #include "b43.h"
  24. #include "phy_a.h"
  25. #include "phy_common.h"
  26. #include "wa.h"
  27. #include "tables.h"
  28. #include "main.h"
  29. /* Get the freq, as it has to be written to the device. */
  30. static inline u16 channel2freq_a(u8 channel)
  31. {
  32. B43_WARN_ON(channel > 200);
  33. return (5000 + 5 * channel);
  34. }
  35. static inline u16 freq_r3A_value(u16 frequency)
  36. {
  37. u16 value;
  38. if (frequency < 5091)
  39. value = 0x0040;
  40. else if (frequency < 5321)
  41. value = 0x0000;
  42. else if (frequency < 5806)
  43. value = 0x0080;
  44. else
  45. value = 0x0040;
  46. return value;
  47. }
  48. #if 0
  49. /* This function converts a TSSI value to dBm in Q5.2 */
  50. static s8 b43_aphy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  51. {
  52. struct b43_phy *phy = &dev->phy;
  53. struct b43_phy_a *aphy = phy->a;
  54. s8 dbm = 0;
  55. s32 tmp;
  56. tmp = (aphy->tgt_idle_tssi - aphy->cur_idle_tssi + tssi);
  57. tmp += 0x80;
  58. tmp = clamp_val(tmp, 0x00, 0xFF);
  59. dbm = aphy->tssi2dbm[tmp];
  60. //TODO: There's a FIXME on the specs
  61. return dbm;
  62. }
  63. #endif
  64. static void b43_radio_set_tx_iq(struct b43_wldev *dev)
  65. {
  66. static const u8 data_high[5] = { 0x00, 0x40, 0x80, 0x90, 0xD0 };
  67. static const u8 data_low[5] = { 0x00, 0x01, 0x05, 0x06, 0x0A };
  68. u16 tmp = b43_radio_read16(dev, 0x001E);
  69. int i, j;
  70. for (i = 0; i < 5; i++) {
  71. for (j = 0; j < 5; j++) {
  72. if (tmp == (data_high[i] << 4 | data_low[j])) {
  73. b43_phy_write(dev, 0x0069,
  74. (i - j) << 8 | 0x00C0);
  75. return;
  76. }
  77. }
  78. }
  79. }
  80. static void aphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  81. {
  82. u16 freq, r8, tmp;
  83. freq = channel2freq_a(channel);
  84. r8 = b43_radio_read16(dev, 0x0008);
  85. b43_write16(dev, 0x03F0, freq);
  86. b43_radio_write16(dev, 0x0008, r8);
  87. //TODO: write max channel TX power? to Radio 0x2D
  88. tmp = b43_radio_read16(dev, 0x002E);
  89. tmp &= 0x0080;
  90. //TODO: OR tmp with the Power out estimation for this channel?
  91. b43_radio_write16(dev, 0x002E, tmp);
  92. if (freq >= 4920 && freq <= 5500) {
  93. /*
  94. * r8 = (((freq * 15 * 0xE1FC780F) >> 32) / 29) & 0x0F;
  95. * = (freq * 0.025862069
  96. */
  97. r8 = 3 * freq / 116; /* is equal to r8 = freq * 0.025862 */
  98. }
  99. b43_radio_write16(dev, 0x0007, (r8 << 4) | r8);
  100. b43_radio_write16(dev, 0x0020, (r8 << 4) | r8);
  101. b43_radio_write16(dev, 0x0021, (r8 << 4) | r8);
  102. b43_radio_maskset(dev, 0x0022, 0x000F, (r8 << 4));
  103. b43_radio_write16(dev, 0x002A, (r8 << 4));
  104. b43_radio_write16(dev, 0x002B, (r8 << 4));
  105. b43_radio_maskset(dev, 0x0008, 0x00F0, (r8 << 4));
  106. b43_radio_maskset(dev, 0x0029, 0xFF0F, 0x00B0);
  107. b43_radio_write16(dev, 0x0035, 0x00AA);
  108. b43_radio_write16(dev, 0x0036, 0x0085);
  109. b43_radio_maskset(dev, 0x003A, 0xFF20, freq_r3A_value(freq));
  110. b43_radio_mask(dev, 0x003D, 0x00FF);
  111. b43_radio_maskset(dev, 0x0081, 0xFF7F, 0x0080);
  112. b43_radio_mask(dev, 0x0035, 0xFFEF);
  113. b43_radio_maskset(dev, 0x0035, 0xFFEF, 0x0010);
  114. b43_radio_set_tx_iq(dev);
  115. //TODO: TSSI2dbm workaround
  116. //FIXME b43_phy_xmitpower(dev);
  117. }
  118. static void b43_radio_init2060(struct b43_wldev *dev)
  119. {
  120. b43_radio_write16(dev, 0x0004, 0x00C0);
  121. b43_radio_write16(dev, 0x0005, 0x0008);
  122. b43_radio_write16(dev, 0x0009, 0x0040);
  123. b43_radio_write16(dev, 0x0005, 0x00AA);
  124. b43_radio_write16(dev, 0x0032, 0x008F);
  125. b43_radio_write16(dev, 0x0006, 0x008F);
  126. b43_radio_write16(dev, 0x0034, 0x008F);
  127. b43_radio_write16(dev, 0x002C, 0x0007);
  128. b43_radio_write16(dev, 0x0082, 0x0080);
  129. b43_radio_write16(dev, 0x0080, 0x0000);
  130. b43_radio_write16(dev, 0x003F, 0x00DA);
  131. b43_radio_mask(dev, 0x0005, ~0x0008);
  132. b43_radio_mask(dev, 0x0081, ~0x0010);
  133. b43_radio_mask(dev, 0x0081, ~0x0020);
  134. b43_radio_mask(dev, 0x0081, ~0x0020);
  135. msleep(1); /* delay 400usec */
  136. b43_radio_maskset(dev, 0x0081, ~0x0020, 0x0010);
  137. msleep(1); /* delay 400usec */
  138. b43_radio_maskset(dev, 0x0005, ~0x0008, 0x0008);
  139. b43_radio_mask(dev, 0x0085, ~0x0010);
  140. b43_radio_mask(dev, 0x0005, ~0x0008);
  141. b43_radio_mask(dev, 0x0081, ~0x0040);
  142. b43_radio_maskset(dev, 0x0081, ~0x0040, 0x0040);
  143. b43_radio_write16(dev, 0x0005,
  144. (b43_radio_read16(dev, 0x0081) & ~0x0008) | 0x0008);
  145. b43_phy_write(dev, 0x0063, 0xDDC6);
  146. b43_phy_write(dev, 0x0069, 0x07BE);
  147. b43_phy_write(dev, 0x006A, 0x0000);
  148. aphy_channel_switch(dev, dev->phy.ops->get_default_chan(dev));
  149. msleep(1);
  150. }
  151. static void b43_phy_rssiagc(struct b43_wldev *dev, u8 enable)
  152. {
  153. int i;
  154. if (dev->phy.rev < 3) {
  155. if (enable)
  156. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  157. b43_ofdmtab_write16(dev,
  158. B43_OFDMTAB_LNAHPFGAIN1, i, 0xFFF8);
  159. b43_ofdmtab_write16(dev,
  160. B43_OFDMTAB_WRSSI, i, 0xFFF8);
  161. }
  162. else
  163. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  164. b43_ofdmtab_write16(dev,
  165. B43_OFDMTAB_LNAHPFGAIN1, i, b43_tab_rssiagc1[i]);
  166. b43_ofdmtab_write16(dev,
  167. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc1[i]);
  168. }
  169. } else {
  170. if (enable)
  171. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++)
  172. b43_ofdmtab_write16(dev,
  173. B43_OFDMTAB_WRSSI, i, 0x0820);
  174. else
  175. for (i = 0; i < B43_TAB_RSSIAGC2_SIZE; i++)
  176. b43_ofdmtab_write16(dev,
  177. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc2[i]);
  178. }
  179. }
  180. static void b43_phy_ww(struct b43_wldev *dev)
  181. {
  182. u16 b, curr_s, best_s = 0xFFFF;
  183. int i;
  184. b43_phy_mask(dev, B43_PHY_CRS0, ~B43_PHY_CRS0_EN);
  185. b43_phy_set(dev, B43_PHY_OFDM(0x1B), 0x1000);
  186. b43_phy_maskset(dev, B43_PHY_OFDM(0x82), 0xF0FF, 0x0300);
  187. b43_radio_set(dev, 0x0009, 0x0080);
  188. b43_radio_maskset(dev, 0x0012, 0xFFFC, 0x0002);
  189. b43_wa_initgains(dev);
  190. b43_phy_write(dev, B43_PHY_OFDM(0xBA), 0x3ED5);
  191. b = b43_phy_read(dev, B43_PHY_PWRDOWN);
  192. b43_phy_write(dev, B43_PHY_PWRDOWN, (b & 0xFFF8) | 0x0005);
  193. b43_radio_set(dev, 0x0004, 0x0004);
  194. for (i = 0x10; i <= 0x20; i++) {
  195. b43_radio_write16(dev, 0x0013, i);
  196. curr_s = b43_phy_read(dev, B43_PHY_OTABLEQ) & 0x00FF;
  197. if (!curr_s) {
  198. best_s = 0x0000;
  199. break;
  200. } else if (curr_s >= 0x0080)
  201. curr_s = 0x0100 - curr_s;
  202. if (curr_s < best_s)
  203. best_s = curr_s;
  204. }
  205. b43_phy_write(dev, B43_PHY_PWRDOWN, b);
  206. b43_radio_mask(dev, 0x0004, 0xFFFB);
  207. b43_radio_write16(dev, 0x0013, best_s);
  208. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1_R1, 0, 0xFFEC);
  209. b43_phy_write(dev, B43_PHY_OFDM(0xB7), 0x1E80);
  210. b43_phy_write(dev, B43_PHY_OFDM(0xB6), 0x1C00);
  211. b43_phy_write(dev, B43_PHY_OFDM(0xB5), 0x0EC0);
  212. b43_phy_write(dev, B43_PHY_OFDM(0xB2), 0x00C0);
  213. b43_phy_write(dev, B43_PHY_OFDM(0xB9), 0x1FFF);
  214. b43_phy_maskset(dev, B43_PHY_OFDM(0xBB), 0xF000, 0x0053);
  215. b43_phy_maskset(dev, B43_PHY_OFDM61, 0xFE1F, 0x0120);
  216. b43_phy_maskset(dev, B43_PHY_OFDM(0x13), 0x0FFF, 0x3000);
  217. b43_phy_maskset(dev, B43_PHY_OFDM(0x14), 0x0FFF, 0x3000);
  218. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 6, 0x0017);
  219. for (i = 0; i < 6; i++)
  220. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, i, 0x000F);
  221. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0D, 0x000E);
  222. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0E, 0x0011);
  223. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0F, 0x0013);
  224. b43_phy_write(dev, B43_PHY_OFDM(0x33), 0x5030);
  225. b43_phy_set(dev, B43_PHY_CRS0, B43_PHY_CRS0_EN);
  226. }
  227. static void hardware_pctl_init_aphy(struct b43_wldev *dev)
  228. {
  229. //TODO
  230. }
  231. void b43_phy_inita(struct b43_wldev *dev)
  232. {
  233. struct b43_phy *phy = &dev->phy;
  234. /* This lowlevel A-PHY init is also called from G-PHY init.
  235. * So we must not access phy->a, if called from G-PHY code.
  236. */
  237. B43_WARN_ON((phy->type != B43_PHYTYPE_A) &&
  238. (phy->type != B43_PHYTYPE_G));
  239. might_sleep();
  240. if (phy->rev >= 6) {
  241. if (phy->type == B43_PHYTYPE_A)
  242. b43_phy_mask(dev, B43_PHY_OFDM(0x1B), ~0x1000);
  243. if (b43_phy_read(dev, B43_PHY_ENCORE) & B43_PHY_ENCORE_EN)
  244. b43_phy_set(dev, B43_PHY_ENCORE, 0x0010);
  245. else
  246. b43_phy_mask(dev, B43_PHY_ENCORE, ~0x1010);
  247. }
  248. b43_wa_all(dev);
  249. if (phy->type == B43_PHYTYPE_A) {
  250. if (phy->gmode && (phy->rev < 3))
  251. b43_phy_set(dev, 0x0034, 0x0001);
  252. b43_phy_rssiagc(dev, 0);
  253. b43_phy_set(dev, B43_PHY_CRS0, B43_PHY_CRS0_EN);
  254. b43_radio_init2060(dev);
  255. if ((dev->dev->board_vendor == SSB_BOARDVENDOR_BCM) &&
  256. ((dev->dev->board_type == SSB_BOARD_BU4306) ||
  257. (dev->dev->board_type == SSB_BOARD_BU4309))) {
  258. ; //TODO: A PHY LO
  259. }
  260. if (phy->rev >= 3)
  261. b43_phy_ww(dev);
  262. hardware_pctl_init_aphy(dev);
  263. //TODO: radar detection
  264. }
  265. if ((phy->type == B43_PHYTYPE_G) &&
  266. (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL)) {
  267. b43_phy_maskset(dev, B43_PHY_OFDM(0x6E), 0xE000, 0x3CF);
  268. }
  269. }
  270. /* Initialise the TSSI->dBm lookup table */
  271. static int b43_aphy_init_tssi2dbm_table(struct b43_wldev *dev)
  272. {
  273. struct b43_phy *phy = &dev->phy;
  274. struct b43_phy_a *aphy = phy->a;
  275. s16 pab0, pab1, pab2;
  276. pab0 = (s16) (dev->dev->bus_sprom->pa1b0);
  277. pab1 = (s16) (dev->dev->bus_sprom->pa1b1);
  278. pab2 = (s16) (dev->dev->bus_sprom->pa1b2);
  279. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  280. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  281. /* The pabX values are set in SPROM. Use them. */
  282. if ((s8) dev->dev->bus_sprom->itssi_a != 0 &&
  283. (s8) dev->dev->bus_sprom->itssi_a != -1)
  284. aphy->tgt_idle_tssi =
  285. (s8) (dev->dev->bus_sprom->itssi_a);
  286. else
  287. aphy->tgt_idle_tssi = 62;
  288. aphy->tssi2dbm = b43_generate_dyn_tssi2dbm_tab(dev, pab0,
  289. pab1, pab2);
  290. if (!aphy->tssi2dbm)
  291. return -ENOMEM;
  292. } else {
  293. /* pabX values not set in SPROM,
  294. * but APHY needs a generated table. */
  295. aphy->tssi2dbm = NULL;
  296. b43err(dev->wl, "Could not generate tssi2dBm "
  297. "table (wrong SPROM info)!\n");
  298. return -ENODEV;
  299. }
  300. return 0;
  301. }
  302. static int b43_aphy_op_allocate(struct b43_wldev *dev)
  303. {
  304. struct b43_phy_a *aphy;
  305. int err;
  306. aphy = kzalloc(sizeof(*aphy), GFP_KERNEL);
  307. if (!aphy)
  308. return -ENOMEM;
  309. dev->phy.a = aphy;
  310. err = b43_aphy_init_tssi2dbm_table(dev);
  311. if (err)
  312. goto err_free_aphy;
  313. return 0;
  314. err_free_aphy:
  315. kfree(aphy);
  316. dev->phy.a = NULL;
  317. return err;
  318. }
  319. static void b43_aphy_op_prepare_structs(struct b43_wldev *dev)
  320. {
  321. struct b43_phy *phy = &dev->phy;
  322. struct b43_phy_a *aphy = phy->a;
  323. const void *tssi2dbm;
  324. int tgt_idle_tssi;
  325. /* tssi2dbm table is constant, so it is initialized at alloc time.
  326. * Save a copy of the pointer. */
  327. tssi2dbm = aphy->tssi2dbm;
  328. tgt_idle_tssi = aphy->tgt_idle_tssi;
  329. /* Zero out the whole PHY structure. */
  330. memset(aphy, 0, sizeof(*aphy));
  331. aphy->tssi2dbm = tssi2dbm;
  332. aphy->tgt_idle_tssi = tgt_idle_tssi;
  333. //TODO init struct b43_phy_a
  334. }
  335. static void b43_aphy_op_free(struct b43_wldev *dev)
  336. {
  337. struct b43_phy *phy = &dev->phy;
  338. struct b43_phy_a *aphy = phy->a;
  339. kfree(aphy->tssi2dbm);
  340. aphy->tssi2dbm = NULL;
  341. kfree(aphy);
  342. dev->phy.a = NULL;
  343. }
  344. static int b43_aphy_op_init(struct b43_wldev *dev)
  345. {
  346. b43_phy_inita(dev);
  347. return 0;
  348. }
  349. static inline u16 adjust_phyreg(struct b43_wldev *dev, u16 offset)
  350. {
  351. /* OFDM registers are base-registers for the A-PHY. */
  352. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  353. offset &= ~B43_PHYROUTE;
  354. offset |= B43_PHYROUTE_BASE;
  355. }
  356. #if B43_DEBUG
  357. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  358. /* Ext-G registers are only available on G-PHYs */
  359. b43err(dev->wl, "Invalid EXT-G PHY access at "
  360. "0x%04X on A-PHY\n", offset);
  361. dump_stack();
  362. }
  363. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_N_BMODE) {
  364. /* N-BMODE registers are only available on N-PHYs */
  365. b43err(dev->wl, "Invalid N-BMODE PHY access at "
  366. "0x%04X on A-PHY\n", offset);
  367. dump_stack();
  368. }
  369. #endif /* B43_DEBUG */
  370. return offset;
  371. }
  372. static u16 b43_aphy_op_read(struct b43_wldev *dev, u16 reg)
  373. {
  374. reg = adjust_phyreg(dev, reg);
  375. b43_write16f(dev, B43_MMIO_PHY_CONTROL, reg);
  376. return b43_read16(dev, B43_MMIO_PHY_DATA);
  377. }
  378. static void b43_aphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  379. {
  380. reg = adjust_phyreg(dev, reg);
  381. b43_write16f(dev, B43_MMIO_PHY_CONTROL, reg);
  382. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  383. }
  384. static u16 b43_aphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  385. {
  386. /* Register 1 is a 32-bit register. */
  387. B43_WARN_ON(reg == 1);
  388. /* A-PHY needs 0x40 for read access */
  389. reg |= 0x40;
  390. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  391. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  392. }
  393. static void b43_aphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  394. {
  395. /* Register 1 is a 32-bit register. */
  396. B43_WARN_ON(reg == 1);
  397. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  398. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  399. }
  400. static bool b43_aphy_op_supports_hwpctl(struct b43_wldev *dev)
  401. {
  402. return (dev->phy.rev >= 5);
  403. }
  404. static void b43_aphy_op_software_rfkill(struct b43_wldev *dev,
  405. bool blocked)
  406. {
  407. struct b43_phy *phy = &dev->phy;
  408. if (!blocked) {
  409. if (phy->radio_on)
  410. return;
  411. b43_radio_write16(dev, 0x0004, 0x00C0);
  412. b43_radio_write16(dev, 0x0005, 0x0008);
  413. b43_phy_mask(dev, 0x0010, 0xFFF7);
  414. b43_phy_mask(dev, 0x0011, 0xFFF7);
  415. b43_radio_init2060(dev);
  416. } else {
  417. b43_radio_write16(dev, 0x0004, 0x00FF);
  418. b43_radio_write16(dev, 0x0005, 0x00FB);
  419. b43_phy_set(dev, 0x0010, 0x0008);
  420. b43_phy_set(dev, 0x0011, 0x0008);
  421. }
  422. }
  423. static int b43_aphy_op_switch_channel(struct b43_wldev *dev,
  424. unsigned int new_channel)
  425. {
  426. if (new_channel > 200)
  427. return -EINVAL;
  428. aphy_channel_switch(dev, new_channel);
  429. return 0;
  430. }
  431. static unsigned int b43_aphy_op_get_default_chan(struct b43_wldev *dev)
  432. {
  433. return 36; /* Default to channel 36 */
  434. }
  435. static void b43_aphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
  436. {//TODO
  437. struct b43_phy *phy = &dev->phy;
  438. u16 tmp;
  439. int autodiv = 0;
  440. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  441. autodiv = 1;
  442. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ANTDIVHELP);
  443. b43_phy_maskset(dev, B43_PHY_BBANDCFG, ~B43_PHY_BBANDCFG_RXANT,
  444. (autodiv ? B43_ANTENNA_AUTO1 : antenna) <<
  445. B43_PHY_BBANDCFG_RXANT_SHIFT);
  446. if (autodiv) {
  447. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  448. if (antenna == B43_ANTENNA_AUTO1)
  449. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  450. else
  451. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  452. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  453. }
  454. if (phy->rev < 3)
  455. b43_phy_maskset(dev, B43_PHY_ANTDWELL, 0xFF00, 0x24);
  456. else {
  457. b43_phy_set(dev, B43_PHY_OFDM61, 0x10);
  458. if (phy->rev == 3) {
  459. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT, 0x1D);
  460. b43_phy_write(dev, B43_PHY_ADIVRELATED, 8);
  461. } else {
  462. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT, 0x3A);
  463. b43_phy_maskset(dev, B43_PHY_ADIVRELATED, 0xFF00, 8);
  464. }
  465. }
  466. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ANTDIVHELP);
  467. }
  468. static void b43_aphy_op_adjust_txpower(struct b43_wldev *dev)
  469. {//TODO
  470. }
  471. static enum b43_txpwr_result b43_aphy_op_recalc_txpower(struct b43_wldev *dev,
  472. bool ignore_tssi)
  473. {//TODO
  474. return B43_TXPWR_RES_DONE;
  475. }
  476. static void b43_aphy_op_pwork_15sec(struct b43_wldev *dev)
  477. {//TODO
  478. }
  479. static void b43_aphy_op_pwork_60sec(struct b43_wldev *dev)
  480. {//TODO
  481. }
  482. static const struct b43_phy_operations b43_phyops_a = {
  483. .allocate = b43_aphy_op_allocate,
  484. .free = b43_aphy_op_free,
  485. .prepare_structs = b43_aphy_op_prepare_structs,
  486. .init = b43_aphy_op_init,
  487. .phy_read = b43_aphy_op_read,
  488. .phy_write = b43_aphy_op_write,
  489. .radio_read = b43_aphy_op_radio_read,
  490. .radio_write = b43_aphy_op_radio_write,
  491. .supports_hwpctl = b43_aphy_op_supports_hwpctl,
  492. .software_rfkill = b43_aphy_op_software_rfkill,
  493. .switch_analog = b43_phyop_switch_analog_generic,
  494. .switch_channel = b43_aphy_op_switch_channel,
  495. .get_default_chan = b43_aphy_op_get_default_chan,
  496. .set_rx_antenna = b43_aphy_op_set_rx_antenna,
  497. .recalc_txpower = b43_aphy_op_recalc_txpower,
  498. .adjust_txpower = b43_aphy_op_adjust_txpower,
  499. .pwork_15sec = b43_aphy_op_pwork_15sec,
  500. .pwork_60sec = b43_aphy_op_pwork_60sec,
  501. };