phy_lcn.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n LCN-PHY support
  4. Copyright (c) 2011 Rafał Miłecki <zajec5@gmail.com>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. This file incorporates work covered by the following copyright and
  18. permission notice:
  19. Copyright (c) 2010 Broadcom Corporation
  20. Permission to use, copy, modify, and/or distribute this software for any
  21. purpose with or without fee is hereby granted, provided that the above
  22. copyright notice and this permission notice appear in all copies.
  23. */
  24. #include <linux/slab.h>
  25. #include "b43.h"
  26. #include "phy_lcn.h"
  27. #include "tables_phy_lcn.h"
  28. #include "main.h"
  29. struct lcn_tx_gains {
  30. u16 gm_gain;
  31. u16 pga_gain;
  32. u16 pad_gain;
  33. u16 dac_gain;
  34. };
  35. struct lcn_tx_iir_filter {
  36. u8 type;
  37. u16 values[16];
  38. };
  39. enum lcn_sense_type {
  40. B43_SENSE_TEMP,
  41. B43_SENSE_VBAT,
  42. };
  43. /**************************************************
  44. * Radio 2064.
  45. **************************************************/
  46. /* wlc_lcnphy_radio_2064_channel_tune_4313 */
  47. static void b43_radio_2064_channel_setup(struct b43_wldev *dev)
  48. {
  49. u16 save[2];
  50. b43_radio_set(dev, 0x09d, 0x4);
  51. b43_radio_write(dev, 0x09e, 0xf);
  52. /* Channel specific values in theory, in practice always the same */
  53. b43_radio_write(dev, 0x02a, 0xb);
  54. b43_radio_maskset(dev, 0x030, ~0x3, 0xa);
  55. b43_radio_maskset(dev, 0x091, ~0x3, 0);
  56. b43_radio_maskset(dev, 0x038, ~0xf, 0x7);
  57. b43_radio_maskset(dev, 0x030, ~0xc, 0x8);
  58. b43_radio_maskset(dev, 0x05e, ~0xf, 0x8);
  59. b43_radio_maskset(dev, 0x05e, ~0xf0, 0x80);
  60. b43_radio_write(dev, 0x06c, 0x80);
  61. save[0] = b43_radio_read(dev, 0x044);
  62. save[1] = b43_radio_read(dev, 0x12b);
  63. b43_radio_set(dev, 0x044, 0x7);
  64. b43_radio_set(dev, 0x12b, 0xe);
  65. /* TODO */
  66. b43_radio_write(dev, 0x040, 0xfb);
  67. b43_radio_write(dev, 0x041, 0x9a);
  68. b43_radio_write(dev, 0x042, 0xa3);
  69. b43_radio_write(dev, 0x043, 0x0c);
  70. /* TODO */
  71. b43_radio_set(dev, 0x044, 0x0c);
  72. udelay(1);
  73. b43_radio_write(dev, 0x044, save[0]);
  74. b43_radio_write(dev, 0x12b, save[1]);
  75. if (dev->phy.rev == 1) {
  76. /* brcmsmac uses outdated 0x3 for 0x038 */
  77. b43_radio_write(dev, 0x038, 0x0);
  78. b43_radio_write(dev, 0x091, 0x7);
  79. }
  80. }
  81. /* wlc_radio_2064_init */
  82. static void b43_radio_2064_init(struct b43_wldev *dev)
  83. {
  84. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  85. b43_radio_write(dev, 0x09c, 0x0020);
  86. b43_radio_write(dev, 0x105, 0x0008);
  87. } else {
  88. /* TODO */
  89. }
  90. b43_radio_write(dev, 0x032, 0x0062);
  91. b43_radio_write(dev, 0x033, 0x0019);
  92. b43_radio_write(dev, 0x090, 0x0010);
  93. b43_radio_write(dev, 0x010, 0x0000);
  94. if (dev->phy.rev == 1) {
  95. b43_radio_write(dev, 0x060, 0x007f);
  96. b43_radio_write(dev, 0x061, 0x0072);
  97. b43_radio_write(dev, 0x062, 0x007f);
  98. }
  99. b43_radio_write(dev, 0x01d, 0x0002);
  100. b43_radio_write(dev, 0x01e, 0x0006);
  101. b43_phy_write(dev, 0x4ea, 0x4688);
  102. b43_phy_maskset(dev, 0x4eb, ~0x7, 0x2);
  103. b43_phy_mask(dev, 0x4eb, ~0x01c0);
  104. b43_phy_maskset(dev, 0x46a, 0xff00, 0x19);
  105. b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x55), 0);
  106. b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
  107. b43_radio_set(dev, 0x004, 0x40);
  108. b43_radio_set(dev, 0x120, 0x10);
  109. b43_radio_set(dev, 0x078, 0x80);
  110. b43_radio_set(dev, 0x129, 0x2);
  111. b43_radio_set(dev, 0x057, 0x1);
  112. b43_radio_set(dev, 0x05b, 0x2);
  113. /* TODO: wait for some bit to be set */
  114. b43_radio_read(dev, 0x05c);
  115. b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
  116. b43_radio_mask(dev, 0x057, (u16) ~0xff01);
  117. b43_phy_write(dev, 0x933, 0x2d6b);
  118. b43_phy_write(dev, 0x934, 0x2d6b);
  119. b43_phy_write(dev, 0x935, 0x2d6b);
  120. b43_phy_write(dev, 0x936, 0x2d6b);
  121. b43_phy_write(dev, 0x937, 0x016b);
  122. b43_radio_mask(dev, 0x057, (u16) ~0xff02);
  123. b43_radio_write(dev, 0x0c2, 0x006f);
  124. }
  125. /**************************************************
  126. * Various PHY ops
  127. **************************************************/
  128. /* wlc_lcnphy_toggle_afe_pwdn */
  129. static void b43_phy_lcn_afe_set_unset(struct b43_wldev *dev)
  130. {
  131. u16 afe_ctl2 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL2);
  132. u16 afe_ctl1 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL1);
  133. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 | 0x1);
  134. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 | 0x1);
  135. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 & ~0x1);
  136. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 & ~0x1);
  137. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2);
  138. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1);
  139. }
  140. /* wlc_lcnphy_get_pa_gain */
  141. static u16 b43_phy_lcn_get_pa_gain(struct b43_wldev *dev)
  142. {
  143. return (b43_phy_read(dev, 0x4fb) & 0x7f00) >> 8;
  144. }
  145. /* wlc_lcnphy_set_dac_gain */
  146. static void b43_phy_lcn_set_dac_gain(struct b43_wldev *dev, u16 dac_gain)
  147. {
  148. u16 dac_ctrl;
  149. dac_ctrl = b43_phy_read(dev, 0x439);
  150. dac_ctrl = dac_ctrl & 0xc7f;
  151. dac_ctrl = dac_ctrl | (dac_gain << 7);
  152. b43_phy_maskset(dev, 0x439, ~0xfff, dac_ctrl);
  153. }
  154. /* wlc_lcnphy_set_bbmult */
  155. static void b43_phy_lcn_set_bbmult(struct b43_wldev *dev, u8 m0)
  156. {
  157. b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x57), m0 << 8);
  158. }
  159. /* wlc_lcnphy_clear_tx_power_offsets */
  160. static void b43_phy_lcn_clear_tx_power_offsets(struct b43_wldev *dev)
  161. {
  162. u8 i;
  163. if (1) { /* FIXME */
  164. b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x340);
  165. for (i = 0; i < 30; i++) {
  166. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
  167. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
  168. }
  169. }
  170. b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x80);
  171. for (i = 0; i < 64; i++) {
  172. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
  173. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
  174. }
  175. }
  176. /* wlc_lcnphy_rev0_baseband_init */
  177. static void b43_phy_lcn_rev0_baseband_init(struct b43_wldev *dev)
  178. {
  179. b43_radio_write(dev, 0x11c, 0);
  180. b43_phy_write(dev, 0x43b, 0);
  181. b43_phy_write(dev, 0x43c, 0);
  182. b43_phy_write(dev, 0x44c, 0);
  183. b43_phy_write(dev, 0x4e6, 0);
  184. b43_phy_write(dev, 0x4f9, 0);
  185. b43_phy_write(dev, 0x4b0, 0);
  186. b43_phy_write(dev, 0x938, 0);
  187. b43_phy_write(dev, 0x4b0, 0);
  188. b43_phy_write(dev, 0x44e, 0);
  189. b43_phy_set(dev, 0x567, 0x03);
  190. b43_phy_set(dev, 0x44a, 0x44);
  191. b43_phy_write(dev, 0x44a, 0x80);
  192. if (!(dev->dev->bus_sprom->boardflags_lo & B43_BFL_FEM))
  193. ; /* TODO */
  194. b43_phy_maskset(dev, 0x634, ~0xff, 0xc);
  195. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_FEM) {
  196. b43_phy_maskset(dev, 0x634, ~0xff, 0xa);
  197. b43_phy_write(dev, 0x910, 0x1);
  198. }
  199. b43_phy_write(dev, 0x910, 0x1);
  200. b43_phy_maskset(dev, 0x448, ~0x300, 0x100);
  201. b43_phy_maskset(dev, 0x608, ~0xff, 0x17);
  202. b43_phy_maskset(dev, 0x604, ~0x7ff, 0x3ea);
  203. }
  204. /* wlc_lcnphy_bu_tweaks */
  205. static void b43_phy_lcn_bu_tweaks(struct b43_wldev *dev)
  206. {
  207. b43_phy_set(dev, 0x805, 0x1);
  208. b43_phy_maskset(dev, 0x42f, ~0x7, 0x3);
  209. b43_phy_maskset(dev, 0x030, ~0x7, 0x3);
  210. b43_phy_write(dev, 0x414, 0x1e10);
  211. b43_phy_write(dev, 0x415, 0x0640);
  212. b43_phy_maskset(dev, 0x4df, (u16) ~0xff00, 0xf700);
  213. b43_phy_set(dev, 0x44a, 0x44);
  214. b43_phy_write(dev, 0x44a, 0x80);
  215. b43_phy_maskset(dev, 0x434, ~0xff, 0xfd);
  216. b43_phy_maskset(dev, 0x420, ~0xff, 0x10);
  217. if (dev->dev->bus_sprom->board_rev >= 0x1204)
  218. b43_radio_set(dev, 0x09b, 0xf0);
  219. b43_phy_write(dev, 0x7d6, 0x0902);
  220. b43_phy_maskset(dev, 0x429, ~0xf, 0x9);
  221. b43_phy_maskset(dev, 0x429, ~(0x3f << 4), 0xe << 4);
  222. if (dev->phy.rev == 1) {
  223. b43_phy_maskset(dev, 0x423, ~0xff, 0x46);
  224. b43_phy_maskset(dev, 0x411, ~0xff, 1);
  225. b43_phy_set(dev, 0x434, 0xff); /* FIXME: update to wl */
  226. /* TODO: wl operates on PHY 0x416, brcmsmac is outdated here */
  227. b43_phy_maskset(dev, 0x656, ~0xf, 2);
  228. b43_phy_set(dev, 0x44d, 4);
  229. b43_radio_set(dev, 0x0f7, 0x4);
  230. b43_radio_mask(dev, 0x0f1, ~0x3);
  231. b43_radio_maskset(dev, 0x0f2, ~0xf8, 0x90);
  232. b43_radio_maskset(dev, 0x0f3, ~0x3, 0x2);
  233. b43_radio_maskset(dev, 0x0f3, ~0xf0, 0xa0);
  234. b43_radio_set(dev, 0x11f, 0x2);
  235. b43_phy_lcn_clear_tx_power_offsets(dev);
  236. /* TODO: something more? */
  237. }
  238. }
  239. /* wlc_lcnphy_vbat_temp_sense_setup */
  240. static void b43_phy_lcn_sense_setup(struct b43_wldev *dev,
  241. enum lcn_sense_type sense_type)
  242. {
  243. u8 auxpga_vmidcourse, auxpga_vmidfine, auxpga_gain;
  244. u16 auxpga_vmid;
  245. u8 tx_pwr_idx;
  246. u8 i;
  247. u16 save_radio_regs[6][2] = {
  248. { 0x007, 0 }, { 0x0ff, 0 }, { 0x11f, 0 }, { 0x005, 0 },
  249. { 0x025, 0 }, { 0x112, 0 },
  250. };
  251. u16 save_phy_regs[14][2] = {
  252. { 0x503, 0 }, { 0x4a4, 0 }, { 0x4d0, 0 }, { 0x4d9, 0 },
  253. { 0x4da, 0 }, { 0x4a6, 0 }, { 0x938, 0 }, { 0x939, 0 },
  254. { 0x4d8, 0 }, { 0x4d0, 0 }, { 0x4d7, 0 }, { 0x4a5, 0 },
  255. { 0x40d, 0 }, { 0x4a2, 0 },
  256. };
  257. u16 save_radio_4a4;
  258. msleep(1);
  259. /* Save */
  260. for (i = 0; i < 6; i++)
  261. save_radio_regs[i][1] = b43_radio_read(dev,
  262. save_radio_regs[i][0]);
  263. for (i = 0; i < 14; i++)
  264. save_phy_regs[i][1] = b43_phy_read(dev, save_phy_regs[i][0]);
  265. b43_mac_suspend(dev);
  266. save_radio_4a4 = b43_radio_read(dev, 0x4a4);
  267. /* wlc_lcnphy_set_tx_pwr_ctrl(pi, LCNPHY_TX_PWR_CTRL_OFF); */
  268. tx_pwr_idx = dev->phy.lcn->tx_pwr_curr_idx;
  269. /* Setup */
  270. /* TODO: wlc_lcnphy_set_tx_pwr_by_index(pi, 127); */
  271. b43_radio_set(dev, 0x007, 0x1);
  272. b43_radio_set(dev, 0x0ff, 0x10);
  273. b43_radio_set(dev, 0x11f, 0x4);
  274. b43_phy_mask(dev, 0x503, ~0x1);
  275. b43_phy_mask(dev, 0x503, ~0x4);
  276. b43_phy_mask(dev, 0x4a4, ~0x4000);
  277. b43_phy_mask(dev, 0x4a4, (u16) ~0x8000);
  278. b43_phy_mask(dev, 0x4d0, ~0x20);
  279. b43_phy_set(dev, 0x4a5, 0xff);
  280. b43_phy_maskset(dev, 0x4a5, ~0x7000, 0x5000);
  281. b43_phy_mask(dev, 0x4a5, ~0x700);
  282. b43_phy_maskset(dev, 0x40d, ~0xff, 64);
  283. b43_phy_maskset(dev, 0x40d, ~0x700, 0x600);
  284. b43_phy_maskset(dev, 0x4a2, ~0xff, 64);
  285. b43_phy_maskset(dev, 0x4a2, ~0x700, 0x600);
  286. b43_phy_maskset(dev, 0x4d9, ~0x70, 0x20);
  287. b43_phy_maskset(dev, 0x4d9, ~0x700, 0x300);
  288. b43_phy_maskset(dev, 0x4d9, ~0x7000, 0x1000);
  289. b43_phy_mask(dev, 0x4da, ~0x1000);
  290. b43_phy_set(dev, 0x4da, 0x2000);
  291. b43_phy_set(dev, 0x4a6, 0x8000);
  292. b43_radio_write(dev, 0x025, 0xc);
  293. b43_radio_set(dev, 0x005, 0x8);
  294. b43_phy_set(dev, 0x938, 0x4);
  295. b43_phy_set(dev, 0x939, 0x4);
  296. b43_phy_set(dev, 0x4a4, 0x1000);
  297. /* FIXME: don't hardcode */
  298. b43_lcntab_write(dev, B43_LCNTAB16(0x8, 0x6), 0x640);
  299. switch (sense_type) {
  300. case B43_SENSE_TEMP:
  301. b43_phy_set(dev, 0x4d7, 0x8);
  302. b43_phy_maskset(dev, 0x4d7, ~0x7000, 0x1000);
  303. auxpga_vmidcourse = 8;
  304. auxpga_vmidfine = 0x4;
  305. auxpga_gain = 2;
  306. b43_radio_set(dev, 0x082, 0x20);
  307. break;
  308. case B43_SENSE_VBAT:
  309. b43_phy_set(dev, 0x4d7, 0x8);
  310. b43_phy_maskset(dev, 0x4d7, ~0x7000, 0x3000);
  311. auxpga_vmidcourse = 7;
  312. auxpga_vmidfine = 0xa;
  313. auxpga_gain = 2;
  314. break;
  315. }
  316. auxpga_vmid = (0x200 | (auxpga_vmidcourse << 4) | auxpga_vmidfine);
  317. b43_phy_set(dev, 0x4d8, 0x1);
  318. b43_phy_maskset(dev, 0x4d8, ~(0x3ff << 2), auxpga_vmid << 2);
  319. b43_phy_set(dev, 0x4d8, 0x2);
  320. b43_phy_maskset(dev, 0x4d8, ~(0x7 << 12), auxpga_gain << 12);
  321. b43_phy_set(dev, 0x4d0, 0x20);
  322. b43_radio_write(dev, 0x112, 0x6);
  323. b43_dummy_transmission(dev, true, false);
  324. /* Wait if not done */
  325. if (!(b43_phy_read(dev, 0x476) & 0x8000))
  326. udelay(10);
  327. /* Restore */
  328. for (i = 0; i < 6; i++)
  329. b43_radio_write(dev, save_radio_regs[i][0],
  330. save_radio_regs[i][1]);
  331. for (i = 0; i < 14; i++)
  332. b43_phy_write(dev, save_phy_regs[i][0], save_phy_regs[i][1]);
  333. /* TODO: wlc_lcnphy_set_tx_pwr_by_index(tx_pwr_idx) */
  334. b43_radio_write(dev, 0x4a4, save_radio_4a4);
  335. b43_mac_enable(dev);
  336. msleep(1);
  337. }
  338. static bool b43_phy_lcn_load_tx_iir_cck_filter(struct b43_wldev *dev,
  339. u8 filter_type)
  340. {
  341. int i, j;
  342. u16 phy_regs[] = { 0x910, 0x91e, 0x91f, 0x924, 0x925, 0x926, 0x920,
  343. 0x921, 0x927, 0x928, 0x929, 0x922, 0x923, 0x930,
  344. 0x931, 0x932 };
  345. /* Table is from brcmsmac, values for type 25 were outdated, probably
  346. * others need updating too */
  347. struct lcn_tx_iir_filter tx_iir_filters_cck[] = {
  348. { 0, { 1, 415, 1874, 64, 128, 64, 792, 1656, 64, 128, 64, 778,
  349. 1582, 64, 128, 64 } },
  350. { 1, { 1, 402, 1847, 259, 59, 259, 671, 1794, 68, 54, 68, 608,
  351. 1863, 93, 167, 93 } },
  352. { 2, { 1, 415, 1874, 64, 128, 64, 792, 1656, 192, 384, 192,
  353. 778, 1582, 64, 128, 64 } },
  354. { 3, { 1, 302, 1841, 129, 258, 129, 658, 1720, 205, 410, 205,
  355. 754, 1760, 170, 340, 170 } },
  356. { 20, { 1, 360, 1884, 242, 1734, 242, 752, 1720, 205, 1845, 205,
  357. 767, 1760, 256, 185, 256 } },
  358. { 21, { 1, 360, 1884, 149, 1874, 149, 752, 1720, 205, 1883, 205,
  359. 767, 1760, 256, 273, 256 } },
  360. { 22, { 1, 360, 1884, 98, 1948, 98, 752, 1720, 205, 1924, 205,
  361. 767, 1760, 256, 352, 256 } },
  362. { 23, { 1, 350, 1884, 116, 1966, 116, 752, 1720, 205, 2008, 205,
  363. 767, 1760, 128, 233, 128 } },
  364. { 24, { 1, 325, 1884, 32, 40, 32, 756, 1720, 256, 471, 256, 766,
  365. 1760, 256, 1881, 256 } },
  366. { 25, { 1, 299, 1884, 51, 64, 51, 736, 1720, 256, 471, 256, 765,
  367. 1760, 262, 1878, 262 } },
  368. /* brcmsmac version { 25, { 1, 299, 1884, 51, 64, 51, 736, 1720,
  369. * 256, 471, 256, 765, 1760, 256, 1881, 256 } }, */
  370. { 26, { 1, 277, 1943, 39, 117, 88, 637, 1838, 64, 192, 144, 614,
  371. 1864, 128, 384, 288 } },
  372. { 27, { 1, 245, 1943, 49, 147, 110, 626, 1838, 256, 768, 576,
  373. 613, 1864, 128, 384, 288 } },
  374. { 30, { 1, 302, 1841, 61, 122, 61, 658, 1720, 205, 410, 205,
  375. 754, 1760, 170, 340, 170 } },
  376. };
  377. for (i = 0; i < ARRAY_SIZE(tx_iir_filters_cck); i++) {
  378. if (tx_iir_filters_cck[i].type == filter_type) {
  379. for (j = 0; j < 16; j++)
  380. b43_phy_write(dev, phy_regs[j],
  381. tx_iir_filters_cck[i].values[j]);
  382. return true;
  383. }
  384. }
  385. return false;
  386. }
  387. static bool b43_phy_lcn_load_tx_iir_ofdm_filter(struct b43_wldev *dev,
  388. u8 filter_type)
  389. {
  390. int i, j;
  391. u16 phy_regs[] = { 0x90f, 0x900, 0x901, 0x906, 0x907, 0x908, 0x902,
  392. 0x903, 0x909, 0x90a, 0x90b, 0x904, 0x905, 0x90c,
  393. 0x90d, 0x90e };
  394. struct lcn_tx_iir_filter tx_iir_filters_ofdm[] = {
  395. { 0, { 0, 0xa2, 0x0, 0x100, 0x100, 0x0, 0x0, 0x0, 0x100, 0x0,
  396. 0x0, 0x278, 0xfea0, 0x80, 0x100, 0x80 } },
  397. { 1, { 0, 374, 0xFF79, 16, 32, 16, 799, 0xFE74, 50, 32, 50, 750,
  398. 0xFE2B, 212, 0xFFCE, 212 } },
  399. { 2, { 0, 375, 0xFF16, 37, 76, 37, 799, 0xFE74, 32, 20, 32, 748,
  400. 0xFEF2, 128, 0xFFE2, 128 } },
  401. };
  402. for (i = 0; i < ARRAY_SIZE(tx_iir_filters_ofdm); i++) {
  403. if (tx_iir_filters_ofdm[i].type == filter_type) {
  404. for (j = 0; j < 16; j++)
  405. b43_phy_write(dev, phy_regs[j],
  406. tx_iir_filters_ofdm[i].values[j]);
  407. return true;
  408. }
  409. }
  410. return false;
  411. }
  412. /* wlc_lcnphy_set_tx_gain_override */
  413. static void b43_phy_lcn_set_tx_gain_override(struct b43_wldev *dev, bool enable)
  414. {
  415. b43_phy_maskset(dev, 0x4b0, ~(0x1 << 7), enable << 7);
  416. b43_phy_maskset(dev, 0x4b0, ~(0x1 << 14), enable << 14);
  417. b43_phy_maskset(dev, 0x43b, ~(0x1 << 6), enable << 6);
  418. }
  419. /* wlc_lcnphy_set_tx_gain */
  420. static void b43_phy_lcn_set_tx_gain(struct b43_wldev *dev,
  421. struct lcn_tx_gains *target_gains)
  422. {
  423. u16 pa_gain = b43_phy_lcn_get_pa_gain(dev);
  424. b43_phy_write(dev, 0x4b5,
  425. (target_gains->gm_gain | (target_gains->pga_gain << 8)));
  426. b43_phy_maskset(dev, 0x4fb, ~0x7fff,
  427. (target_gains->pad_gain | (pa_gain << 8)));
  428. b43_phy_write(dev, 0x4fc,
  429. (target_gains->gm_gain | (target_gains->pga_gain << 8)));
  430. b43_phy_maskset(dev, 0x4fd, ~0x7fff,
  431. (target_gains->pad_gain | (pa_gain << 8)));
  432. b43_phy_lcn_set_dac_gain(dev, target_gains->dac_gain);
  433. b43_phy_lcn_set_tx_gain_override(dev, true);
  434. }
  435. /* wlc_lcnphy_tx_pwr_ctrl_init */
  436. static void b43_phy_lcn_tx_pwr_ctl_init(struct b43_wldev *dev)
  437. {
  438. struct lcn_tx_gains tx_gains;
  439. u8 bbmult;
  440. b43_mac_suspend(dev);
  441. if (!dev->phy.lcn->hw_pwr_ctl_capable) {
  442. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  443. tx_gains.gm_gain = 4;
  444. tx_gains.pga_gain = 12;
  445. tx_gains.pad_gain = 12;
  446. tx_gains.dac_gain = 0;
  447. bbmult = 150;
  448. } else {
  449. tx_gains.gm_gain = 7;
  450. tx_gains.pga_gain = 15;
  451. tx_gains.pad_gain = 14;
  452. tx_gains.dac_gain = 0;
  453. bbmult = 150;
  454. }
  455. b43_phy_lcn_set_tx_gain(dev, &tx_gains);
  456. b43_phy_lcn_set_bbmult(dev, bbmult);
  457. b43_phy_lcn_sense_setup(dev, B43_SENSE_TEMP);
  458. } else {
  459. b43err(dev->wl, "TX power control not supported for this HW\n");
  460. }
  461. b43_mac_enable(dev);
  462. }
  463. /* wlc_lcnphy_txrx_spur_avoidance_mode */
  464. static void b43_phy_lcn_txrx_spur_avoidance_mode(struct b43_wldev *dev,
  465. bool enable)
  466. {
  467. if (enable) {
  468. b43_phy_write(dev, 0x942, 0x7);
  469. b43_phy_write(dev, 0x93b, ((1 << 13) + 23));
  470. b43_phy_write(dev, 0x93c, ((1 << 13) + 1989));
  471. b43_phy_write(dev, 0x44a, 0x084);
  472. b43_phy_write(dev, 0x44a, 0x080);
  473. b43_phy_write(dev, 0x6d3, 0x2222);
  474. b43_phy_write(dev, 0x6d3, 0x2220);
  475. } else {
  476. b43_phy_write(dev, 0x942, 0x0);
  477. b43_phy_write(dev, 0x93b, ((0 << 13) + 23));
  478. b43_phy_write(dev, 0x93c, ((0 << 13) + 1989));
  479. }
  480. b43_mac_switch_freq(dev, enable);
  481. }
  482. /**************************************************
  483. * Channel switching ops.
  484. **************************************************/
  485. /* wlc_lcnphy_set_chanspec_tweaks */
  486. static void b43_phy_lcn_set_channel_tweaks(struct b43_wldev *dev, int channel)
  487. {
  488. struct bcma_drv_cc *cc = &dev->dev->bdev->bus->drv_cc;
  489. b43_phy_maskset(dev, 0x448, ~0x300, (channel == 14) ? 0x200 : 0x100);
  490. if (channel == 1 || channel == 2 || channel == 3 || channel == 4 ||
  491. channel == 9 || channel == 10 || channel == 11 || channel == 12) {
  492. bcma_chipco_pll_write(cc, 0x2, 0x03000c04);
  493. bcma_chipco_pll_maskset(cc, 0x3, 0x00ffffff, 0x0);
  494. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  495. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, 0x400);
  496. b43_phy_write(dev, 0x942, 0);
  497. b43_phy_lcn_txrx_spur_avoidance_mode(dev, false);
  498. b43_phy_maskset(dev, 0x424, (u16) ~0xff00, 0x1b00);
  499. b43_phy_write(dev, 0x425, 0x5907);
  500. } else {
  501. bcma_chipco_pll_write(cc, 0x2, 0x03140c04);
  502. bcma_chipco_pll_maskset(cc, 0x3, 0x00ffffff, 0x333333);
  503. bcma_chipco_pll_write(cc, 0x4, 0x202c2820);
  504. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, 0x400);
  505. b43_phy_write(dev, 0x942, 0);
  506. b43_phy_lcn_txrx_spur_avoidance_mode(dev, true);
  507. b43_phy_maskset(dev, 0x424, (u16) ~0xff00, 0x1f00);
  508. b43_phy_write(dev, 0x425, 0x590a);
  509. }
  510. b43_phy_set(dev, 0x44a, 0x44);
  511. b43_phy_write(dev, 0x44a, 0x80);
  512. }
  513. /* wlc_phy_chanspec_set_lcnphy */
  514. static int b43_phy_lcn_set_channel(struct b43_wldev *dev,
  515. struct ieee80211_channel *channel,
  516. enum nl80211_channel_type channel_type)
  517. {
  518. static const u16 sfo_cfg[14][2] = {
  519. {965, 1087}, {967, 1085}, {969, 1082}, {971, 1080}, {973, 1078},
  520. {975, 1076}, {977, 1073}, {979, 1071}, {981, 1069}, {983, 1067},
  521. {985, 1065}, {987, 1063}, {989, 1060}, {994, 1055},
  522. };
  523. b43_phy_lcn_set_channel_tweaks(dev, channel->hw_value);
  524. b43_phy_set(dev, 0x44a, 0x44);
  525. b43_phy_write(dev, 0x44a, 0x80);
  526. b43_radio_2064_channel_setup(dev);
  527. mdelay(1);
  528. b43_phy_lcn_afe_set_unset(dev);
  529. b43_phy_write(dev, 0x657, sfo_cfg[channel->hw_value - 1][0]);
  530. b43_phy_write(dev, 0x658, sfo_cfg[channel->hw_value - 1][1]);
  531. if (channel->hw_value == 14) {
  532. b43_phy_maskset(dev, 0x448, ~(0x3 << 8), (2) << 8);
  533. b43_phy_lcn_load_tx_iir_cck_filter(dev, 3);
  534. } else {
  535. b43_phy_maskset(dev, 0x448, ~(0x3 << 8), (1) << 8);
  536. /* brcmsmac uses filter_type 2, we follow wl with 25 */
  537. b43_phy_lcn_load_tx_iir_cck_filter(dev, 25);
  538. }
  539. /* brcmsmac uses filter_type 2, we follow wl with 0 */
  540. b43_phy_lcn_load_tx_iir_ofdm_filter(dev, 0);
  541. b43_phy_maskset(dev, 0x4eb, ~(0x7 << 3), 0x1 << 3);
  542. return 0;
  543. }
  544. /**************************************************
  545. * Basic PHY ops.
  546. **************************************************/
  547. static int b43_phy_lcn_op_allocate(struct b43_wldev *dev)
  548. {
  549. struct b43_phy_lcn *phy_lcn;
  550. phy_lcn = kzalloc(sizeof(*phy_lcn), GFP_KERNEL);
  551. if (!phy_lcn)
  552. return -ENOMEM;
  553. dev->phy.lcn = phy_lcn;
  554. return 0;
  555. }
  556. static void b43_phy_lcn_op_free(struct b43_wldev *dev)
  557. {
  558. struct b43_phy *phy = &dev->phy;
  559. struct b43_phy_lcn *phy_lcn = phy->lcn;
  560. kfree(phy_lcn);
  561. phy->lcn = NULL;
  562. }
  563. static void b43_phy_lcn_op_prepare_structs(struct b43_wldev *dev)
  564. {
  565. struct b43_phy *phy = &dev->phy;
  566. struct b43_phy_lcn *phy_lcn = phy->lcn;
  567. memset(phy_lcn, 0, sizeof(*phy_lcn));
  568. }
  569. /* wlc_phy_init_lcnphy */
  570. static int b43_phy_lcn_op_init(struct b43_wldev *dev)
  571. {
  572. struct bcma_drv_cc *cc = &dev->dev->bdev->bus->drv_cc;
  573. b43_phy_set(dev, 0x44a, 0x80);
  574. b43_phy_mask(dev, 0x44a, 0x7f);
  575. b43_phy_set(dev, 0x6d1, 0x80);
  576. b43_phy_write(dev, 0x6d0, 0x7);
  577. b43_phy_lcn_afe_set_unset(dev);
  578. b43_phy_write(dev, 0x60a, 0xa0);
  579. b43_phy_write(dev, 0x46a, 0x19);
  580. b43_phy_maskset(dev, 0x663, 0xFF00, 0x64);
  581. b43_phy_lcn_tables_init(dev);
  582. b43_phy_lcn_rev0_baseband_init(dev);
  583. b43_phy_lcn_bu_tweaks(dev);
  584. if (dev->phy.radio_ver == 0x2064)
  585. b43_radio_2064_init(dev);
  586. else
  587. B43_WARN_ON(1);
  588. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  589. b43_phy_lcn_tx_pwr_ctl_init(dev);
  590. b43_switch_channel(dev, dev->phy.channel);
  591. bcma_chipco_regctl_maskset(cc, 0, 0xf, 0x9);
  592. bcma_chipco_chipctl_maskset(cc, 0, 0, 0x03cddddd);
  593. /* TODO */
  594. b43_phy_set(dev, 0x448, 0x4000);
  595. udelay(100);
  596. b43_phy_mask(dev, 0x448, ~0x4000);
  597. /* TODO */
  598. return 0;
  599. }
  600. static void b43_phy_lcn_op_software_rfkill(struct b43_wldev *dev,
  601. bool blocked)
  602. {
  603. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  604. b43err(dev->wl, "MAC not suspended\n");
  605. if (blocked) {
  606. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL2, ~0x7c00);
  607. b43_phy_set(dev, B43_PHY_LCN_RF_CTL1, 0x1f00);
  608. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL5, ~0x7f00);
  609. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL4, ~0x2);
  610. b43_phy_set(dev, B43_PHY_LCN_RF_CTL3, 0x808);
  611. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL7, ~0x8);
  612. b43_phy_set(dev, B43_PHY_LCN_RF_CTL6, 0x8);
  613. } else {
  614. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL1, ~0x1f00);
  615. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL3, ~0x808);
  616. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL6, ~0x8);
  617. }
  618. }
  619. static void b43_phy_lcn_op_switch_analog(struct b43_wldev *dev, bool on)
  620. {
  621. if (on) {
  622. b43_phy_mask(dev, B43_PHY_LCN_AFE_CTL1, ~0x7);
  623. } else {
  624. b43_phy_set(dev, B43_PHY_LCN_AFE_CTL2, 0x7);
  625. b43_phy_set(dev, B43_PHY_LCN_AFE_CTL1, 0x7);
  626. }
  627. }
  628. static int b43_phy_lcn_op_switch_channel(struct b43_wldev *dev,
  629. unsigned int new_channel)
  630. {
  631. struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
  632. enum nl80211_channel_type channel_type =
  633. cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
  634. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  635. if ((new_channel < 1) || (new_channel > 14))
  636. return -EINVAL;
  637. } else {
  638. return -EINVAL;
  639. }
  640. return b43_phy_lcn_set_channel(dev, channel, channel_type);
  641. }
  642. static unsigned int b43_phy_lcn_op_get_default_chan(struct b43_wldev *dev)
  643. {
  644. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  645. return 1;
  646. return 36;
  647. }
  648. static enum b43_txpwr_result
  649. b43_phy_lcn_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
  650. {
  651. return B43_TXPWR_RES_DONE;
  652. }
  653. static void b43_phy_lcn_op_adjust_txpower(struct b43_wldev *dev)
  654. {
  655. }
  656. /**************************************************
  657. * R/W ops.
  658. **************************************************/
  659. static void b43_phy_lcn_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  660. u16 set)
  661. {
  662. b43_write16f(dev, B43_MMIO_PHY_CONTROL, reg);
  663. b43_write16(dev, B43_MMIO_PHY_DATA,
  664. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  665. }
  666. static u16 b43_phy_lcn_op_radio_read(struct b43_wldev *dev, u16 reg)
  667. {
  668. /* LCN-PHY needs 0x200 for read access */
  669. reg |= 0x200;
  670. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, reg);
  671. return b43_read16(dev, B43_MMIO_RADIO24_DATA);
  672. }
  673. static void b43_phy_lcn_op_radio_write(struct b43_wldev *dev, u16 reg,
  674. u16 value)
  675. {
  676. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, reg);
  677. b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
  678. }
  679. /**************************************************
  680. * PHY ops struct.
  681. **************************************************/
  682. const struct b43_phy_operations b43_phyops_lcn = {
  683. .allocate = b43_phy_lcn_op_allocate,
  684. .free = b43_phy_lcn_op_free,
  685. .prepare_structs = b43_phy_lcn_op_prepare_structs,
  686. .init = b43_phy_lcn_op_init,
  687. .phy_maskset = b43_phy_lcn_op_maskset,
  688. .radio_read = b43_phy_lcn_op_radio_read,
  689. .radio_write = b43_phy_lcn_op_radio_write,
  690. .software_rfkill = b43_phy_lcn_op_software_rfkill,
  691. .switch_analog = b43_phy_lcn_op_switch_analog,
  692. .switch_channel = b43_phy_lcn_op_switch_channel,
  693. .get_default_chan = b43_phy_lcn_op_get_default_chan,
  694. .recalc_txpower = b43_phy_lcn_op_recalc_txpower,
  695. .adjust_txpower = b43_phy_lcn_op_adjust_txpower,
  696. };