sdio.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/atomic.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_ids.h>
  27. #include <linux/mmc/sdio_func.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/semaphore.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <linux/bcma/bcma.h>
  33. #include <linux/debugfs.h>
  34. #include <linux/vmalloc.h>
  35. #include <linux/platform_data/brcmfmac-sdio.h>
  36. #include <linux/moduleparam.h>
  37. #include <asm/unaligned.h>
  38. #include <defs.h>
  39. #include <brcmu_wifi.h>
  40. #include <brcmu_utils.h>
  41. #include <brcm_hw_ids.h>
  42. #include <soc.h>
  43. #include "sdio.h"
  44. #include "chip.h"
  45. #include "firmware.h"
  46. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  47. #define CTL_DONE_TIMEOUT 2000 /* In milli second */
  48. #ifdef DEBUG
  49. #define BRCMF_TRAP_INFO_SIZE 80
  50. #define CBUF_LEN (128)
  51. /* Device console log buffer state */
  52. #define CONSOLE_BUFFER_MAX 2024
  53. struct rte_log_le {
  54. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  55. __le32 buf_size;
  56. __le32 idx;
  57. char *_buf_compat; /* Redundant pointer for backward compat. */
  58. };
  59. struct rte_console {
  60. /* Virtual UART
  61. * When there is no UART (e.g. Quickturn),
  62. * the host should write a complete
  63. * input line directly into cbuf and then write
  64. * the length into vcons_in.
  65. * This may also be used when there is a real UART
  66. * (at risk of conflicting with
  67. * the real UART). vcons_out is currently unused.
  68. */
  69. uint vcons_in;
  70. uint vcons_out;
  71. /* Output (logging) buffer
  72. * Console output is written to a ring buffer log_buf at index log_idx.
  73. * The host may read the output when it sees log_idx advance.
  74. * Output will be lost if the output wraps around faster than the host
  75. * polls.
  76. */
  77. struct rte_log_le log_le;
  78. /* Console input line buffer
  79. * Characters are read one at a time into cbuf
  80. * until <CR> is received, then
  81. * the buffer is processed as a command line.
  82. * Also used for virtual UART.
  83. */
  84. uint cbuf_idx;
  85. char cbuf[CBUF_LEN];
  86. };
  87. #endif /* DEBUG */
  88. #include <chipcommon.h>
  89. #include "bus.h"
  90. #include "debug.h"
  91. #include "tracepoint.h"
  92. #define TXQLEN 2048 /* bulk tx queue length */
  93. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  94. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  95. #define PRIOMASK 7
  96. #define TXRETRIES 2 /* # of retries for tx frames */
  97. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  98. one scheduling */
  99. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  100. one scheduling */
  101. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  102. #define MEMBLOCK 2048 /* Block size used for downloading
  103. of dongle image */
  104. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  105. biggest possible glom */
  106. #define BRCMF_FIRSTREAD (1 << 6)
  107. #define BRCMF_CONSOLE 10 /* watchdog interval to poll console */
  108. /* SBSDIO_DEVICE_CTL */
  109. /* 1: device will assert busy signal when receiving CMD53 */
  110. #define SBSDIO_DEVCTL_SETBUSY 0x01
  111. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  112. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  113. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  114. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  115. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  116. * sdio bus power cycle to clear (rev 9) */
  117. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  118. /* Force SD->SB reset mapping (rev 11) */
  119. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  120. /* Determined by CoreControl bit */
  121. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  122. /* Force backplane reset */
  123. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  124. /* Force no backplane reset */
  125. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  126. /* direct(mapped) cis space */
  127. /* MAPPED common CIS address */
  128. #define SBSDIO_CIS_BASE_COMMON 0x1000
  129. /* maximum bytes in one CIS */
  130. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  131. /* cis offset addr is < 17 bits */
  132. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  133. /* manfid tuple length, include tuple, link bytes */
  134. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  135. #define CORE_BUS_REG(base, field) \
  136. (base + offsetof(struct sdpcmd_regs, field))
  137. /* SDIO function 1 register CHIPCLKCSR */
  138. /* Force ALP request to backplane */
  139. #define SBSDIO_FORCE_ALP 0x01
  140. /* Force HT request to backplane */
  141. #define SBSDIO_FORCE_HT 0x02
  142. /* Force ILP request to backplane */
  143. #define SBSDIO_FORCE_ILP 0x04
  144. /* Make ALP ready (power up xtal) */
  145. #define SBSDIO_ALP_AVAIL_REQ 0x08
  146. /* Make HT ready (power up PLL) */
  147. #define SBSDIO_HT_AVAIL_REQ 0x10
  148. /* Squelch clock requests from HW */
  149. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  150. /* Status: ALP is ready */
  151. #define SBSDIO_ALP_AVAIL 0x40
  152. /* Status: HT is ready */
  153. #define SBSDIO_HT_AVAIL 0x80
  154. #define SBSDIO_CSR_MASK 0x1F
  155. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  156. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  157. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  158. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  159. #define SBSDIO_CLKAV(regval, alponly) \
  160. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  161. /* intstatus */
  162. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  163. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  164. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  165. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  166. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  167. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  168. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  169. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  170. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  171. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  172. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  173. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  174. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  175. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  176. #define I_PC (1 << 10) /* descriptor error */
  177. #define I_PD (1 << 11) /* data error */
  178. #define I_DE (1 << 12) /* Descriptor protocol Error */
  179. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  180. #define I_RO (1 << 14) /* Receive fifo Overflow */
  181. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  182. #define I_RI (1 << 16) /* Receive Interrupt */
  183. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  184. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  185. #define I_XI (1 << 24) /* Transmit Interrupt */
  186. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  187. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  188. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  189. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  190. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  191. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  192. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  193. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  194. #define I_DMA (I_RI | I_XI | I_ERRORS)
  195. /* corecontrol */
  196. #define CC_CISRDY (1 << 0) /* CIS Ready */
  197. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  198. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  199. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  200. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  201. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  202. /* SDA_FRAMECTRL */
  203. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  204. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  205. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  206. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  207. /*
  208. * Software allocation of To SB Mailbox resources
  209. */
  210. /* tosbmailbox bits corresponding to intstatus bits */
  211. #define SMB_NAK (1 << 0) /* Frame NAK */
  212. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  213. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  214. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  215. /* tosbmailboxdata */
  216. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  217. /*
  218. * Software allocation of To Host Mailbox resources
  219. */
  220. /* intstatus bits */
  221. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  222. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  223. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  224. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  225. /* tohostmailboxdata */
  226. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  227. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  228. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  229. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  230. #define HMB_DATA_FCDATA_MASK 0xff000000
  231. #define HMB_DATA_FCDATA_SHIFT 24
  232. #define HMB_DATA_VERSION_MASK 0x00ff0000
  233. #define HMB_DATA_VERSION_SHIFT 16
  234. /*
  235. * Software-defined protocol header
  236. */
  237. /* Current protocol version */
  238. #define SDPCM_PROT_VERSION 4
  239. /*
  240. * Shared structure between dongle and the host.
  241. * The structure contains pointers to trap or assert information.
  242. */
  243. #define SDPCM_SHARED_VERSION 0x0003
  244. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  245. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  246. #define SDPCM_SHARED_ASSERT 0x0200
  247. #define SDPCM_SHARED_TRAP 0x0400
  248. /* Space for header read, limit for data packets */
  249. #define MAX_HDR_READ (1 << 6)
  250. #define MAX_RX_DATASZ 2048
  251. /* Bump up limit on waiting for HT to account for first startup;
  252. * if the image is doing a CRC calculation before programming the PMU
  253. * for HT availability, it could take a couple hundred ms more, so
  254. * max out at a 1 second (1000000us).
  255. */
  256. #undef PMU_MAX_TRANSITION_DLY
  257. #define PMU_MAX_TRANSITION_DLY 1000000
  258. /* Value for ChipClockCSR during initial setup */
  259. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  260. SBSDIO_ALP_AVAIL_REQ)
  261. /* Flags for SDH calls */
  262. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  263. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  264. * when idle
  265. */
  266. #define BRCMF_IDLE_INTERVAL 1
  267. #define KSO_WAIT_US 50
  268. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  269. /*
  270. * Conversion of 802.1D priority to precedence level
  271. */
  272. static uint prio2prec(u32 prio)
  273. {
  274. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  275. (prio^2) : prio;
  276. }
  277. #ifdef DEBUG
  278. /* Device console log buffer state */
  279. struct brcmf_console {
  280. uint count; /* Poll interval msec counter */
  281. uint log_addr; /* Log struct address (fixed) */
  282. struct rte_log_le log_le; /* Log struct (host copy) */
  283. uint bufsize; /* Size of log buffer */
  284. u8 *buf; /* Log buffer (host copy) */
  285. uint last; /* Last buffer read index */
  286. };
  287. struct brcmf_trap_info {
  288. __le32 type;
  289. __le32 epc;
  290. __le32 cpsr;
  291. __le32 spsr;
  292. __le32 r0; /* a1 */
  293. __le32 r1; /* a2 */
  294. __le32 r2; /* a3 */
  295. __le32 r3; /* a4 */
  296. __le32 r4; /* v1 */
  297. __le32 r5; /* v2 */
  298. __le32 r6; /* v3 */
  299. __le32 r7; /* v4 */
  300. __le32 r8; /* v5 */
  301. __le32 r9; /* sb/v6 */
  302. __le32 r10; /* sl/v7 */
  303. __le32 r11; /* fp/v8 */
  304. __le32 r12; /* ip */
  305. __le32 r13; /* sp */
  306. __le32 r14; /* lr */
  307. __le32 pc; /* r15 */
  308. };
  309. #endif /* DEBUG */
  310. struct sdpcm_shared {
  311. u32 flags;
  312. u32 trap_addr;
  313. u32 assert_exp_addr;
  314. u32 assert_file_addr;
  315. u32 assert_line;
  316. u32 console_addr; /* Address of struct rte_console */
  317. u32 msgtrace_addr;
  318. u8 tag[32];
  319. u32 brpt_addr;
  320. };
  321. struct sdpcm_shared_le {
  322. __le32 flags;
  323. __le32 trap_addr;
  324. __le32 assert_exp_addr;
  325. __le32 assert_file_addr;
  326. __le32 assert_line;
  327. __le32 console_addr; /* Address of struct rte_console */
  328. __le32 msgtrace_addr;
  329. u8 tag[32];
  330. __le32 brpt_addr;
  331. };
  332. /* dongle SDIO bus specific header info */
  333. struct brcmf_sdio_hdrinfo {
  334. u8 seq_num;
  335. u8 channel;
  336. u16 len;
  337. u16 len_left;
  338. u16 len_nxtfrm;
  339. u8 dat_offset;
  340. bool lastfrm;
  341. u16 tail_pad;
  342. };
  343. /*
  344. * hold counter variables
  345. */
  346. struct brcmf_sdio_count {
  347. uint intrcount; /* Count of device interrupt callbacks */
  348. uint lastintrs; /* Count as of last watchdog timer */
  349. uint pollcnt; /* Count of active polls */
  350. uint regfails; /* Count of R_REG failures */
  351. uint tx_sderrs; /* Count of tx attempts with sd errors */
  352. uint fcqueued; /* Tx packets that got queued */
  353. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  354. uint rx_toolong; /* Receive frames too long to receive */
  355. uint rxc_errors; /* SDIO errors when reading control frames */
  356. uint rx_hdrfail; /* SDIO errors on header reads */
  357. uint rx_badhdr; /* Bad received headers (roosync?) */
  358. uint rx_badseq; /* Mismatched rx sequence number */
  359. uint fc_rcvd; /* Number of flow-control events received */
  360. uint fc_xoff; /* Number which turned on flow-control */
  361. uint fc_xon; /* Number which turned off flow-control */
  362. uint rxglomfail; /* Failed deglom attempts */
  363. uint rxglomframes; /* Number of glom frames (superframes) */
  364. uint rxglompkts; /* Number of packets from glom frames */
  365. uint f2rxhdrs; /* Number of header reads */
  366. uint f2rxdata; /* Number of frame data reads */
  367. uint f2txdata; /* Number of f2 frame writes */
  368. uint f1regdata; /* Number of f1 register accesses */
  369. uint tickcnt; /* Number of watchdog been schedule */
  370. ulong tx_ctlerrs; /* Err of sending ctrl frames */
  371. ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
  372. ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
  373. ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
  374. ulong rx_readahead_cnt; /* packets where header read-ahead was used */
  375. };
  376. /* misc chip info needed by some of the routines */
  377. /* Private data for SDIO bus interaction */
  378. struct brcmf_sdio {
  379. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  380. struct brcmf_chip *ci; /* Chip info struct */
  381. u32 hostintmask; /* Copy of Host Interrupt Mask */
  382. atomic_t intstatus; /* Intstatus bits (events) pending */
  383. atomic_t fcstate; /* State of dongle flow-control */
  384. uint blocksize; /* Block size of SDIO transfers */
  385. uint roundup; /* Max roundup limit */
  386. struct pktq txq; /* Queue length used for flow-control */
  387. u8 flowcontrol; /* per prio flow control bitmask */
  388. u8 tx_seq; /* Transmit sequence number (next) */
  389. u8 tx_max; /* Maximum transmit sequence allowed */
  390. u8 *hdrbuf; /* buffer for handling rx frame */
  391. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  392. u8 rx_seq; /* Receive sequence number (expected) */
  393. struct brcmf_sdio_hdrinfo cur_read;
  394. /* info of current read frame */
  395. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  396. bool rxpending; /* Data frame pending in dongle */
  397. uint rxbound; /* Rx frames to read before resched */
  398. uint txbound; /* Tx frames to send before resched */
  399. uint txminmax;
  400. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  401. struct sk_buff_head glom; /* Packet list for glommed superframe */
  402. uint glomerr; /* Glom packet read errors */
  403. u8 *rxbuf; /* Buffer for receiving control packets */
  404. uint rxblen; /* Allocated length of rxbuf */
  405. u8 *rxctl; /* Aligned pointer into rxbuf */
  406. u8 *rxctl_orig; /* pointer for freeing rxctl */
  407. uint rxlen; /* Length of valid data in buffer */
  408. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  409. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  410. bool intr; /* Use interrupts */
  411. bool poll; /* Use polling */
  412. atomic_t ipend; /* Device interrupt is pending */
  413. uint spurious; /* Count of spurious interrupts */
  414. uint pollrate; /* Ticks between device polls */
  415. uint polltick; /* Tick counter */
  416. #ifdef DEBUG
  417. uint console_interval;
  418. struct brcmf_console console; /* Console output polling support */
  419. uint console_addr; /* Console address from shared struct */
  420. #endif /* DEBUG */
  421. uint clkstate; /* State of sd and backplane clock(s) */
  422. s32 idletime; /* Control for activity timeout */
  423. s32 idlecount; /* Activity timeout counter */
  424. s32 idleclock; /* How to set bus driver when idle */
  425. bool rxflow_mode; /* Rx flow control mode */
  426. bool rxflow; /* Is rx flow control on */
  427. bool alp_only; /* Don't use HT clock (ALP only) */
  428. u8 *ctrl_frame_buf;
  429. u16 ctrl_frame_len;
  430. bool ctrl_frame_stat;
  431. int ctrl_frame_err;
  432. spinlock_t txq_lock; /* protect bus->txq */
  433. wait_queue_head_t ctrl_wait;
  434. wait_queue_head_t dcmd_resp_wait;
  435. struct timer_list timer;
  436. struct completion watchdog_wait;
  437. struct task_struct *watchdog_tsk;
  438. bool wd_timer_valid;
  439. uint save_ms;
  440. struct workqueue_struct *brcmf_wq;
  441. struct work_struct datawork;
  442. bool dpc_triggered;
  443. bool dpc_running;
  444. bool txoff; /* Transmit flow-controlled */
  445. struct brcmf_sdio_count sdcnt;
  446. bool sr_enabled; /* SaveRestore enabled */
  447. bool sleeping;
  448. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  449. bool txglom; /* host tx glomming enable flag */
  450. u16 head_align; /* buffer pointer alignment */
  451. u16 sgentry_align; /* scatter-gather buffer alignment */
  452. };
  453. /* clkstate */
  454. #define CLK_NONE 0
  455. #define CLK_SDONLY 1
  456. #define CLK_PENDING 2
  457. #define CLK_AVAIL 3
  458. #ifdef DEBUG
  459. static int qcount[NUMPRIO];
  460. #endif /* DEBUG */
  461. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  462. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  463. /* Retry count for register access failures */
  464. static const uint retry_limit = 2;
  465. /* Limit on rounding up frames */
  466. static const uint max_roundup = 512;
  467. #define ALIGNMENT 4
  468. enum brcmf_sdio_frmtype {
  469. BRCMF_SDIO_FT_NORMAL,
  470. BRCMF_SDIO_FT_SUPER,
  471. BRCMF_SDIO_FT_SUB,
  472. };
  473. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  474. /* SDIO Pad drive strength to select value mappings */
  475. struct sdiod_drive_str {
  476. u8 strength; /* Pad Drive Strength in mA */
  477. u8 sel; /* Chip-specific select value */
  478. };
  479. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  480. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  481. {32, 0x6},
  482. {26, 0x7},
  483. {22, 0x4},
  484. {16, 0x5},
  485. {12, 0x2},
  486. {8, 0x3},
  487. {4, 0x0},
  488. {0, 0x1}
  489. };
  490. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  491. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  492. {6, 0x7},
  493. {5, 0x6},
  494. {4, 0x5},
  495. {3, 0x4},
  496. {2, 0x2},
  497. {1, 0x1},
  498. {0, 0x0}
  499. };
  500. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  501. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  502. {3, 0x3},
  503. {2, 0x2},
  504. {1, 0x1},
  505. {0, 0x0} };
  506. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  507. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  508. {16, 0x7},
  509. {12, 0x5},
  510. {8, 0x3},
  511. {4, 0x1}
  512. };
  513. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  514. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  515. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  516. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  517. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  518. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  519. #define BCM43241B5_FIRMWARE_NAME "brcm/brcmfmac43241b5-sdio.bin"
  520. #define BCM43241B5_NVRAM_NAME "brcm/brcmfmac43241b5-sdio.txt"
  521. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  522. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  523. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  524. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  525. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  526. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  527. #define BCM43340_FIRMWARE_NAME "brcm/brcmfmac43340-sdio.bin"
  528. #define BCM43340_NVRAM_NAME "brcm/brcmfmac43340-sdio.txt"
  529. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  530. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  531. #define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
  532. #define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
  533. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  534. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  535. #define BCM43430_FIRMWARE_NAME "brcm/brcmfmac43430-sdio.bin"
  536. #define BCM43430_NVRAM_NAME "brcm/brcmfmac43430-sdio.txt"
  537. #define BCM43455_FIRMWARE_NAME "brcm/brcmfmac43455-sdio.bin"
  538. #define BCM43455_NVRAM_NAME "brcm/brcmfmac43455-sdio.txt"
  539. #define BCM4354_FIRMWARE_NAME "brcm/brcmfmac4354-sdio.bin"
  540. #define BCM4354_NVRAM_NAME "brcm/brcmfmac4354-sdio.txt"
  541. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  542. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  543. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  544. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  545. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  546. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  547. MODULE_FIRMWARE(BCM43241B5_FIRMWARE_NAME);
  548. MODULE_FIRMWARE(BCM43241B5_NVRAM_NAME);
  549. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  550. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  551. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  552. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  553. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  554. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  555. MODULE_FIRMWARE(BCM43340_FIRMWARE_NAME);
  556. MODULE_FIRMWARE(BCM43340_NVRAM_NAME);
  557. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  558. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  559. MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
  560. MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
  561. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  562. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  563. MODULE_FIRMWARE(BCM43430_FIRMWARE_NAME);
  564. MODULE_FIRMWARE(BCM43430_NVRAM_NAME);
  565. MODULE_FIRMWARE(BCM43455_FIRMWARE_NAME);
  566. MODULE_FIRMWARE(BCM43455_NVRAM_NAME);
  567. MODULE_FIRMWARE(BCM4354_FIRMWARE_NAME);
  568. MODULE_FIRMWARE(BCM4354_NVRAM_NAME);
  569. struct brcmf_firmware_names {
  570. u32 chipid;
  571. u32 revmsk;
  572. const char *bin;
  573. const char *nv;
  574. };
  575. enum brcmf_firmware_type {
  576. BRCMF_FIRMWARE_BIN,
  577. BRCMF_FIRMWARE_NVRAM
  578. };
  579. #define BRCMF_FIRMWARE_NVRAM(name) \
  580. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  581. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  582. { BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  583. { BRCM_CC_43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  584. { BRCM_CC_43241_CHIP_ID, 0x00000020, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  585. { BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, BRCMF_FIRMWARE_NVRAM(BCM43241B5) },
  586. { BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  587. { BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  588. { BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  589. { BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43340) },
  590. { BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  591. { BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
  592. { BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) },
  593. { BRCM_CC_43430_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43430) },
  594. { BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, BRCMF_FIRMWARE_NVRAM(BCM43455) },
  595. { BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4354) }
  596. };
  597. static int brcmf_sdio_get_fwnames(struct brcmf_chip *ci,
  598. struct brcmf_sdio_dev *sdiodev)
  599. {
  600. int i;
  601. char end;
  602. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  603. if (brcmf_fwname_data[i].chipid == ci->chip &&
  604. brcmf_fwname_data[i].revmsk & BIT(ci->chiprev))
  605. break;
  606. }
  607. if (i == ARRAY_SIZE(brcmf_fwname_data)) {
  608. brcmf_err("Unknown chipid %d [%d]\n", ci->chip, ci->chiprev);
  609. return -ENODEV;
  610. }
  611. /* check if firmware path is provided by module parameter */
  612. if (brcmf_firmware_path[0] != '\0') {
  613. strlcpy(sdiodev->fw_name, brcmf_firmware_path,
  614. sizeof(sdiodev->fw_name));
  615. strlcpy(sdiodev->nvram_name, brcmf_firmware_path,
  616. sizeof(sdiodev->nvram_name));
  617. end = brcmf_firmware_path[strlen(brcmf_firmware_path) - 1];
  618. if (end != '/') {
  619. strlcat(sdiodev->fw_name, "/",
  620. sizeof(sdiodev->fw_name));
  621. strlcat(sdiodev->nvram_name, "/",
  622. sizeof(sdiodev->nvram_name));
  623. }
  624. }
  625. strlcat(sdiodev->fw_name, brcmf_fwname_data[i].bin,
  626. sizeof(sdiodev->fw_name));
  627. strlcat(sdiodev->nvram_name, brcmf_fwname_data[i].nv,
  628. sizeof(sdiodev->nvram_name));
  629. return 0;
  630. }
  631. static void pkt_align(struct sk_buff *p, int len, int align)
  632. {
  633. uint datalign;
  634. datalign = (unsigned long)(p->data);
  635. datalign = roundup(datalign, (align)) - datalign;
  636. if (datalign)
  637. skb_pull(p, datalign);
  638. __skb_trim(p, len);
  639. }
  640. /* To check if there's window offered */
  641. static bool data_ok(struct brcmf_sdio *bus)
  642. {
  643. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  644. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  645. }
  646. /*
  647. * Reads a register in the SDIO hardware block. This block occupies a series of
  648. * adresses on the 32 bit backplane bus.
  649. */
  650. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  651. {
  652. struct brcmf_core *core;
  653. int ret;
  654. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  655. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  656. return ret;
  657. }
  658. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  659. {
  660. struct brcmf_core *core;
  661. int ret;
  662. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  663. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  664. return ret;
  665. }
  666. static int
  667. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  668. {
  669. u8 wr_val = 0, rd_val, cmp_val, bmask;
  670. int err = 0;
  671. int try_cnt = 0;
  672. brcmf_dbg(TRACE, "Enter: on=%d\n", on);
  673. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  674. /* 1st KSO write goes to AOS wake up core if device is asleep */
  675. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  676. wr_val, &err);
  677. if (on) {
  678. /* device WAKEUP through KSO:
  679. * write bit 0 & read back until
  680. * both bits 0 (kso bit) & 1 (dev on status) are set
  681. */
  682. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  683. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  684. bmask = cmp_val;
  685. usleep_range(2000, 3000);
  686. } else {
  687. /* Put device to sleep, turn off KSO */
  688. cmp_val = 0;
  689. /* only check for bit0, bit1(dev on status) may not
  690. * get cleared right away
  691. */
  692. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  693. }
  694. do {
  695. /* reliable KSO bit set/clr:
  696. * the sdiod sleep write access is synced to PMU 32khz clk
  697. * just one write attempt may fail,
  698. * read it back until it matches written value
  699. */
  700. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  701. &err);
  702. if (((rd_val & bmask) == cmp_val) && !err)
  703. break;
  704. udelay(KSO_WAIT_US);
  705. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  706. wr_val, &err);
  707. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  708. if (try_cnt > 2)
  709. brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
  710. rd_val, err);
  711. if (try_cnt > MAX_KSO_ATTEMPTS)
  712. brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
  713. return err;
  714. }
  715. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  716. /* Turn backplane clock on or off */
  717. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  718. {
  719. int err;
  720. u8 clkctl, clkreq, devctl;
  721. unsigned long timeout;
  722. brcmf_dbg(SDIO, "Enter\n");
  723. clkctl = 0;
  724. if (bus->sr_enabled) {
  725. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  726. return 0;
  727. }
  728. if (on) {
  729. /* Request HT Avail */
  730. clkreq =
  731. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  732. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  733. clkreq, &err);
  734. if (err) {
  735. brcmf_err("HT Avail request error: %d\n", err);
  736. return -EBADE;
  737. }
  738. /* Check current status */
  739. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  740. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  741. if (err) {
  742. brcmf_err("HT Avail read error: %d\n", err);
  743. return -EBADE;
  744. }
  745. /* Go to pending and await interrupt if appropriate */
  746. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  747. /* Allow only clock-available interrupt */
  748. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  749. SBSDIO_DEVICE_CTL, &err);
  750. if (err) {
  751. brcmf_err("Devctl error setting CA: %d\n",
  752. err);
  753. return -EBADE;
  754. }
  755. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  756. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  757. devctl, &err);
  758. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  759. bus->clkstate = CLK_PENDING;
  760. return 0;
  761. } else if (bus->clkstate == CLK_PENDING) {
  762. /* Cancel CA-only interrupt filter */
  763. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  764. SBSDIO_DEVICE_CTL, &err);
  765. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  766. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  767. devctl, &err);
  768. }
  769. /* Otherwise, wait here (polling) for HT Avail */
  770. timeout = jiffies +
  771. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  772. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  773. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  774. SBSDIO_FUNC1_CHIPCLKCSR,
  775. &err);
  776. if (time_after(jiffies, timeout))
  777. break;
  778. else
  779. usleep_range(5000, 10000);
  780. }
  781. if (err) {
  782. brcmf_err("HT Avail request error: %d\n", err);
  783. return -EBADE;
  784. }
  785. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  786. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  787. PMU_MAX_TRANSITION_DLY, clkctl);
  788. return -EBADE;
  789. }
  790. /* Mark clock available */
  791. bus->clkstate = CLK_AVAIL;
  792. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  793. #if defined(DEBUG)
  794. if (!bus->alp_only) {
  795. if (SBSDIO_ALPONLY(clkctl))
  796. brcmf_err("HT Clock should be on\n");
  797. }
  798. #endif /* defined (DEBUG) */
  799. } else {
  800. clkreq = 0;
  801. if (bus->clkstate == CLK_PENDING) {
  802. /* Cancel CA-only interrupt filter */
  803. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  804. SBSDIO_DEVICE_CTL, &err);
  805. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  806. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  807. devctl, &err);
  808. }
  809. bus->clkstate = CLK_SDONLY;
  810. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  811. clkreq, &err);
  812. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  813. if (err) {
  814. brcmf_err("Failed access turning clock off: %d\n",
  815. err);
  816. return -EBADE;
  817. }
  818. }
  819. return 0;
  820. }
  821. /* Change idle/active SD state */
  822. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  823. {
  824. brcmf_dbg(SDIO, "Enter\n");
  825. if (on)
  826. bus->clkstate = CLK_SDONLY;
  827. else
  828. bus->clkstate = CLK_NONE;
  829. return 0;
  830. }
  831. /* Transition SD and backplane clock readiness */
  832. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  833. {
  834. #ifdef DEBUG
  835. uint oldstate = bus->clkstate;
  836. #endif /* DEBUG */
  837. brcmf_dbg(SDIO, "Enter\n");
  838. /* Early exit if we're already there */
  839. if (bus->clkstate == target)
  840. return 0;
  841. switch (target) {
  842. case CLK_AVAIL:
  843. /* Make sure SD clock is available */
  844. if (bus->clkstate == CLK_NONE)
  845. brcmf_sdio_sdclk(bus, true);
  846. /* Now request HT Avail on the backplane */
  847. brcmf_sdio_htclk(bus, true, pendok);
  848. break;
  849. case CLK_SDONLY:
  850. /* Remove HT request, or bring up SD clock */
  851. if (bus->clkstate == CLK_NONE)
  852. brcmf_sdio_sdclk(bus, true);
  853. else if (bus->clkstate == CLK_AVAIL)
  854. brcmf_sdio_htclk(bus, false, false);
  855. else
  856. brcmf_err("request for %d -> %d\n",
  857. bus->clkstate, target);
  858. break;
  859. case CLK_NONE:
  860. /* Make sure to remove HT request */
  861. if (bus->clkstate == CLK_AVAIL)
  862. brcmf_sdio_htclk(bus, false, false);
  863. /* Now remove the SD clock */
  864. brcmf_sdio_sdclk(bus, false);
  865. break;
  866. }
  867. #ifdef DEBUG
  868. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  869. #endif /* DEBUG */
  870. return 0;
  871. }
  872. static int
  873. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  874. {
  875. int err = 0;
  876. u8 clkcsr;
  877. brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
  878. (sleep ? "SLEEP" : "WAKE"),
  879. (bus->sleeping ? "SLEEP" : "WAKE"));
  880. /* If SR is enabled control bus state with KSO */
  881. if (bus->sr_enabled) {
  882. /* Done if we're already in the requested state */
  883. if (sleep == bus->sleeping)
  884. goto end;
  885. /* Going to sleep */
  886. if (sleep) {
  887. clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
  888. SBSDIO_FUNC1_CHIPCLKCSR,
  889. &err);
  890. if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
  891. brcmf_dbg(SDIO, "no clock, set ALP\n");
  892. brcmf_sdiod_regwb(bus->sdiodev,
  893. SBSDIO_FUNC1_CHIPCLKCSR,
  894. SBSDIO_ALP_AVAIL_REQ, &err);
  895. }
  896. err = brcmf_sdio_kso_control(bus, false);
  897. } else {
  898. err = brcmf_sdio_kso_control(bus, true);
  899. }
  900. if (err) {
  901. brcmf_err("error while changing bus sleep state %d\n",
  902. err);
  903. goto done;
  904. }
  905. }
  906. end:
  907. /* control clocks */
  908. if (sleep) {
  909. if (!bus->sr_enabled)
  910. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  911. } else {
  912. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  913. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  914. }
  915. bus->sleeping = sleep;
  916. brcmf_dbg(SDIO, "new state %s\n",
  917. (sleep ? "SLEEP" : "WAKE"));
  918. done:
  919. brcmf_dbg(SDIO, "Exit: err=%d\n", err);
  920. return err;
  921. }
  922. #ifdef DEBUG
  923. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  924. {
  925. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  926. }
  927. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  928. struct sdpcm_shared *sh)
  929. {
  930. u32 addr = 0;
  931. int rv;
  932. u32 shaddr = 0;
  933. struct sdpcm_shared_le sh_le;
  934. __le32 addr_le;
  935. sdio_claim_host(bus->sdiodev->func[1]);
  936. brcmf_sdio_bus_sleep(bus, false, false);
  937. /*
  938. * Read last word in socram to determine
  939. * address of sdpcm_shared structure
  940. */
  941. shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
  942. if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
  943. shaddr -= bus->ci->srsize;
  944. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
  945. (u8 *)&addr_le, 4);
  946. if (rv < 0)
  947. goto fail;
  948. /*
  949. * Check if addr is valid.
  950. * NVRAM length at the end of memory should have been overwritten.
  951. */
  952. addr = le32_to_cpu(addr_le);
  953. if (!brcmf_sdio_valid_shared_address(addr)) {
  954. brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
  955. rv = -EINVAL;
  956. goto fail;
  957. }
  958. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  959. /* Read hndrte_shared structure */
  960. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  961. sizeof(struct sdpcm_shared_le));
  962. if (rv < 0)
  963. goto fail;
  964. sdio_release_host(bus->sdiodev->func[1]);
  965. /* Endianness */
  966. sh->flags = le32_to_cpu(sh_le.flags);
  967. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  968. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  969. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  970. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  971. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  972. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  973. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  974. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  975. SDPCM_SHARED_VERSION,
  976. sh->flags & SDPCM_SHARED_VERSION_MASK);
  977. return -EPROTO;
  978. }
  979. return 0;
  980. fail:
  981. brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
  982. rv, addr);
  983. sdio_release_host(bus->sdiodev->func[1]);
  984. return rv;
  985. }
  986. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  987. {
  988. struct sdpcm_shared sh;
  989. if (brcmf_sdio_readshared(bus, &sh) == 0)
  990. bus->console_addr = sh.console_addr;
  991. }
  992. #else
  993. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  994. {
  995. }
  996. #endif /* DEBUG */
  997. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  998. {
  999. u32 intstatus = 0;
  1000. u32 hmb_data;
  1001. u8 fcbits;
  1002. int ret;
  1003. brcmf_dbg(SDIO, "Enter\n");
  1004. /* Read mailbox data and ack that we did so */
  1005. ret = r_sdreg32(bus, &hmb_data,
  1006. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  1007. if (ret == 0)
  1008. w_sdreg32(bus, SMB_INT_ACK,
  1009. offsetof(struct sdpcmd_regs, tosbmailbox));
  1010. bus->sdcnt.f1regdata += 2;
  1011. /* Dongle recomposed rx frames, accept them again */
  1012. if (hmb_data & HMB_DATA_NAKHANDLED) {
  1013. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  1014. bus->rx_seq);
  1015. if (!bus->rxskip)
  1016. brcmf_err("unexpected NAKHANDLED!\n");
  1017. bus->rxskip = false;
  1018. intstatus |= I_HMB_FRAME_IND;
  1019. }
  1020. /*
  1021. * DEVREADY does not occur with gSPI.
  1022. */
  1023. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  1024. bus->sdpcm_ver =
  1025. (hmb_data & HMB_DATA_VERSION_MASK) >>
  1026. HMB_DATA_VERSION_SHIFT;
  1027. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  1028. brcmf_err("Version mismatch, dongle reports %d, "
  1029. "expecting %d\n",
  1030. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  1031. else
  1032. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  1033. bus->sdpcm_ver);
  1034. /*
  1035. * Retrieve console state address now that firmware should have
  1036. * updated it.
  1037. */
  1038. brcmf_sdio_get_console_addr(bus);
  1039. }
  1040. /*
  1041. * Flow Control has been moved into the RX headers and this out of band
  1042. * method isn't used any more.
  1043. * remaining backward compatible with older dongles.
  1044. */
  1045. if (hmb_data & HMB_DATA_FC) {
  1046. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  1047. HMB_DATA_FCDATA_SHIFT;
  1048. if (fcbits & ~bus->flowcontrol)
  1049. bus->sdcnt.fc_xoff++;
  1050. if (bus->flowcontrol & ~fcbits)
  1051. bus->sdcnt.fc_xon++;
  1052. bus->sdcnt.fc_rcvd++;
  1053. bus->flowcontrol = fcbits;
  1054. }
  1055. /* Shouldn't be any others */
  1056. if (hmb_data & ~(HMB_DATA_DEVREADY |
  1057. HMB_DATA_NAKHANDLED |
  1058. HMB_DATA_FC |
  1059. HMB_DATA_FWREADY |
  1060. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  1061. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  1062. hmb_data);
  1063. return intstatus;
  1064. }
  1065. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  1066. {
  1067. uint retries = 0;
  1068. u16 lastrbc;
  1069. u8 hi, lo;
  1070. int err;
  1071. brcmf_err("%sterminate frame%s\n",
  1072. abort ? "abort command, " : "",
  1073. rtx ? ", send NAK" : "");
  1074. if (abort)
  1075. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1076. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1077. SFC_RF_TERM, &err);
  1078. bus->sdcnt.f1regdata++;
  1079. /* Wait until the packet has been flushed (device/FIFO stable) */
  1080. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1081. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1082. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1083. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1084. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1085. bus->sdcnt.f1regdata += 2;
  1086. if ((hi == 0) && (lo == 0))
  1087. break;
  1088. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1089. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1090. lastrbc, (hi << 8) + lo);
  1091. }
  1092. lastrbc = (hi << 8) + lo;
  1093. }
  1094. if (!retries)
  1095. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1096. else
  1097. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1098. if (rtx) {
  1099. bus->sdcnt.rxrtx++;
  1100. err = w_sdreg32(bus, SMB_NAK,
  1101. offsetof(struct sdpcmd_regs, tosbmailbox));
  1102. bus->sdcnt.f1regdata++;
  1103. if (err == 0)
  1104. bus->rxskip = true;
  1105. }
  1106. /* Clear partial in any case */
  1107. bus->cur_read.len = 0;
  1108. }
  1109. static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
  1110. {
  1111. struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
  1112. u8 i, hi, lo;
  1113. /* On failure, abort the command and terminate the frame */
  1114. brcmf_err("sdio error, abort command and terminate frame\n");
  1115. bus->sdcnt.tx_sderrs++;
  1116. brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
  1117. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
  1118. bus->sdcnt.f1regdata++;
  1119. for (i = 0; i < 3; i++) {
  1120. hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1121. lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1122. bus->sdcnt.f1regdata += 2;
  1123. if ((hi == 0) && (lo == 0))
  1124. break;
  1125. }
  1126. }
  1127. /* return total length of buffer chain */
  1128. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1129. {
  1130. struct sk_buff *p;
  1131. uint total;
  1132. total = 0;
  1133. skb_queue_walk(&bus->glom, p)
  1134. total += p->len;
  1135. return total;
  1136. }
  1137. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1138. {
  1139. struct sk_buff *cur, *next;
  1140. skb_queue_walk_safe(&bus->glom, cur, next) {
  1141. skb_unlink(cur, &bus->glom);
  1142. brcmu_pkt_buf_free_skb(cur);
  1143. }
  1144. }
  1145. /**
  1146. * brcmfmac sdio bus specific header
  1147. * This is the lowest layer header wrapped on the packets transmitted between
  1148. * host and WiFi dongle which contains information needed for SDIO core and
  1149. * firmware
  1150. *
  1151. * It consists of 3 parts: hardware header, hardware extension header and
  1152. * software header
  1153. * hardware header (frame tag) - 4 bytes
  1154. * Byte 0~1: Frame length
  1155. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1156. * hardware extension header - 8 bytes
  1157. * Tx glom mode only, N/A for Rx or normal Tx
  1158. * Byte 0~1: Packet length excluding hw frame tag
  1159. * Byte 2: Reserved
  1160. * Byte 3: Frame flags, bit 0: last frame indication
  1161. * Byte 4~5: Reserved
  1162. * Byte 6~7: Tail padding length
  1163. * software header - 8 bytes
  1164. * Byte 0: Rx/Tx sequence number
  1165. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1166. * Byte 2: Length of next data frame, reserved for Tx
  1167. * Byte 3: Data offset
  1168. * Byte 4: Flow control bits, reserved for Tx
  1169. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1170. * Byte 6~7: Reserved
  1171. */
  1172. #define SDPCM_HWHDR_LEN 4
  1173. #define SDPCM_HWEXT_LEN 8
  1174. #define SDPCM_SWHDR_LEN 8
  1175. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1176. /* software header */
  1177. #define SDPCM_SEQ_MASK 0x000000ff
  1178. #define SDPCM_SEQ_WRAP 256
  1179. #define SDPCM_CHANNEL_MASK 0x00000f00
  1180. #define SDPCM_CHANNEL_SHIFT 8
  1181. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1182. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1183. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1184. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1185. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1186. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1187. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1188. #define SDPCM_NEXTLEN_SHIFT 16
  1189. #define SDPCM_DOFFSET_MASK 0xff000000
  1190. #define SDPCM_DOFFSET_SHIFT 24
  1191. #define SDPCM_FCMASK_MASK 0x000000ff
  1192. #define SDPCM_WINDOW_MASK 0x0000ff00
  1193. #define SDPCM_WINDOW_SHIFT 8
  1194. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1195. {
  1196. u32 hdrvalue;
  1197. hdrvalue = *(u32 *)swheader;
  1198. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1199. }
  1200. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1201. struct brcmf_sdio_hdrinfo *rd,
  1202. enum brcmf_sdio_frmtype type)
  1203. {
  1204. u16 len, checksum;
  1205. u8 rx_seq, fc, tx_seq_max;
  1206. u32 swheader;
  1207. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1208. /* hw header */
  1209. len = get_unaligned_le16(header);
  1210. checksum = get_unaligned_le16(header + sizeof(u16));
  1211. /* All zero means no more to read */
  1212. if (!(len | checksum)) {
  1213. bus->rxpending = false;
  1214. return -ENODATA;
  1215. }
  1216. if ((u16)(~(len ^ checksum))) {
  1217. brcmf_err("HW header checksum error\n");
  1218. bus->sdcnt.rx_badhdr++;
  1219. brcmf_sdio_rxfail(bus, false, false);
  1220. return -EIO;
  1221. }
  1222. if (len < SDPCM_HDRLEN) {
  1223. brcmf_err("HW header length error\n");
  1224. return -EPROTO;
  1225. }
  1226. if (type == BRCMF_SDIO_FT_SUPER &&
  1227. (roundup(len, bus->blocksize) != rd->len)) {
  1228. brcmf_err("HW superframe header length error\n");
  1229. return -EPROTO;
  1230. }
  1231. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1232. brcmf_err("HW subframe header length error\n");
  1233. return -EPROTO;
  1234. }
  1235. rd->len = len;
  1236. /* software header */
  1237. header += SDPCM_HWHDR_LEN;
  1238. swheader = le32_to_cpu(*(__le32 *)header);
  1239. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1240. brcmf_err("Glom descriptor found in superframe head\n");
  1241. rd->len = 0;
  1242. return -EINVAL;
  1243. }
  1244. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1245. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1246. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1247. type != BRCMF_SDIO_FT_SUPER) {
  1248. brcmf_err("HW header length too long\n");
  1249. bus->sdcnt.rx_toolong++;
  1250. brcmf_sdio_rxfail(bus, false, false);
  1251. rd->len = 0;
  1252. return -EPROTO;
  1253. }
  1254. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1255. brcmf_err("Wrong channel for superframe\n");
  1256. rd->len = 0;
  1257. return -EINVAL;
  1258. }
  1259. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1260. rd->channel != SDPCM_EVENT_CHANNEL) {
  1261. brcmf_err("Wrong channel for subframe\n");
  1262. rd->len = 0;
  1263. return -EINVAL;
  1264. }
  1265. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1266. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1267. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1268. bus->sdcnt.rx_badhdr++;
  1269. brcmf_sdio_rxfail(bus, false, false);
  1270. rd->len = 0;
  1271. return -ENXIO;
  1272. }
  1273. if (rd->seq_num != rx_seq) {
  1274. brcmf_err("seq %d: sequence number error, expect %d\n",
  1275. rx_seq, rd->seq_num);
  1276. bus->sdcnt.rx_badseq++;
  1277. rd->seq_num = rx_seq;
  1278. }
  1279. /* no need to check the reset for subframe */
  1280. if (type == BRCMF_SDIO_FT_SUB)
  1281. return 0;
  1282. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1283. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1284. /* only warm for NON glom packet */
  1285. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1286. brcmf_err("seq %d: next length error\n", rx_seq);
  1287. rd->len_nxtfrm = 0;
  1288. }
  1289. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1290. fc = swheader & SDPCM_FCMASK_MASK;
  1291. if (bus->flowcontrol != fc) {
  1292. if (~bus->flowcontrol & fc)
  1293. bus->sdcnt.fc_xoff++;
  1294. if (bus->flowcontrol & ~fc)
  1295. bus->sdcnt.fc_xon++;
  1296. bus->sdcnt.fc_rcvd++;
  1297. bus->flowcontrol = fc;
  1298. }
  1299. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1300. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1301. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1302. tx_seq_max = bus->tx_seq + 2;
  1303. }
  1304. bus->tx_max = tx_seq_max;
  1305. return 0;
  1306. }
  1307. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1308. {
  1309. *(__le16 *)header = cpu_to_le16(frm_length);
  1310. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1311. }
  1312. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1313. struct brcmf_sdio_hdrinfo *hd_info)
  1314. {
  1315. u32 hdrval;
  1316. u8 hdr_offset;
  1317. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1318. hdr_offset = SDPCM_HWHDR_LEN;
  1319. if (bus->txglom) {
  1320. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1321. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1322. hdrval = (u16)hd_info->tail_pad << 16;
  1323. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1324. hdr_offset += SDPCM_HWEXT_LEN;
  1325. }
  1326. hdrval = hd_info->seq_num;
  1327. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1328. SDPCM_CHANNEL_MASK;
  1329. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1330. SDPCM_DOFFSET_MASK;
  1331. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1332. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1333. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1334. }
  1335. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1336. {
  1337. u16 dlen, totlen;
  1338. u8 *dptr, num = 0;
  1339. u16 sublen;
  1340. struct sk_buff *pfirst, *pnext;
  1341. int errcode;
  1342. u8 doff, sfdoff;
  1343. struct brcmf_sdio_hdrinfo rd_new;
  1344. /* If packets, issue read(s) and send up packet chain */
  1345. /* Return sequence numbers consumed? */
  1346. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1347. bus->glomd, skb_peek(&bus->glom));
  1348. /* If there's a descriptor, generate the packet chain */
  1349. if (bus->glomd) {
  1350. pfirst = pnext = NULL;
  1351. dlen = (u16) (bus->glomd->len);
  1352. dptr = bus->glomd->data;
  1353. if (!dlen || (dlen & 1)) {
  1354. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1355. dlen);
  1356. dlen = 0;
  1357. }
  1358. for (totlen = num = 0; dlen; num++) {
  1359. /* Get (and move past) next length */
  1360. sublen = get_unaligned_le16(dptr);
  1361. dlen -= sizeof(u16);
  1362. dptr += sizeof(u16);
  1363. if ((sublen < SDPCM_HDRLEN) ||
  1364. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1365. brcmf_err("descriptor len %d bad: %d\n",
  1366. num, sublen);
  1367. pnext = NULL;
  1368. break;
  1369. }
  1370. if (sublen % bus->sgentry_align) {
  1371. brcmf_err("sublen %d not multiple of %d\n",
  1372. sublen, bus->sgentry_align);
  1373. }
  1374. totlen += sublen;
  1375. /* For last frame, adjust read len so total
  1376. is a block multiple */
  1377. if (!dlen) {
  1378. sublen +=
  1379. (roundup(totlen, bus->blocksize) - totlen);
  1380. totlen = roundup(totlen, bus->blocksize);
  1381. }
  1382. /* Allocate/chain packet for next subframe */
  1383. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1384. if (pnext == NULL) {
  1385. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1386. num, sublen);
  1387. break;
  1388. }
  1389. skb_queue_tail(&bus->glom, pnext);
  1390. /* Adhere to start alignment requirements */
  1391. pkt_align(pnext, sublen, bus->sgentry_align);
  1392. }
  1393. /* If all allocations succeeded, save packet chain
  1394. in bus structure */
  1395. if (pnext) {
  1396. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1397. totlen, num);
  1398. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1399. totlen != bus->cur_read.len) {
  1400. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1401. bus->cur_read.len, totlen, rxseq);
  1402. }
  1403. pfirst = pnext = NULL;
  1404. } else {
  1405. brcmf_sdio_free_glom(bus);
  1406. num = 0;
  1407. }
  1408. /* Done with descriptor packet */
  1409. brcmu_pkt_buf_free_skb(bus->glomd);
  1410. bus->glomd = NULL;
  1411. bus->cur_read.len = 0;
  1412. }
  1413. /* Ok -- either we just generated a packet chain,
  1414. or had one from before */
  1415. if (!skb_queue_empty(&bus->glom)) {
  1416. if (BRCMF_GLOM_ON()) {
  1417. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1418. skb_queue_walk(&bus->glom, pnext) {
  1419. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1420. pnext, (u8 *) (pnext->data),
  1421. pnext->len, pnext->len);
  1422. }
  1423. }
  1424. pfirst = skb_peek(&bus->glom);
  1425. dlen = (u16) brcmf_sdio_glom_len(bus);
  1426. /* Do an SDIO read for the superframe. Configurable iovar to
  1427. * read directly into the chained packet, or allocate a large
  1428. * packet and and copy into the chain.
  1429. */
  1430. sdio_claim_host(bus->sdiodev->func[1]);
  1431. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1432. &bus->glom, dlen);
  1433. sdio_release_host(bus->sdiodev->func[1]);
  1434. bus->sdcnt.f2rxdata++;
  1435. /* On failure, kill the superframe, allow a couple retries */
  1436. if (errcode < 0) {
  1437. brcmf_err("glom read of %d bytes failed: %d\n",
  1438. dlen, errcode);
  1439. sdio_claim_host(bus->sdiodev->func[1]);
  1440. if (bus->glomerr++ < 3) {
  1441. brcmf_sdio_rxfail(bus, true, true);
  1442. } else {
  1443. bus->glomerr = 0;
  1444. brcmf_sdio_rxfail(bus, true, false);
  1445. bus->sdcnt.rxglomfail++;
  1446. brcmf_sdio_free_glom(bus);
  1447. }
  1448. sdio_release_host(bus->sdiodev->func[1]);
  1449. return 0;
  1450. }
  1451. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1452. pfirst->data, min_t(int, pfirst->len, 48),
  1453. "SUPERFRAME:\n");
  1454. rd_new.seq_num = rxseq;
  1455. rd_new.len = dlen;
  1456. sdio_claim_host(bus->sdiodev->func[1]);
  1457. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1458. BRCMF_SDIO_FT_SUPER);
  1459. sdio_release_host(bus->sdiodev->func[1]);
  1460. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1461. /* Remove superframe header, remember offset */
  1462. skb_pull(pfirst, rd_new.dat_offset);
  1463. sfdoff = rd_new.dat_offset;
  1464. num = 0;
  1465. /* Validate all the subframe headers */
  1466. skb_queue_walk(&bus->glom, pnext) {
  1467. /* leave when invalid subframe is found */
  1468. if (errcode)
  1469. break;
  1470. rd_new.len = pnext->len;
  1471. rd_new.seq_num = rxseq++;
  1472. sdio_claim_host(bus->sdiodev->func[1]);
  1473. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1474. BRCMF_SDIO_FT_SUB);
  1475. sdio_release_host(bus->sdiodev->func[1]);
  1476. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1477. pnext->data, 32, "subframe:\n");
  1478. num++;
  1479. }
  1480. if (errcode) {
  1481. /* Terminate frame on error, request
  1482. a couple retries */
  1483. sdio_claim_host(bus->sdiodev->func[1]);
  1484. if (bus->glomerr++ < 3) {
  1485. /* Restore superframe header space */
  1486. skb_push(pfirst, sfdoff);
  1487. brcmf_sdio_rxfail(bus, true, true);
  1488. } else {
  1489. bus->glomerr = 0;
  1490. brcmf_sdio_rxfail(bus, true, false);
  1491. bus->sdcnt.rxglomfail++;
  1492. brcmf_sdio_free_glom(bus);
  1493. }
  1494. sdio_release_host(bus->sdiodev->func[1]);
  1495. bus->cur_read.len = 0;
  1496. return 0;
  1497. }
  1498. /* Basic SD framing looks ok - process each packet (header) */
  1499. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1500. dptr = (u8 *) (pfirst->data);
  1501. sublen = get_unaligned_le16(dptr);
  1502. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1503. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1504. dptr, pfirst->len,
  1505. "Rx Subframe Data:\n");
  1506. __skb_trim(pfirst, sublen);
  1507. skb_pull(pfirst, doff);
  1508. if (pfirst->len == 0) {
  1509. skb_unlink(pfirst, &bus->glom);
  1510. brcmu_pkt_buf_free_skb(pfirst);
  1511. continue;
  1512. }
  1513. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1514. pfirst->data,
  1515. min_t(int, pfirst->len, 32),
  1516. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1517. bus->glom.qlen, pfirst, pfirst->data,
  1518. pfirst->len, pfirst->next,
  1519. pfirst->prev);
  1520. skb_unlink(pfirst, &bus->glom);
  1521. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1522. bus->sdcnt.rxglompkts++;
  1523. }
  1524. bus->sdcnt.rxglomframes++;
  1525. }
  1526. return num;
  1527. }
  1528. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1529. bool *pending)
  1530. {
  1531. DECLARE_WAITQUEUE(wait, current);
  1532. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1533. /* Wait until control frame is available */
  1534. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1535. set_current_state(TASK_INTERRUPTIBLE);
  1536. while (!(*condition) && (!signal_pending(current) && timeout))
  1537. timeout = schedule_timeout(timeout);
  1538. if (signal_pending(current))
  1539. *pending = true;
  1540. set_current_state(TASK_RUNNING);
  1541. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1542. return timeout;
  1543. }
  1544. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1545. {
  1546. if (waitqueue_active(&bus->dcmd_resp_wait))
  1547. wake_up_interruptible(&bus->dcmd_resp_wait);
  1548. return 0;
  1549. }
  1550. static void
  1551. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1552. {
  1553. uint rdlen, pad;
  1554. u8 *buf = NULL, *rbuf;
  1555. int sdret;
  1556. brcmf_dbg(TRACE, "Enter\n");
  1557. if (bus->rxblen)
  1558. buf = vzalloc(bus->rxblen);
  1559. if (!buf)
  1560. goto done;
  1561. rbuf = bus->rxbuf;
  1562. pad = ((unsigned long)rbuf % bus->head_align);
  1563. if (pad)
  1564. rbuf += (bus->head_align - pad);
  1565. /* Copy the already-read portion over */
  1566. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1567. if (len <= BRCMF_FIRSTREAD)
  1568. goto gotpkt;
  1569. /* Raise rdlen to next SDIO block to avoid tail command */
  1570. rdlen = len - BRCMF_FIRSTREAD;
  1571. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1572. pad = bus->blocksize - (rdlen % bus->blocksize);
  1573. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1574. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1575. rdlen += pad;
  1576. } else if (rdlen % bus->head_align) {
  1577. rdlen += bus->head_align - (rdlen % bus->head_align);
  1578. }
  1579. /* Drop if the read is too big or it exceeds our maximum */
  1580. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1581. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1582. rdlen, bus->sdiodev->bus_if->maxctl);
  1583. brcmf_sdio_rxfail(bus, false, false);
  1584. goto done;
  1585. }
  1586. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1587. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1588. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1589. bus->sdcnt.rx_toolong++;
  1590. brcmf_sdio_rxfail(bus, false, false);
  1591. goto done;
  1592. }
  1593. /* Read remain of frame body */
  1594. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1595. bus->sdcnt.f2rxdata++;
  1596. /* Control frame failures need retransmission */
  1597. if (sdret < 0) {
  1598. brcmf_err("read %d control bytes failed: %d\n",
  1599. rdlen, sdret);
  1600. bus->sdcnt.rxc_errors++;
  1601. brcmf_sdio_rxfail(bus, true, true);
  1602. goto done;
  1603. } else
  1604. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1605. gotpkt:
  1606. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1607. buf, len, "RxCtrl:\n");
  1608. /* Point to valid data and indicate its length */
  1609. spin_lock_bh(&bus->rxctl_lock);
  1610. if (bus->rxctl) {
  1611. brcmf_err("last control frame is being processed.\n");
  1612. spin_unlock_bh(&bus->rxctl_lock);
  1613. vfree(buf);
  1614. goto done;
  1615. }
  1616. bus->rxctl = buf + doff;
  1617. bus->rxctl_orig = buf;
  1618. bus->rxlen = len - doff;
  1619. spin_unlock_bh(&bus->rxctl_lock);
  1620. done:
  1621. /* Awake any waiters */
  1622. brcmf_sdio_dcmd_resp_wake(bus);
  1623. }
  1624. /* Pad read to blocksize for efficiency */
  1625. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1626. {
  1627. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1628. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1629. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1630. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1631. *rdlen += *pad;
  1632. } else if (*rdlen % bus->head_align) {
  1633. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1634. }
  1635. }
  1636. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1637. {
  1638. struct sk_buff *pkt; /* Packet for event or data frames */
  1639. u16 pad; /* Number of pad bytes to read */
  1640. uint rxleft = 0; /* Remaining number of frames allowed */
  1641. int ret; /* Return code from calls */
  1642. uint rxcount = 0; /* Total frames read */
  1643. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1644. u8 head_read = 0;
  1645. brcmf_dbg(TRACE, "Enter\n");
  1646. /* Not finished unless we encounter no more frames indication */
  1647. bus->rxpending = true;
  1648. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1649. !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
  1650. rd->seq_num++, rxleft--) {
  1651. /* Handle glomming separately */
  1652. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1653. u8 cnt;
  1654. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1655. bus->glomd, skb_peek(&bus->glom));
  1656. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1657. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1658. rd->seq_num += cnt - 1;
  1659. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1660. continue;
  1661. }
  1662. rd->len_left = rd->len;
  1663. /* read header first for unknow frame length */
  1664. sdio_claim_host(bus->sdiodev->func[1]);
  1665. if (!rd->len) {
  1666. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1667. bus->rxhdr, BRCMF_FIRSTREAD);
  1668. bus->sdcnt.f2rxhdrs++;
  1669. if (ret < 0) {
  1670. brcmf_err("RXHEADER FAILED: %d\n",
  1671. ret);
  1672. bus->sdcnt.rx_hdrfail++;
  1673. brcmf_sdio_rxfail(bus, true, true);
  1674. sdio_release_host(bus->sdiodev->func[1]);
  1675. continue;
  1676. }
  1677. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1678. bus->rxhdr, SDPCM_HDRLEN,
  1679. "RxHdr:\n");
  1680. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1681. BRCMF_SDIO_FT_NORMAL)) {
  1682. sdio_release_host(bus->sdiodev->func[1]);
  1683. if (!bus->rxpending)
  1684. break;
  1685. else
  1686. continue;
  1687. }
  1688. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1689. brcmf_sdio_read_control(bus, bus->rxhdr,
  1690. rd->len,
  1691. rd->dat_offset);
  1692. /* prepare the descriptor for the next read */
  1693. rd->len = rd->len_nxtfrm << 4;
  1694. rd->len_nxtfrm = 0;
  1695. /* treat all packet as event if we don't know */
  1696. rd->channel = SDPCM_EVENT_CHANNEL;
  1697. sdio_release_host(bus->sdiodev->func[1]);
  1698. continue;
  1699. }
  1700. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1701. rd->len - BRCMF_FIRSTREAD : 0;
  1702. head_read = BRCMF_FIRSTREAD;
  1703. }
  1704. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1705. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1706. bus->head_align);
  1707. if (!pkt) {
  1708. /* Give up on data, request rtx of events */
  1709. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1710. brcmf_sdio_rxfail(bus, false,
  1711. RETRYCHAN(rd->channel));
  1712. sdio_release_host(bus->sdiodev->func[1]);
  1713. continue;
  1714. }
  1715. skb_pull(pkt, head_read);
  1716. pkt_align(pkt, rd->len_left, bus->head_align);
  1717. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1718. bus->sdcnt.f2rxdata++;
  1719. sdio_release_host(bus->sdiodev->func[1]);
  1720. if (ret < 0) {
  1721. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1722. rd->len, rd->channel, ret);
  1723. brcmu_pkt_buf_free_skb(pkt);
  1724. sdio_claim_host(bus->sdiodev->func[1]);
  1725. brcmf_sdio_rxfail(bus, true,
  1726. RETRYCHAN(rd->channel));
  1727. sdio_release_host(bus->sdiodev->func[1]);
  1728. continue;
  1729. }
  1730. if (head_read) {
  1731. skb_push(pkt, head_read);
  1732. memcpy(pkt->data, bus->rxhdr, head_read);
  1733. head_read = 0;
  1734. } else {
  1735. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1736. rd_new.seq_num = rd->seq_num;
  1737. sdio_claim_host(bus->sdiodev->func[1]);
  1738. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1739. BRCMF_SDIO_FT_NORMAL)) {
  1740. rd->len = 0;
  1741. brcmu_pkt_buf_free_skb(pkt);
  1742. }
  1743. bus->sdcnt.rx_readahead_cnt++;
  1744. if (rd->len != roundup(rd_new.len, 16)) {
  1745. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1746. rd->len,
  1747. roundup(rd_new.len, 16) >> 4);
  1748. rd->len = 0;
  1749. brcmf_sdio_rxfail(bus, true, true);
  1750. sdio_release_host(bus->sdiodev->func[1]);
  1751. brcmu_pkt_buf_free_skb(pkt);
  1752. continue;
  1753. }
  1754. sdio_release_host(bus->sdiodev->func[1]);
  1755. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1756. rd->channel = rd_new.channel;
  1757. rd->dat_offset = rd_new.dat_offset;
  1758. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1759. BRCMF_DATA_ON()) &&
  1760. BRCMF_HDRS_ON(),
  1761. bus->rxhdr, SDPCM_HDRLEN,
  1762. "RxHdr:\n");
  1763. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1764. brcmf_err("readahead on control packet %d?\n",
  1765. rd_new.seq_num);
  1766. /* Force retry w/normal header read */
  1767. rd->len = 0;
  1768. sdio_claim_host(bus->sdiodev->func[1]);
  1769. brcmf_sdio_rxfail(bus, false, true);
  1770. sdio_release_host(bus->sdiodev->func[1]);
  1771. brcmu_pkt_buf_free_skb(pkt);
  1772. continue;
  1773. }
  1774. }
  1775. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1776. pkt->data, rd->len, "Rx Data:\n");
  1777. /* Save superframe descriptor and allocate packet frame */
  1778. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1779. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1780. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1781. rd->len);
  1782. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1783. pkt->data, rd->len,
  1784. "Glom Data:\n");
  1785. __skb_trim(pkt, rd->len);
  1786. skb_pull(pkt, SDPCM_HDRLEN);
  1787. bus->glomd = pkt;
  1788. } else {
  1789. brcmf_err("%s: glom superframe w/o "
  1790. "descriptor!\n", __func__);
  1791. sdio_claim_host(bus->sdiodev->func[1]);
  1792. brcmf_sdio_rxfail(bus, false, false);
  1793. sdio_release_host(bus->sdiodev->func[1]);
  1794. }
  1795. /* prepare the descriptor for the next read */
  1796. rd->len = rd->len_nxtfrm << 4;
  1797. rd->len_nxtfrm = 0;
  1798. /* treat all packet as event if we don't know */
  1799. rd->channel = SDPCM_EVENT_CHANNEL;
  1800. continue;
  1801. }
  1802. /* Fill in packet len and prio, deliver upward */
  1803. __skb_trim(pkt, rd->len);
  1804. skb_pull(pkt, rd->dat_offset);
  1805. /* prepare the descriptor for the next read */
  1806. rd->len = rd->len_nxtfrm << 4;
  1807. rd->len_nxtfrm = 0;
  1808. /* treat all packet as event if we don't know */
  1809. rd->channel = SDPCM_EVENT_CHANNEL;
  1810. if (pkt->len == 0) {
  1811. brcmu_pkt_buf_free_skb(pkt);
  1812. continue;
  1813. }
  1814. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1815. }
  1816. rxcount = maxframes - rxleft;
  1817. /* Message if we hit the limit */
  1818. if (!rxleft)
  1819. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1820. else
  1821. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1822. /* Back off rxseq if awaiting rtx, update rx_seq */
  1823. if (bus->rxskip)
  1824. rd->seq_num--;
  1825. bus->rx_seq = rd->seq_num;
  1826. return rxcount;
  1827. }
  1828. static void
  1829. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1830. {
  1831. if (waitqueue_active(&bus->ctrl_wait))
  1832. wake_up_interruptible(&bus->ctrl_wait);
  1833. return;
  1834. }
  1835. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1836. {
  1837. u16 head_pad;
  1838. u8 *dat_buf;
  1839. dat_buf = (u8 *)(pkt->data);
  1840. /* Check head padding */
  1841. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1842. if (head_pad) {
  1843. if (skb_headroom(pkt) < head_pad) {
  1844. bus->sdiodev->bus_if->tx_realloc++;
  1845. head_pad = 0;
  1846. if (skb_cow(pkt, head_pad))
  1847. return -ENOMEM;
  1848. }
  1849. skb_push(pkt, head_pad);
  1850. dat_buf = (u8 *)(pkt->data);
  1851. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1852. }
  1853. return head_pad;
  1854. }
  1855. /**
  1856. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1857. * bus layer usage.
  1858. */
  1859. /* flag marking a dummy skb added for DMA alignment requirement */
  1860. #define ALIGN_SKB_FLAG 0x8000
  1861. /* bit mask of data length chopped from the previous packet */
  1862. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1863. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1864. struct sk_buff_head *pktq,
  1865. struct sk_buff *pkt, u16 total_len)
  1866. {
  1867. struct brcmf_sdio_dev *sdiodev;
  1868. struct sk_buff *pkt_pad;
  1869. u16 tail_pad, tail_chop, chain_pad;
  1870. unsigned int blksize;
  1871. bool lastfrm;
  1872. int ntail, ret;
  1873. sdiodev = bus->sdiodev;
  1874. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1875. /* sg entry alignment should be a divisor of block size */
  1876. WARN_ON(blksize % bus->sgentry_align);
  1877. /* Check tail padding */
  1878. lastfrm = skb_queue_is_last(pktq, pkt);
  1879. tail_pad = 0;
  1880. tail_chop = pkt->len % bus->sgentry_align;
  1881. if (tail_chop)
  1882. tail_pad = bus->sgentry_align - tail_chop;
  1883. chain_pad = (total_len + tail_pad) % blksize;
  1884. if (lastfrm && chain_pad)
  1885. tail_pad += blksize - chain_pad;
  1886. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1887. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1888. bus->head_align);
  1889. if (pkt_pad == NULL)
  1890. return -ENOMEM;
  1891. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1892. if (unlikely(ret < 0)) {
  1893. kfree_skb(pkt_pad);
  1894. return ret;
  1895. }
  1896. memcpy(pkt_pad->data,
  1897. pkt->data + pkt->len - tail_chop,
  1898. tail_chop);
  1899. *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1900. skb_trim(pkt, pkt->len - tail_chop);
  1901. skb_trim(pkt_pad, tail_pad + tail_chop);
  1902. __skb_queue_after(pktq, pkt, pkt_pad);
  1903. } else {
  1904. ntail = pkt->data_len + tail_pad -
  1905. (pkt->end - pkt->tail);
  1906. if (skb_cloned(pkt) || ntail > 0)
  1907. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1908. return -ENOMEM;
  1909. if (skb_linearize(pkt))
  1910. return -ENOMEM;
  1911. __skb_put(pkt, tail_pad);
  1912. }
  1913. return tail_pad;
  1914. }
  1915. /**
  1916. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1917. * @bus: brcmf_sdio structure pointer
  1918. * @pktq: packet list pointer
  1919. * @chan: virtual channel to transmit the packet
  1920. *
  1921. * Processes to be applied to the packet
  1922. * - Align data buffer pointer
  1923. * - Align data buffer length
  1924. * - Prepare header
  1925. * Return: negative value if there is error
  1926. */
  1927. static int
  1928. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1929. uint chan)
  1930. {
  1931. u16 head_pad, total_len;
  1932. struct sk_buff *pkt_next;
  1933. u8 txseq;
  1934. int ret;
  1935. struct brcmf_sdio_hdrinfo hd_info = {0};
  1936. txseq = bus->tx_seq;
  1937. total_len = 0;
  1938. skb_queue_walk(pktq, pkt_next) {
  1939. /* alignment packet inserted in previous
  1940. * loop cycle can be skipped as it is
  1941. * already properly aligned and does not
  1942. * need an sdpcm header.
  1943. */
  1944. if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1945. continue;
  1946. /* align packet data pointer */
  1947. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1948. if (ret < 0)
  1949. return ret;
  1950. head_pad = (u16)ret;
  1951. if (head_pad)
  1952. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1953. total_len += pkt_next->len;
  1954. hd_info.len = pkt_next->len;
  1955. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1956. if (bus->txglom && pktq->qlen > 1) {
  1957. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1958. pkt_next, total_len);
  1959. if (ret < 0)
  1960. return ret;
  1961. hd_info.tail_pad = (u16)ret;
  1962. total_len += (u16)ret;
  1963. }
  1964. hd_info.channel = chan;
  1965. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1966. hd_info.seq_num = txseq++;
  1967. /* Now fill the header */
  1968. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1969. if (BRCMF_BYTES_ON() &&
  1970. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1971. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1972. brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
  1973. "Tx Frame:\n");
  1974. else if (BRCMF_HDRS_ON())
  1975. brcmf_dbg_hex_dump(true, pkt_next->data,
  1976. head_pad + bus->tx_hdrlen,
  1977. "Tx Header:\n");
  1978. }
  1979. /* Hardware length tag of the first packet should be total
  1980. * length of the chain (including padding)
  1981. */
  1982. if (bus->txglom)
  1983. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1984. return 0;
  1985. }
  1986. /**
  1987. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1988. * @bus: brcmf_sdio structure pointer
  1989. * @pktq: packet list pointer
  1990. *
  1991. * Processes to be applied to the packet
  1992. * - Remove head padding
  1993. * - Remove tail padding
  1994. */
  1995. static void
  1996. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1997. {
  1998. u8 *hdr;
  1999. u32 dat_offset;
  2000. u16 tail_pad;
  2001. u16 dummy_flags, chop_len;
  2002. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  2003. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  2004. dummy_flags = *(u16 *)(pkt_next->cb);
  2005. if (dummy_flags & ALIGN_SKB_FLAG) {
  2006. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  2007. if (chop_len) {
  2008. pkt_prev = pkt_next->prev;
  2009. skb_put(pkt_prev, chop_len);
  2010. }
  2011. __skb_unlink(pkt_next, pktq);
  2012. brcmu_pkt_buf_free_skb(pkt_next);
  2013. } else {
  2014. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  2015. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  2016. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  2017. SDPCM_DOFFSET_SHIFT;
  2018. skb_pull(pkt_next, dat_offset);
  2019. if (bus->txglom) {
  2020. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  2021. skb_trim(pkt_next, pkt_next->len - tail_pad);
  2022. }
  2023. }
  2024. }
  2025. }
  2026. /* Writes a HW/SW header into the packet and sends it. */
  2027. /* Assumes: (a) header space already there, (b) caller holds lock */
  2028. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  2029. uint chan)
  2030. {
  2031. int ret;
  2032. struct sk_buff *pkt_next, *tmp;
  2033. brcmf_dbg(TRACE, "Enter\n");
  2034. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  2035. if (ret)
  2036. goto done;
  2037. sdio_claim_host(bus->sdiodev->func[1]);
  2038. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  2039. bus->sdcnt.f2txdata++;
  2040. if (ret < 0)
  2041. brcmf_sdio_txfail(bus);
  2042. sdio_release_host(bus->sdiodev->func[1]);
  2043. done:
  2044. brcmf_sdio_txpkt_postp(bus, pktq);
  2045. if (ret == 0)
  2046. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  2047. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  2048. __skb_unlink(pkt_next, pktq);
  2049. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  2050. }
  2051. return ret;
  2052. }
  2053. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  2054. {
  2055. struct sk_buff *pkt;
  2056. struct sk_buff_head pktq;
  2057. u32 intstatus = 0;
  2058. int ret = 0, prec_out, i;
  2059. uint cnt = 0;
  2060. u8 tx_prec_map, pkt_num;
  2061. brcmf_dbg(TRACE, "Enter\n");
  2062. tx_prec_map = ~bus->flowcontrol;
  2063. /* Send frames until the limit or some other event */
  2064. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  2065. pkt_num = 1;
  2066. if (bus->txglom)
  2067. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  2068. bus->sdiodev->txglomsz);
  2069. pkt_num = min_t(u32, pkt_num,
  2070. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  2071. __skb_queue_head_init(&pktq);
  2072. spin_lock_bh(&bus->txq_lock);
  2073. for (i = 0; i < pkt_num; i++) {
  2074. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  2075. &prec_out);
  2076. if (pkt == NULL)
  2077. break;
  2078. __skb_queue_tail(&pktq, pkt);
  2079. }
  2080. spin_unlock_bh(&bus->txq_lock);
  2081. if (i == 0)
  2082. break;
  2083. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2084. cnt += i;
  2085. /* In poll mode, need to check for other events */
  2086. if (!bus->intr) {
  2087. /* Check device status, signal pending interrupt */
  2088. sdio_claim_host(bus->sdiodev->func[1]);
  2089. ret = r_sdreg32(bus, &intstatus,
  2090. offsetof(struct sdpcmd_regs,
  2091. intstatus));
  2092. sdio_release_host(bus->sdiodev->func[1]);
  2093. bus->sdcnt.f2txdata++;
  2094. if (ret != 0)
  2095. break;
  2096. if (intstatus & bus->hostintmask)
  2097. atomic_set(&bus->ipend, 1);
  2098. }
  2099. }
  2100. /* Deflow-control stack if needed */
  2101. if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
  2102. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2103. bus->txoff = false;
  2104. brcmf_txflowblock(bus->sdiodev->dev, false);
  2105. }
  2106. return cnt;
  2107. }
  2108. static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2109. {
  2110. u8 doff;
  2111. u16 pad;
  2112. uint retries = 0;
  2113. struct brcmf_sdio_hdrinfo hd_info = {0};
  2114. int ret;
  2115. brcmf_dbg(TRACE, "Enter\n");
  2116. /* Back the pointer to make room for bus header */
  2117. frame -= bus->tx_hdrlen;
  2118. len += bus->tx_hdrlen;
  2119. /* Add alignment padding (optional for ctl frames) */
  2120. doff = ((unsigned long)frame % bus->head_align);
  2121. if (doff) {
  2122. frame -= doff;
  2123. len += doff;
  2124. memset(frame + bus->tx_hdrlen, 0, doff);
  2125. }
  2126. /* Round send length to next SDIO block */
  2127. pad = 0;
  2128. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2129. pad = bus->blocksize - (len % bus->blocksize);
  2130. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2131. pad = 0;
  2132. } else if (len % bus->head_align) {
  2133. pad = bus->head_align - (len % bus->head_align);
  2134. }
  2135. len += pad;
  2136. hd_info.len = len - pad;
  2137. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2138. hd_info.dat_offset = doff + bus->tx_hdrlen;
  2139. hd_info.seq_num = bus->tx_seq;
  2140. hd_info.lastfrm = true;
  2141. hd_info.tail_pad = pad;
  2142. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2143. if (bus->txglom)
  2144. brcmf_sdio_update_hwhdr(frame, len);
  2145. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2146. frame, len, "Tx Frame:\n");
  2147. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2148. BRCMF_HDRS_ON(),
  2149. frame, min_t(u16, len, 16), "TxHdr:\n");
  2150. do {
  2151. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2152. if (ret < 0)
  2153. brcmf_sdio_txfail(bus);
  2154. else
  2155. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2156. } while (ret < 0 && retries++ < TXRETRIES);
  2157. return ret;
  2158. }
  2159. static void brcmf_sdio_bus_stop(struct device *dev)
  2160. {
  2161. u32 local_hostintmask;
  2162. u8 saveclk;
  2163. int err;
  2164. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2165. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2166. struct brcmf_sdio *bus = sdiodev->bus;
  2167. brcmf_dbg(TRACE, "Enter\n");
  2168. if (bus->watchdog_tsk) {
  2169. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2170. kthread_stop(bus->watchdog_tsk);
  2171. bus->watchdog_tsk = NULL;
  2172. }
  2173. if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  2174. sdio_claim_host(sdiodev->func[1]);
  2175. /* Enable clock for device interrupts */
  2176. brcmf_sdio_bus_sleep(bus, false, false);
  2177. /* Disable and clear interrupts at the chip level also */
  2178. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2179. local_hostintmask = bus->hostintmask;
  2180. bus->hostintmask = 0;
  2181. /* Force backplane clocks to assure F2 interrupt propagates */
  2182. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2183. &err);
  2184. if (!err)
  2185. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2186. (saveclk | SBSDIO_FORCE_HT), &err);
  2187. if (err)
  2188. brcmf_err("Failed to force clock for F2: err %d\n",
  2189. err);
  2190. /* Turn off the bus (F2), free any pending packets */
  2191. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2192. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2193. /* Clear any pending interrupts now that F2 is disabled */
  2194. w_sdreg32(bus, local_hostintmask,
  2195. offsetof(struct sdpcmd_regs, intstatus));
  2196. sdio_release_host(sdiodev->func[1]);
  2197. }
  2198. /* Clear the data packet queues */
  2199. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2200. /* Clear any held glomming stuff */
  2201. brcmu_pkt_buf_free_skb(bus->glomd);
  2202. brcmf_sdio_free_glom(bus);
  2203. /* Clear rx control and wake any waiters */
  2204. spin_lock_bh(&bus->rxctl_lock);
  2205. bus->rxlen = 0;
  2206. spin_unlock_bh(&bus->rxctl_lock);
  2207. brcmf_sdio_dcmd_resp_wake(bus);
  2208. /* Reset some F2 state stuff */
  2209. bus->rxskip = false;
  2210. bus->tx_seq = bus->rx_seq = 0;
  2211. }
  2212. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2213. {
  2214. unsigned long flags;
  2215. if (bus->sdiodev->oob_irq_requested) {
  2216. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  2217. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2218. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  2219. bus->sdiodev->irq_en = true;
  2220. }
  2221. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  2222. }
  2223. }
  2224. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2225. {
  2226. struct brcmf_core *buscore;
  2227. u32 addr;
  2228. unsigned long val;
  2229. int ret;
  2230. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2231. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2232. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2233. bus->sdcnt.f1regdata++;
  2234. if (ret != 0)
  2235. return ret;
  2236. val &= bus->hostintmask;
  2237. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2238. /* Clear interrupts */
  2239. if (val) {
  2240. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2241. bus->sdcnt.f1regdata++;
  2242. atomic_or(val, &bus->intstatus);
  2243. }
  2244. return ret;
  2245. }
  2246. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2247. {
  2248. u32 newstatus = 0;
  2249. unsigned long intstatus;
  2250. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2251. uint framecnt; /* Temporary counter of tx/rx frames */
  2252. int err = 0;
  2253. brcmf_dbg(TRACE, "Enter\n");
  2254. sdio_claim_host(bus->sdiodev->func[1]);
  2255. /* If waiting for HTAVAIL, check status */
  2256. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2257. u8 clkctl, devctl = 0;
  2258. #ifdef DEBUG
  2259. /* Check for inconsistent device control */
  2260. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2261. SBSDIO_DEVICE_CTL, &err);
  2262. #endif /* DEBUG */
  2263. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2264. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2265. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2266. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2267. devctl, clkctl);
  2268. if (SBSDIO_HTAV(clkctl)) {
  2269. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2270. SBSDIO_DEVICE_CTL, &err);
  2271. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2272. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2273. devctl, &err);
  2274. bus->clkstate = CLK_AVAIL;
  2275. }
  2276. }
  2277. /* Make sure backplane clock is on */
  2278. brcmf_sdio_bus_sleep(bus, false, true);
  2279. /* Pending interrupt indicates new device status */
  2280. if (atomic_read(&bus->ipend) > 0) {
  2281. atomic_set(&bus->ipend, 0);
  2282. err = brcmf_sdio_intr_rstatus(bus);
  2283. }
  2284. /* Start with leftover status bits */
  2285. intstatus = atomic_xchg(&bus->intstatus, 0);
  2286. /* Handle flow-control change: read new state in case our ack
  2287. * crossed another change interrupt. If change still set, assume
  2288. * FC ON for safety, let next loop through do the debounce.
  2289. */
  2290. if (intstatus & I_HMB_FC_CHANGE) {
  2291. intstatus &= ~I_HMB_FC_CHANGE;
  2292. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2293. offsetof(struct sdpcmd_regs, intstatus));
  2294. err = r_sdreg32(bus, &newstatus,
  2295. offsetof(struct sdpcmd_regs, intstatus));
  2296. bus->sdcnt.f1regdata += 2;
  2297. atomic_set(&bus->fcstate,
  2298. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2299. intstatus |= (newstatus & bus->hostintmask);
  2300. }
  2301. /* Handle host mailbox indication */
  2302. if (intstatus & I_HMB_HOST_INT) {
  2303. intstatus &= ~I_HMB_HOST_INT;
  2304. intstatus |= brcmf_sdio_hostmail(bus);
  2305. }
  2306. sdio_release_host(bus->sdiodev->func[1]);
  2307. /* Generally don't ask for these, can get CRC errors... */
  2308. if (intstatus & I_WR_OOSYNC) {
  2309. brcmf_err("Dongle reports WR_OOSYNC\n");
  2310. intstatus &= ~I_WR_OOSYNC;
  2311. }
  2312. if (intstatus & I_RD_OOSYNC) {
  2313. brcmf_err("Dongle reports RD_OOSYNC\n");
  2314. intstatus &= ~I_RD_OOSYNC;
  2315. }
  2316. if (intstatus & I_SBINT) {
  2317. brcmf_err("Dongle reports SBINT\n");
  2318. intstatus &= ~I_SBINT;
  2319. }
  2320. /* Would be active due to wake-wlan in gSPI */
  2321. if (intstatus & I_CHIPACTIVE) {
  2322. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2323. intstatus &= ~I_CHIPACTIVE;
  2324. }
  2325. /* Ignore frame indications if rxskip is set */
  2326. if (bus->rxskip)
  2327. intstatus &= ~I_HMB_FRAME_IND;
  2328. /* On frame indication, read available frames */
  2329. if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
  2330. brcmf_sdio_readframes(bus, bus->rxbound);
  2331. if (!bus->rxpending)
  2332. intstatus &= ~I_HMB_FRAME_IND;
  2333. }
  2334. /* Keep still-pending events for next scheduling */
  2335. if (intstatus)
  2336. atomic_or(intstatus, &bus->intstatus);
  2337. brcmf_sdio_clrintr(bus);
  2338. if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
  2339. data_ok(bus)) {
  2340. sdio_claim_host(bus->sdiodev->func[1]);
  2341. if (bus->ctrl_frame_stat) {
  2342. err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
  2343. bus->ctrl_frame_len);
  2344. bus->ctrl_frame_err = err;
  2345. wmb();
  2346. bus->ctrl_frame_stat = false;
  2347. }
  2348. sdio_release_host(bus->sdiodev->func[1]);
  2349. brcmf_sdio_wait_event_wakeup(bus);
  2350. }
  2351. /* Send queued frames (limit 1 if rx may still be pending) */
  2352. if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2353. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
  2354. data_ok(bus)) {
  2355. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2356. txlimit;
  2357. brcmf_sdio_sendfromq(bus, framecnt);
  2358. }
  2359. if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
  2360. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2361. atomic_set(&bus->intstatus, 0);
  2362. if (bus->ctrl_frame_stat) {
  2363. sdio_claim_host(bus->sdiodev->func[1]);
  2364. if (bus->ctrl_frame_stat) {
  2365. bus->ctrl_frame_err = -ENODEV;
  2366. wmb();
  2367. bus->ctrl_frame_stat = false;
  2368. brcmf_sdio_wait_event_wakeup(bus);
  2369. }
  2370. sdio_release_host(bus->sdiodev->func[1]);
  2371. }
  2372. } else if (atomic_read(&bus->intstatus) ||
  2373. atomic_read(&bus->ipend) > 0 ||
  2374. (!atomic_read(&bus->fcstate) &&
  2375. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2376. data_ok(bus))) {
  2377. bus->dpc_triggered = true;
  2378. }
  2379. }
  2380. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2381. {
  2382. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2383. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2384. struct brcmf_sdio *bus = sdiodev->bus;
  2385. return &bus->txq;
  2386. }
  2387. static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
  2388. {
  2389. struct sk_buff *p;
  2390. int eprec = -1; /* precedence to evict from */
  2391. /* Fast case, precedence queue is not full and we are also not
  2392. * exceeding total queue length
  2393. */
  2394. if (!pktq_pfull(q, prec) && !pktq_full(q)) {
  2395. brcmu_pktq_penq(q, prec, pkt);
  2396. return true;
  2397. }
  2398. /* Determine precedence from which to evict packet, if any */
  2399. if (pktq_pfull(q, prec)) {
  2400. eprec = prec;
  2401. } else if (pktq_full(q)) {
  2402. p = brcmu_pktq_peek_tail(q, &eprec);
  2403. if (eprec > prec)
  2404. return false;
  2405. }
  2406. /* Evict if needed */
  2407. if (eprec >= 0) {
  2408. /* Detect queueing to unconfigured precedence */
  2409. if (eprec == prec)
  2410. return false; /* refuse newer (incoming) packet */
  2411. /* Evict packet according to discard policy */
  2412. p = brcmu_pktq_pdeq_tail(q, eprec);
  2413. if (p == NULL)
  2414. brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
  2415. brcmu_pkt_buf_free_skb(p);
  2416. }
  2417. /* Enqueue */
  2418. p = brcmu_pktq_penq(q, prec, pkt);
  2419. if (p == NULL)
  2420. brcmf_err("brcmu_pktq_penq() failed\n");
  2421. return p != NULL;
  2422. }
  2423. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2424. {
  2425. int ret = -EBADE;
  2426. uint prec;
  2427. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2428. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2429. struct brcmf_sdio *bus = sdiodev->bus;
  2430. brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
  2431. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2432. return -EIO;
  2433. /* Add space for the header */
  2434. skb_push(pkt, bus->tx_hdrlen);
  2435. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2436. prec = prio2prec((pkt->priority & PRIOMASK));
  2437. /* Check for existing queue, current flow-control,
  2438. pending event, or pending clock */
  2439. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2440. bus->sdcnt.fcqueued++;
  2441. /* Priority based enq */
  2442. spin_lock_bh(&bus->txq_lock);
  2443. /* reset bus_flags in packet cb */
  2444. *(u16 *)(pkt->cb) = 0;
  2445. if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
  2446. skb_pull(pkt, bus->tx_hdrlen);
  2447. brcmf_err("out of bus->txq !!!\n");
  2448. ret = -ENOSR;
  2449. } else {
  2450. ret = 0;
  2451. }
  2452. if (pktq_len(&bus->txq) >= TXHI) {
  2453. bus->txoff = true;
  2454. brcmf_txflowblock(dev, true);
  2455. }
  2456. spin_unlock_bh(&bus->txq_lock);
  2457. #ifdef DEBUG
  2458. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2459. qcount[prec] = pktq_plen(&bus->txq, prec);
  2460. #endif
  2461. brcmf_sdio_trigger_dpc(bus);
  2462. return ret;
  2463. }
  2464. #ifdef DEBUG
  2465. #define CONSOLE_LINE_MAX 192
  2466. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2467. {
  2468. struct brcmf_console *c = &bus->console;
  2469. u8 line[CONSOLE_LINE_MAX], ch;
  2470. u32 n, idx, addr;
  2471. int rv;
  2472. /* Don't do anything until FWREADY updates console address */
  2473. if (bus->console_addr == 0)
  2474. return 0;
  2475. /* Read console log struct */
  2476. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2477. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2478. sizeof(c->log_le));
  2479. if (rv < 0)
  2480. return rv;
  2481. /* Allocate console buffer (one time only) */
  2482. if (c->buf == NULL) {
  2483. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2484. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2485. if (c->buf == NULL)
  2486. return -ENOMEM;
  2487. }
  2488. idx = le32_to_cpu(c->log_le.idx);
  2489. /* Protect against corrupt value */
  2490. if (idx > c->bufsize)
  2491. return -EBADE;
  2492. /* Skip reading the console buffer if the index pointer
  2493. has not moved */
  2494. if (idx == c->last)
  2495. return 0;
  2496. /* Read the console buffer */
  2497. addr = le32_to_cpu(c->log_le.buf);
  2498. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2499. if (rv < 0)
  2500. return rv;
  2501. while (c->last != idx) {
  2502. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2503. if (c->last == idx) {
  2504. /* This would output a partial line.
  2505. * Instead, back up
  2506. * the buffer pointer and output this
  2507. * line next time around.
  2508. */
  2509. if (c->last >= n)
  2510. c->last -= n;
  2511. else
  2512. c->last = c->bufsize - n;
  2513. goto break2;
  2514. }
  2515. ch = c->buf[c->last];
  2516. c->last = (c->last + 1) % c->bufsize;
  2517. if (ch == '\n')
  2518. break;
  2519. line[n] = ch;
  2520. }
  2521. if (n > 0) {
  2522. if (line[n - 1] == '\r')
  2523. n--;
  2524. line[n] = 0;
  2525. pr_debug("CONSOLE: %s\n", line);
  2526. }
  2527. }
  2528. break2:
  2529. return 0;
  2530. }
  2531. #endif /* DEBUG */
  2532. static int
  2533. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2534. {
  2535. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2536. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2537. struct brcmf_sdio *bus = sdiodev->bus;
  2538. int ret;
  2539. brcmf_dbg(TRACE, "Enter\n");
  2540. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2541. return -EIO;
  2542. /* Send from dpc */
  2543. bus->ctrl_frame_buf = msg;
  2544. bus->ctrl_frame_len = msglen;
  2545. wmb();
  2546. bus->ctrl_frame_stat = true;
  2547. brcmf_sdio_trigger_dpc(bus);
  2548. wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
  2549. msecs_to_jiffies(CTL_DONE_TIMEOUT));
  2550. ret = 0;
  2551. if (bus->ctrl_frame_stat) {
  2552. sdio_claim_host(bus->sdiodev->func[1]);
  2553. if (bus->ctrl_frame_stat) {
  2554. brcmf_dbg(SDIO, "ctrl_frame timeout\n");
  2555. bus->ctrl_frame_stat = false;
  2556. ret = -ETIMEDOUT;
  2557. }
  2558. sdio_release_host(bus->sdiodev->func[1]);
  2559. }
  2560. if (!ret) {
  2561. brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
  2562. bus->ctrl_frame_err);
  2563. rmb();
  2564. ret = bus->ctrl_frame_err;
  2565. }
  2566. if (ret)
  2567. bus->sdcnt.tx_ctlerrs++;
  2568. else
  2569. bus->sdcnt.tx_ctlpkts++;
  2570. return ret;
  2571. }
  2572. #ifdef DEBUG
  2573. static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
  2574. struct sdpcm_shared *sh)
  2575. {
  2576. u32 addr, console_ptr, console_size, console_index;
  2577. char *conbuf = NULL;
  2578. __le32 sh_val;
  2579. int rv;
  2580. /* obtain console information from device memory */
  2581. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2582. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2583. (u8 *)&sh_val, sizeof(u32));
  2584. if (rv < 0)
  2585. return rv;
  2586. console_ptr = le32_to_cpu(sh_val);
  2587. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2588. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2589. (u8 *)&sh_val, sizeof(u32));
  2590. if (rv < 0)
  2591. return rv;
  2592. console_size = le32_to_cpu(sh_val);
  2593. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2594. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2595. (u8 *)&sh_val, sizeof(u32));
  2596. if (rv < 0)
  2597. return rv;
  2598. console_index = le32_to_cpu(sh_val);
  2599. /* allocate buffer for console data */
  2600. if (console_size <= CONSOLE_BUFFER_MAX)
  2601. conbuf = vzalloc(console_size+1);
  2602. if (!conbuf)
  2603. return -ENOMEM;
  2604. /* obtain the console data from device */
  2605. conbuf[console_size] = '\0';
  2606. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2607. console_size);
  2608. if (rv < 0)
  2609. goto done;
  2610. rv = seq_write(seq, conbuf + console_index,
  2611. console_size - console_index);
  2612. if (rv < 0)
  2613. goto done;
  2614. if (console_index > 0)
  2615. rv = seq_write(seq, conbuf, console_index - 1);
  2616. done:
  2617. vfree(conbuf);
  2618. return rv;
  2619. }
  2620. static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2621. struct sdpcm_shared *sh)
  2622. {
  2623. int error;
  2624. struct brcmf_trap_info tr;
  2625. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2626. brcmf_dbg(INFO, "no trap in firmware\n");
  2627. return 0;
  2628. }
  2629. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2630. sizeof(struct brcmf_trap_info));
  2631. if (error < 0)
  2632. return error;
  2633. seq_printf(seq,
  2634. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2635. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2636. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2637. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2638. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2639. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2640. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2641. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2642. le32_to_cpu(tr.pc), sh->trap_addr,
  2643. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2644. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2645. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2646. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2647. return 0;
  2648. }
  2649. static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2650. struct sdpcm_shared *sh)
  2651. {
  2652. int error = 0;
  2653. char file[80] = "?";
  2654. char expr[80] = "<???>";
  2655. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2656. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2657. return 0;
  2658. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2659. brcmf_dbg(INFO, "no assert in dongle\n");
  2660. return 0;
  2661. }
  2662. sdio_claim_host(bus->sdiodev->func[1]);
  2663. if (sh->assert_file_addr != 0) {
  2664. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2665. sh->assert_file_addr, (u8 *)file, 80);
  2666. if (error < 0)
  2667. return error;
  2668. }
  2669. if (sh->assert_exp_addr != 0) {
  2670. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2671. sh->assert_exp_addr, (u8 *)expr, 80);
  2672. if (error < 0)
  2673. return error;
  2674. }
  2675. sdio_release_host(bus->sdiodev->func[1]);
  2676. seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
  2677. file, sh->assert_line, expr);
  2678. return 0;
  2679. }
  2680. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2681. {
  2682. int error;
  2683. struct sdpcm_shared sh;
  2684. error = brcmf_sdio_readshared(bus, &sh);
  2685. if (error < 0)
  2686. return error;
  2687. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2688. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2689. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2690. brcmf_err("assertion in dongle\n");
  2691. if (sh.flags & SDPCM_SHARED_TRAP)
  2692. brcmf_err("firmware trap in dongle\n");
  2693. return 0;
  2694. }
  2695. static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
  2696. {
  2697. int error = 0;
  2698. struct sdpcm_shared sh;
  2699. error = brcmf_sdio_readshared(bus, &sh);
  2700. if (error < 0)
  2701. goto done;
  2702. error = brcmf_sdio_assert_info(seq, bus, &sh);
  2703. if (error < 0)
  2704. goto done;
  2705. error = brcmf_sdio_trap_info(seq, bus, &sh);
  2706. if (error < 0)
  2707. goto done;
  2708. error = brcmf_sdio_dump_console(seq, bus, &sh);
  2709. done:
  2710. return error;
  2711. }
  2712. static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
  2713. {
  2714. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2715. struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
  2716. return brcmf_sdio_died_dump(seq, bus);
  2717. }
  2718. static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
  2719. {
  2720. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2721. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2722. struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
  2723. seq_printf(seq,
  2724. "intrcount: %u\nlastintrs: %u\n"
  2725. "pollcnt: %u\nregfails: %u\n"
  2726. "tx_sderrs: %u\nfcqueued: %u\n"
  2727. "rxrtx: %u\nrx_toolong: %u\n"
  2728. "rxc_errors: %u\nrx_hdrfail: %u\n"
  2729. "rx_badhdr: %u\nrx_badseq: %u\n"
  2730. "fc_rcvd: %u\nfc_xoff: %u\n"
  2731. "fc_xon: %u\nrxglomfail: %u\n"
  2732. "rxglomframes: %u\nrxglompkts: %u\n"
  2733. "f2rxhdrs: %u\nf2rxdata: %u\n"
  2734. "f2txdata: %u\nf1regdata: %u\n"
  2735. "tickcnt: %u\ntx_ctlerrs: %lu\n"
  2736. "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
  2737. "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
  2738. sdcnt->intrcount, sdcnt->lastintrs,
  2739. sdcnt->pollcnt, sdcnt->regfails,
  2740. sdcnt->tx_sderrs, sdcnt->fcqueued,
  2741. sdcnt->rxrtx, sdcnt->rx_toolong,
  2742. sdcnt->rxc_errors, sdcnt->rx_hdrfail,
  2743. sdcnt->rx_badhdr, sdcnt->rx_badseq,
  2744. sdcnt->fc_rcvd, sdcnt->fc_xoff,
  2745. sdcnt->fc_xon, sdcnt->rxglomfail,
  2746. sdcnt->rxglomframes, sdcnt->rxglompkts,
  2747. sdcnt->f2rxhdrs, sdcnt->f2rxdata,
  2748. sdcnt->f2txdata, sdcnt->f1regdata,
  2749. sdcnt->tickcnt, sdcnt->tx_ctlerrs,
  2750. sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
  2751. sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
  2752. return 0;
  2753. }
  2754. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2755. {
  2756. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2757. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2758. if (IS_ERR_OR_NULL(dentry))
  2759. return;
  2760. bus->console_interval = BRCMF_CONSOLE;
  2761. brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
  2762. brcmf_debugfs_add_entry(drvr, "counters",
  2763. brcmf_debugfs_sdio_count_read);
  2764. debugfs_create_u32("console_interval", 0644, dentry,
  2765. &bus->console_interval);
  2766. }
  2767. #else
  2768. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2769. {
  2770. return 0;
  2771. }
  2772. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2773. {
  2774. }
  2775. #endif /* DEBUG */
  2776. static int
  2777. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2778. {
  2779. int timeleft;
  2780. uint rxlen = 0;
  2781. bool pending;
  2782. u8 *buf;
  2783. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2784. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2785. struct brcmf_sdio *bus = sdiodev->bus;
  2786. brcmf_dbg(TRACE, "Enter\n");
  2787. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2788. return -EIO;
  2789. /* Wait until control frame is available */
  2790. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2791. spin_lock_bh(&bus->rxctl_lock);
  2792. rxlen = bus->rxlen;
  2793. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2794. bus->rxctl = NULL;
  2795. buf = bus->rxctl_orig;
  2796. bus->rxctl_orig = NULL;
  2797. bus->rxlen = 0;
  2798. spin_unlock_bh(&bus->rxctl_lock);
  2799. vfree(buf);
  2800. if (rxlen) {
  2801. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2802. rxlen, msglen);
  2803. } else if (timeleft == 0) {
  2804. brcmf_err("resumed on timeout\n");
  2805. brcmf_sdio_checkdied(bus);
  2806. } else if (pending) {
  2807. brcmf_dbg(CTL, "cancelled\n");
  2808. return -ERESTARTSYS;
  2809. } else {
  2810. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2811. brcmf_sdio_checkdied(bus);
  2812. }
  2813. if (rxlen)
  2814. bus->sdcnt.rx_ctlpkts++;
  2815. else
  2816. bus->sdcnt.rx_ctlerrs++;
  2817. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2818. }
  2819. #ifdef DEBUG
  2820. static bool
  2821. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2822. u8 *ram_data, uint ram_sz)
  2823. {
  2824. char *ram_cmp;
  2825. int err;
  2826. bool ret = true;
  2827. int address;
  2828. int offset;
  2829. int len;
  2830. /* read back and verify */
  2831. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2832. ram_sz);
  2833. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2834. /* do not proceed while no memory but */
  2835. if (!ram_cmp)
  2836. return true;
  2837. address = ram_addr;
  2838. offset = 0;
  2839. while (offset < ram_sz) {
  2840. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2841. ram_sz - offset;
  2842. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2843. if (err) {
  2844. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2845. err, len, address);
  2846. ret = false;
  2847. break;
  2848. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2849. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2850. offset, len);
  2851. ret = false;
  2852. break;
  2853. }
  2854. offset += len;
  2855. address += len;
  2856. }
  2857. kfree(ram_cmp);
  2858. return ret;
  2859. }
  2860. #else /* DEBUG */
  2861. static bool
  2862. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2863. u8 *ram_data, uint ram_sz)
  2864. {
  2865. return true;
  2866. }
  2867. #endif /* DEBUG */
  2868. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2869. const struct firmware *fw)
  2870. {
  2871. int err;
  2872. brcmf_dbg(TRACE, "Enter\n");
  2873. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2874. (u8 *)fw->data, fw->size);
  2875. if (err)
  2876. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2877. err, (int)fw->size, bus->ci->rambase);
  2878. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2879. (u8 *)fw->data, fw->size))
  2880. err = -EIO;
  2881. return err;
  2882. }
  2883. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2884. void *vars, u32 varsz)
  2885. {
  2886. int address;
  2887. int err;
  2888. brcmf_dbg(TRACE, "Enter\n");
  2889. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2890. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2891. if (err)
  2892. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2893. err, varsz, address);
  2894. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2895. err = -EIO;
  2896. return err;
  2897. }
  2898. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
  2899. const struct firmware *fw,
  2900. void *nvram, u32 nvlen)
  2901. {
  2902. int bcmerror = -EFAULT;
  2903. u32 rstvec;
  2904. sdio_claim_host(bus->sdiodev->func[1]);
  2905. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2906. rstvec = get_unaligned_le32(fw->data);
  2907. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2908. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2909. release_firmware(fw);
  2910. if (bcmerror) {
  2911. brcmf_err("dongle image file download failed\n");
  2912. brcmf_fw_nvram_free(nvram);
  2913. goto err;
  2914. }
  2915. bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
  2916. brcmf_fw_nvram_free(nvram);
  2917. if (bcmerror) {
  2918. brcmf_err("dongle nvram file download failed\n");
  2919. goto err;
  2920. }
  2921. /* Take arm out of reset */
  2922. if (!brcmf_chip_set_active(bus->ci, rstvec)) {
  2923. brcmf_err("error getting out of ARM core reset\n");
  2924. goto err;
  2925. }
  2926. /* Allow full data communication using DPC from now on. */
  2927. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  2928. bcmerror = 0;
  2929. err:
  2930. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2931. sdio_release_host(bus->sdiodev->func[1]);
  2932. return bcmerror;
  2933. }
  2934. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2935. {
  2936. int err = 0;
  2937. u8 val;
  2938. brcmf_dbg(TRACE, "Enter\n");
  2939. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2940. if (err) {
  2941. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2942. return;
  2943. }
  2944. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2945. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2946. if (err) {
  2947. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2948. return;
  2949. }
  2950. /* Add CMD14 Support */
  2951. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2952. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2953. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2954. &err);
  2955. if (err) {
  2956. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2957. return;
  2958. }
  2959. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2960. SBSDIO_FORCE_HT, &err);
  2961. if (err) {
  2962. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2963. return;
  2964. }
  2965. /* set flag */
  2966. bus->sr_enabled = true;
  2967. brcmf_dbg(INFO, "SR enabled\n");
  2968. }
  2969. /* enable KSO bit */
  2970. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2971. {
  2972. u8 val;
  2973. int err = 0;
  2974. brcmf_dbg(TRACE, "Enter\n");
  2975. /* KSO bit added in SDIO core rev 12 */
  2976. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2977. return 0;
  2978. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2979. if (err) {
  2980. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2981. return err;
  2982. }
  2983. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2984. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2985. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2986. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2987. val, &err);
  2988. if (err) {
  2989. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2990. return err;
  2991. }
  2992. }
  2993. return 0;
  2994. }
  2995. static int brcmf_sdio_bus_preinit(struct device *dev)
  2996. {
  2997. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2998. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2999. struct brcmf_sdio *bus = sdiodev->bus;
  3000. uint pad_size;
  3001. u32 value;
  3002. int err;
  3003. /* the commands below use the terms tx and rx from
  3004. * a device perspective, ie. bus:txglom affects the
  3005. * bus transfers from device to host.
  3006. */
  3007. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  3008. /* for sdio core rev < 12, disable txgloming */
  3009. value = 0;
  3010. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  3011. sizeof(u32));
  3012. } else {
  3013. /* otherwise, set txglomalign */
  3014. value = 4;
  3015. if (sdiodev->pdata)
  3016. value = sdiodev->pdata->sd_sgentry_align;
  3017. /* SDIO ADMA requires at least 32 bit alignment */
  3018. value = max_t(u32, value, 4);
  3019. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  3020. sizeof(u32));
  3021. }
  3022. if (err < 0)
  3023. goto done;
  3024. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3025. if (sdiodev->sg_support) {
  3026. bus->txglom = false;
  3027. value = 1;
  3028. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  3029. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  3030. &value, sizeof(u32));
  3031. if (err < 0) {
  3032. /* bus:rxglom is allowed to fail */
  3033. err = 0;
  3034. } else {
  3035. bus->txglom = true;
  3036. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  3037. }
  3038. }
  3039. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  3040. done:
  3041. return err;
  3042. }
  3043. static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
  3044. {
  3045. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3046. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3047. struct brcmf_sdio *bus = sdiodev->bus;
  3048. return bus->ci->ramsize - bus->ci->srsize;
  3049. }
  3050. static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
  3051. size_t mem_size)
  3052. {
  3053. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3054. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3055. struct brcmf_sdio *bus = sdiodev->bus;
  3056. int err;
  3057. int address;
  3058. int offset;
  3059. int len;
  3060. brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
  3061. mem_size);
  3062. address = bus->ci->rambase;
  3063. offset = err = 0;
  3064. sdio_claim_host(sdiodev->func[1]);
  3065. while (offset < mem_size) {
  3066. len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
  3067. mem_size - offset;
  3068. err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
  3069. if (err) {
  3070. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  3071. err, len, address);
  3072. goto done;
  3073. }
  3074. data += len;
  3075. offset += len;
  3076. address += len;
  3077. }
  3078. done:
  3079. sdio_release_host(sdiodev->func[1]);
  3080. return err;
  3081. }
  3082. void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
  3083. {
  3084. if (!bus->dpc_triggered) {
  3085. bus->dpc_triggered = true;
  3086. queue_work(bus->brcmf_wq, &bus->datawork);
  3087. }
  3088. }
  3089. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3090. {
  3091. brcmf_dbg(TRACE, "Enter\n");
  3092. if (!bus) {
  3093. brcmf_err("bus is null pointer, exiting\n");
  3094. return;
  3095. }
  3096. /* Count the interrupt call */
  3097. bus->sdcnt.intrcount++;
  3098. if (in_interrupt())
  3099. atomic_set(&bus->ipend, 1);
  3100. else
  3101. if (brcmf_sdio_intr_rstatus(bus)) {
  3102. brcmf_err("failed backplane access\n");
  3103. }
  3104. /* Disable additional interrupts (is this needed now)? */
  3105. if (!bus->intr)
  3106. brcmf_err("isr w/o interrupt configured!\n");
  3107. bus->dpc_triggered = true;
  3108. queue_work(bus->brcmf_wq, &bus->datawork);
  3109. }
  3110. static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3111. {
  3112. brcmf_dbg(TIMER, "Enter\n");
  3113. /* Poll period: check device if appropriate. */
  3114. if (!bus->sr_enabled &&
  3115. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3116. u32 intstatus = 0;
  3117. /* Reset poll tick */
  3118. bus->polltick = 0;
  3119. /* Check device if no interrupts */
  3120. if (!bus->intr ||
  3121. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3122. if (!bus->dpc_triggered) {
  3123. u8 devpend;
  3124. sdio_claim_host(bus->sdiodev->func[1]);
  3125. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3126. SDIO_CCCR_INTx,
  3127. NULL);
  3128. sdio_release_host(bus->sdiodev->func[1]);
  3129. intstatus = devpend & (INTR_STATUS_FUNC1 |
  3130. INTR_STATUS_FUNC2);
  3131. }
  3132. /* If there is something, make like the ISR and
  3133. schedule the DPC */
  3134. if (intstatus) {
  3135. bus->sdcnt.pollcnt++;
  3136. atomic_set(&bus->ipend, 1);
  3137. bus->dpc_triggered = true;
  3138. queue_work(bus->brcmf_wq, &bus->datawork);
  3139. }
  3140. }
  3141. /* Update interrupt tracking */
  3142. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3143. }
  3144. #ifdef DEBUG
  3145. /* Poll for console output periodically */
  3146. if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
  3147. bus->console_interval != 0) {
  3148. bus->console.count += BRCMF_WD_POLL_MS;
  3149. if (bus->console.count >= bus->console_interval) {
  3150. bus->console.count -= bus->console_interval;
  3151. sdio_claim_host(bus->sdiodev->func[1]);
  3152. /* Make sure backplane clock is on */
  3153. brcmf_sdio_bus_sleep(bus, false, false);
  3154. if (brcmf_sdio_readconsole(bus) < 0)
  3155. /* stop on error */
  3156. bus->console_interval = 0;
  3157. sdio_release_host(bus->sdiodev->func[1]);
  3158. }
  3159. }
  3160. #endif /* DEBUG */
  3161. /* On idle timeout clear activity flag and/or turn off clock */
  3162. if (!bus->dpc_triggered) {
  3163. rmb();
  3164. if ((!bus->dpc_running) && (bus->idletime > 0) &&
  3165. (bus->clkstate == CLK_AVAIL)) {
  3166. bus->idlecount++;
  3167. if (bus->idlecount > bus->idletime) {
  3168. brcmf_dbg(SDIO, "idle\n");
  3169. sdio_claim_host(bus->sdiodev->func[1]);
  3170. brcmf_sdio_wd_timer(bus, 0);
  3171. bus->idlecount = 0;
  3172. brcmf_sdio_bus_sleep(bus, true, false);
  3173. sdio_release_host(bus->sdiodev->func[1]);
  3174. }
  3175. } else {
  3176. bus->idlecount = 0;
  3177. }
  3178. } else {
  3179. bus->idlecount = 0;
  3180. }
  3181. }
  3182. static void brcmf_sdio_dataworker(struct work_struct *work)
  3183. {
  3184. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3185. datawork);
  3186. bus->dpc_running = true;
  3187. wmb();
  3188. while (ACCESS_ONCE(bus->dpc_triggered)) {
  3189. bus->dpc_triggered = false;
  3190. brcmf_sdio_dpc(bus);
  3191. bus->idlecount = 0;
  3192. }
  3193. bus->dpc_running = false;
  3194. if (brcmf_sdiod_freezing(bus->sdiodev)) {
  3195. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
  3196. brcmf_sdiod_try_freeze(bus->sdiodev);
  3197. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3198. }
  3199. }
  3200. static void
  3201. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3202. struct brcmf_chip *ci, u32 drivestrength)
  3203. {
  3204. const struct sdiod_drive_str *str_tab = NULL;
  3205. u32 str_mask;
  3206. u32 str_shift;
  3207. u32 base;
  3208. u32 i;
  3209. u32 drivestrength_sel = 0;
  3210. u32 cc_data_temp;
  3211. u32 addr;
  3212. if (!(ci->cc_caps & CC_CAP_PMU))
  3213. return;
  3214. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3215. case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
  3216. str_tab = sdiod_drvstr_tab1_1v8;
  3217. str_mask = 0x00003800;
  3218. str_shift = 11;
  3219. break;
  3220. case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
  3221. str_tab = sdiod_drvstr_tab6_1v8;
  3222. str_mask = 0x00001800;
  3223. str_shift = 11;
  3224. break;
  3225. case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
  3226. /* note: 43143 does not support tristate */
  3227. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3228. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3229. str_tab = sdiod_drvstr_tab2_3v3;
  3230. str_mask = 0x00000007;
  3231. str_shift = 0;
  3232. } else
  3233. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3234. ci->name, drivestrength);
  3235. break;
  3236. case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
  3237. str_tab = sdiod_drive_strength_tab5_1v8;
  3238. str_mask = 0x00003800;
  3239. str_shift = 11;
  3240. break;
  3241. default:
  3242. brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  3243. ci->name, ci->chiprev, ci->pmurev);
  3244. break;
  3245. }
  3246. if (str_tab != NULL) {
  3247. for (i = 0; str_tab[i].strength != 0; i++) {
  3248. if (drivestrength >= str_tab[i].strength) {
  3249. drivestrength_sel = str_tab[i].sel;
  3250. break;
  3251. }
  3252. }
  3253. base = brcmf_chip_get_chipcommon(ci)->base;
  3254. addr = CORE_CC_REG(base, chipcontrol_addr);
  3255. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3256. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3257. cc_data_temp &= ~str_mask;
  3258. drivestrength_sel <<= str_shift;
  3259. cc_data_temp |= drivestrength_sel;
  3260. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3261. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3262. str_tab[i].strength, drivestrength, cc_data_temp);
  3263. }
  3264. }
  3265. static int brcmf_sdio_buscoreprep(void *ctx)
  3266. {
  3267. struct brcmf_sdio_dev *sdiodev = ctx;
  3268. int err = 0;
  3269. u8 clkval, clkset;
  3270. /* Try forcing SDIO core to do ALPAvail request only */
  3271. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3272. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3273. if (err) {
  3274. brcmf_err("error writing for HT off\n");
  3275. return err;
  3276. }
  3277. /* If register supported, wait for ALPAvail and then force ALP */
  3278. /* This may take up to 15 milliseconds */
  3279. clkval = brcmf_sdiod_regrb(sdiodev,
  3280. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3281. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3282. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3283. clkset, clkval);
  3284. return -EACCES;
  3285. }
  3286. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3287. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3288. !SBSDIO_ALPAV(clkval)),
  3289. PMU_MAX_TRANSITION_DLY);
  3290. if (!SBSDIO_ALPAV(clkval)) {
  3291. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3292. clkval);
  3293. return -EBUSY;
  3294. }
  3295. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3296. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3297. udelay(65);
  3298. /* Also, disable the extra SDIO pull-ups */
  3299. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3300. return 0;
  3301. }
  3302. static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
  3303. u32 rstvec)
  3304. {
  3305. struct brcmf_sdio_dev *sdiodev = ctx;
  3306. struct brcmf_core *core;
  3307. u32 reg_addr;
  3308. /* clear all interrupts */
  3309. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3310. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3311. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3312. if (rstvec)
  3313. /* Write reset vector to address 0 */
  3314. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3315. sizeof(rstvec));
  3316. }
  3317. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3318. {
  3319. struct brcmf_sdio_dev *sdiodev = ctx;
  3320. u32 val, rev;
  3321. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3322. if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
  3323. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3324. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3325. if (rev >= 2) {
  3326. val &= ~CID_ID_MASK;
  3327. val |= BRCM_CC_4339_CHIP_ID;
  3328. }
  3329. }
  3330. return val;
  3331. }
  3332. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3333. {
  3334. struct brcmf_sdio_dev *sdiodev = ctx;
  3335. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3336. }
  3337. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3338. .prepare = brcmf_sdio_buscoreprep,
  3339. .activate = brcmf_sdio_buscore_activate,
  3340. .read32 = brcmf_sdio_buscore_read32,
  3341. .write32 = brcmf_sdio_buscore_write32,
  3342. };
  3343. static bool
  3344. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3345. {
  3346. u8 clkctl = 0;
  3347. int err = 0;
  3348. int reg_addr;
  3349. u32 reg_val;
  3350. u32 drivestrength;
  3351. sdio_claim_host(bus->sdiodev->func[1]);
  3352. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3353. brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3354. /*
  3355. * Force PLL off until brcmf_chip_attach()
  3356. * programs PLL control regs
  3357. */
  3358. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3359. BRCMF_INIT_CLKCTL1, &err);
  3360. if (!err)
  3361. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  3362. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3363. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3364. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3365. err, BRCMF_INIT_CLKCTL1, clkctl);
  3366. goto fail;
  3367. }
  3368. bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
  3369. if (IS_ERR(bus->ci)) {
  3370. brcmf_err("brcmf_chip_attach failed!\n");
  3371. bus->ci = NULL;
  3372. goto fail;
  3373. }
  3374. if (brcmf_sdio_kso_init(bus)) {
  3375. brcmf_err("error enabling KSO\n");
  3376. goto fail;
  3377. }
  3378. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3379. drivestrength = bus->sdiodev->pdata->drive_strength;
  3380. else
  3381. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3382. brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3383. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3384. reg_val = brcmf_sdiod_regrb(bus->sdiodev,
  3385. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3386. if (err)
  3387. goto fail;
  3388. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3389. brcmf_sdiod_regwb(bus->sdiodev,
  3390. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3391. if (err)
  3392. goto fail;
  3393. /* set PMUControl so a backplane reset does PMU state reload */
  3394. reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
  3395. pmucontrol);
  3396. reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
  3397. if (err)
  3398. goto fail;
  3399. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3400. brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
  3401. if (err)
  3402. goto fail;
  3403. sdio_release_host(bus->sdiodev->func[1]);
  3404. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3405. /* allocate header buffer */
  3406. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3407. if (!bus->hdrbuf)
  3408. return false;
  3409. /* Locate an appropriately-aligned portion of hdrbuf */
  3410. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3411. bus->head_align);
  3412. /* Set the poll and/or interrupt flags */
  3413. bus->intr = true;
  3414. bus->poll = false;
  3415. if (bus->poll)
  3416. bus->pollrate = 1;
  3417. return true;
  3418. fail:
  3419. sdio_release_host(bus->sdiodev->func[1]);
  3420. return false;
  3421. }
  3422. static int
  3423. brcmf_sdio_watchdog_thread(void *data)
  3424. {
  3425. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3426. int wait;
  3427. allow_signal(SIGTERM);
  3428. /* Run until signal received */
  3429. brcmf_sdiod_freezer_count(bus->sdiodev);
  3430. while (1) {
  3431. if (kthread_should_stop())
  3432. break;
  3433. brcmf_sdiod_freezer_uncount(bus->sdiodev);
  3434. wait = wait_for_completion_interruptible(&bus->watchdog_wait);
  3435. brcmf_sdiod_freezer_count(bus->sdiodev);
  3436. brcmf_sdiod_try_freeze(bus->sdiodev);
  3437. if (!wait) {
  3438. brcmf_sdio_bus_watchdog(bus);
  3439. /* Count the tick for reference */
  3440. bus->sdcnt.tickcnt++;
  3441. reinit_completion(&bus->watchdog_wait);
  3442. } else
  3443. break;
  3444. }
  3445. return 0;
  3446. }
  3447. static void
  3448. brcmf_sdio_watchdog(unsigned long data)
  3449. {
  3450. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3451. if (bus->watchdog_tsk) {
  3452. complete(&bus->watchdog_wait);
  3453. /* Reschedule the watchdog */
  3454. if (bus->wd_timer_valid)
  3455. mod_timer(&bus->timer,
  3456. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
  3457. }
  3458. }
  3459. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3460. .stop = brcmf_sdio_bus_stop,
  3461. .preinit = brcmf_sdio_bus_preinit,
  3462. .txdata = brcmf_sdio_bus_txdata,
  3463. .txctl = brcmf_sdio_bus_txctl,
  3464. .rxctl = brcmf_sdio_bus_rxctl,
  3465. .gettxq = brcmf_sdio_bus_gettxq,
  3466. .wowl_config = brcmf_sdio_wowl_config,
  3467. .get_ramsize = brcmf_sdio_bus_get_ramsize,
  3468. .get_memdump = brcmf_sdio_bus_get_memdump,
  3469. };
  3470. static void brcmf_sdio_firmware_callback(struct device *dev,
  3471. const struct firmware *code,
  3472. void *nvram, u32 nvram_len)
  3473. {
  3474. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3475. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3476. struct brcmf_sdio *bus = sdiodev->bus;
  3477. int err = 0;
  3478. u8 saveclk;
  3479. brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));
  3480. if (!bus_if->drvr)
  3481. return;
  3482. /* try to download image and nvram to the dongle */
  3483. bus->alp_only = true;
  3484. err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
  3485. if (err)
  3486. goto fail;
  3487. bus->alp_only = false;
  3488. /* Start the watchdog timer */
  3489. bus->sdcnt.tickcnt = 0;
  3490. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3491. sdio_claim_host(sdiodev->func[1]);
  3492. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3493. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3494. if (bus->clkstate != CLK_AVAIL)
  3495. goto release;
  3496. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3497. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3498. if (!err) {
  3499. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3500. (saveclk | SBSDIO_FORCE_HT), &err);
  3501. }
  3502. if (err) {
  3503. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3504. goto release;
  3505. }
  3506. /* Enable function 2 (frame transfers) */
  3507. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3508. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3509. err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
  3510. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3511. /* If F2 successfully enabled, set core and enable interrupts */
  3512. if (!err) {
  3513. /* Set up the interrupt mask and enable interrupts */
  3514. bus->hostintmask = HOSTINTMASK;
  3515. w_sdreg32(bus, bus->hostintmask,
  3516. offsetof(struct sdpcmd_regs, hostintmask));
  3517. brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
  3518. } else {
  3519. /* Disable F2 again */
  3520. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  3521. goto release;
  3522. }
  3523. if (brcmf_chip_sr_capable(bus->ci)) {
  3524. brcmf_sdio_sr_init(bus);
  3525. } else {
  3526. /* Restore previous clock setting */
  3527. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3528. saveclk, &err);
  3529. }
  3530. if (err == 0) {
  3531. err = brcmf_sdiod_intr_register(sdiodev);
  3532. if (err != 0)
  3533. brcmf_err("intr register failed:%d\n", err);
  3534. }
  3535. /* If we didn't come up, turn off backplane clock */
  3536. if (err != 0)
  3537. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3538. sdio_release_host(sdiodev->func[1]);
  3539. err = brcmf_bus_start(dev);
  3540. if (err != 0) {
  3541. brcmf_err("dongle is not responding\n");
  3542. goto fail;
  3543. }
  3544. return;
  3545. release:
  3546. sdio_release_host(sdiodev->func[1]);
  3547. fail:
  3548. brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
  3549. device_release_driver(dev);
  3550. }
  3551. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3552. {
  3553. int ret;
  3554. struct brcmf_sdio *bus;
  3555. struct workqueue_struct *wq;
  3556. brcmf_dbg(TRACE, "Enter\n");
  3557. /* Allocate private bus interface state */
  3558. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3559. if (!bus)
  3560. goto fail;
  3561. bus->sdiodev = sdiodev;
  3562. sdiodev->bus = bus;
  3563. skb_queue_head_init(&bus->glom);
  3564. bus->txbound = BRCMF_TXBOUND;
  3565. bus->rxbound = BRCMF_RXBOUND;
  3566. bus->txminmax = BRCMF_TXMINMAX;
  3567. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3568. /* platform specific configuration:
  3569. * alignments must be at least 4 bytes for ADMA
  3570. */
  3571. bus->head_align = ALIGNMENT;
  3572. bus->sgentry_align = ALIGNMENT;
  3573. if (sdiodev->pdata) {
  3574. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3575. bus->head_align = sdiodev->pdata->sd_head_align;
  3576. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3577. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3578. }
  3579. /* single-threaded workqueue */
  3580. wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
  3581. dev_name(&sdiodev->func[1]->dev));
  3582. if (!wq) {
  3583. brcmf_err("insufficient memory to create txworkqueue\n");
  3584. goto fail;
  3585. }
  3586. brcmf_sdiod_freezer_count(sdiodev);
  3587. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3588. bus->brcmf_wq = wq;
  3589. /* attempt to attach to the dongle */
  3590. if (!(brcmf_sdio_probe_attach(bus))) {
  3591. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3592. goto fail;
  3593. }
  3594. spin_lock_init(&bus->rxctl_lock);
  3595. spin_lock_init(&bus->txq_lock);
  3596. init_waitqueue_head(&bus->ctrl_wait);
  3597. init_waitqueue_head(&bus->dcmd_resp_wait);
  3598. /* Set up the watchdog timer */
  3599. init_timer(&bus->timer);
  3600. bus->timer.data = (unsigned long)bus;
  3601. bus->timer.function = brcmf_sdio_watchdog;
  3602. /* Initialize watchdog thread */
  3603. init_completion(&bus->watchdog_wait);
  3604. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3605. bus, "brcmf_wdog/%s",
  3606. dev_name(&sdiodev->func[1]->dev));
  3607. if (IS_ERR(bus->watchdog_tsk)) {
  3608. pr_warn("brcmf_watchdog thread failed to start\n");
  3609. bus->watchdog_tsk = NULL;
  3610. }
  3611. /* Initialize DPC thread */
  3612. bus->dpc_triggered = false;
  3613. bus->dpc_running = false;
  3614. /* Assign bus interface call back */
  3615. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3616. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3617. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3618. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3619. /* default sdio bus header length for tx packet */
  3620. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3621. /* Attach to the common layer, reserve hdr space */
  3622. ret = brcmf_attach(bus->sdiodev->dev);
  3623. if (ret != 0) {
  3624. brcmf_err("brcmf_attach failed\n");
  3625. goto fail;
  3626. }
  3627. /* Query the F2 block size, set roundup accordingly */
  3628. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3629. bus->roundup = min(max_roundup, bus->blocksize);
  3630. /* Allocate buffers */
  3631. if (bus->sdiodev->bus_if->maxctl) {
  3632. bus->sdiodev->bus_if->maxctl += bus->roundup;
  3633. bus->rxblen =
  3634. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3635. ALIGNMENT) + bus->head_align;
  3636. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3637. if (!(bus->rxbuf)) {
  3638. brcmf_err("rxbuf allocation failed\n");
  3639. goto fail;
  3640. }
  3641. }
  3642. sdio_claim_host(bus->sdiodev->func[1]);
  3643. /* Disable F2 to clear any intermediate frame state on the dongle */
  3644. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3645. bus->rxflow = false;
  3646. /* Done with backplane-dependent accesses, can drop clock... */
  3647. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3648. sdio_release_host(bus->sdiodev->func[1]);
  3649. /* ...and initialize clock/power states */
  3650. bus->clkstate = CLK_SDONLY;
  3651. bus->idletime = BRCMF_IDLE_INTERVAL;
  3652. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3653. /* SR state */
  3654. bus->sr_enabled = false;
  3655. brcmf_sdio_debugfs_create(bus);
  3656. brcmf_dbg(INFO, "completed!!\n");
  3657. ret = brcmf_sdio_get_fwnames(bus->ci, sdiodev);
  3658. if (ret)
  3659. goto fail;
  3660. ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
  3661. sdiodev->fw_name, sdiodev->nvram_name,
  3662. brcmf_sdio_firmware_callback);
  3663. if (ret != 0) {
  3664. brcmf_err("async firmware request failed: %d\n", ret);
  3665. goto fail;
  3666. }
  3667. return bus;
  3668. fail:
  3669. brcmf_sdio_remove(bus);
  3670. return NULL;
  3671. }
  3672. /* Detach and free everything */
  3673. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3674. {
  3675. brcmf_dbg(TRACE, "Enter\n");
  3676. if (bus) {
  3677. /* Stop watchdog task */
  3678. if (bus->watchdog_tsk) {
  3679. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  3680. kthread_stop(bus->watchdog_tsk);
  3681. bus->watchdog_tsk = NULL;
  3682. }
  3683. /* De-register interrupt handler */
  3684. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3685. brcmf_detach(bus->sdiodev->dev);
  3686. cancel_work_sync(&bus->datawork);
  3687. if (bus->brcmf_wq)
  3688. destroy_workqueue(bus->brcmf_wq);
  3689. if (bus->ci) {
  3690. if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  3691. sdio_claim_host(bus->sdiodev->func[1]);
  3692. brcmf_sdio_wd_timer(bus, 0);
  3693. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3694. /* Leave the device in state where it is
  3695. * 'passive'. This is done by resetting all
  3696. * necessary cores.
  3697. */
  3698. msleep(20);
  3699. brcmf_chip_set_passive(bus->ci);
  3700. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3701. sdio_release_host(bus->sdiodev->func[1]);
  3702. }
  3703. brcmf_chip_detach(bus->ci);
  3704. }
  3705. kfree(bus->rxbuf);
  3706. kfree(bus->hdrbuf);
  3707. kfree(bus);
  3708. }
  3709. brcmf_dbg(TRACE, "Disconnected\n");
  3710. }
  3711. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3712. {
  3713. /* Totally stop the timer */
  3714. if (!wdtick && bus->wd_timer_valid) {
  3715. del_timer_sync(&bus->timer);
  3716. bus->wd_timer_valid = false;
  3717. bus->save_ms = wdtick;
  3718. return;
  3719. }
  3720. /* don't start the wd until fw is loaded */
  3721. if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
  3722. return;
  3723. if (wdtick) {
  3724. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3725. if (bus->wd_timer_valid)
  3726. /* Stop timer and restart at new value */
  3727. del_timer_sync(&bus->timer);
  3728. /* Create timer again when watchdog period is
  3729. dynamically changed or in the first instance
  3730. */
  3731. bus->timer.expires =
  3732. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS);
  3733. add_timer(&bus->timer);
  3734. } else {
  3735. /* Re arm the timer, at last watchdog period */
  3736. mod_timer(&bus->timer,
  3737. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
  3738. }
  3739. bus->wd_timer_valid = true;
  3740. bus->save_ms = wdtick;
  3741. }
  3742. }
  3743. int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
  3744. {
  3745. int ret;
  3746. sdio_claim_host(bus->sdiodev->func[1]);
  3747. ret = brcmf_sdio_bus_sleep(bus, sleep, false);
  3748. sdio_release_host(bus->sdiodev->func[1]);
  3749. return ret;
  3750. }