3945.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/slab.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/sched.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "common.h"
  40. #include "3945.h"
  41. /* Send led command */
  42. static int
  43. il3945_send_led_cmd(struct il_priv *il, struct il_led_cmd *led_cmd)
  44. {
  45. struct il_host_cmd cmd = {
  46. .id = C_LEDS,
  47. .len = sizeof(struct il_led_cmd),
  48. .data = led_cmd,
  49. .flags = CMD_ASYNC,
  50. .callback = NULL,
  51. };
  52. return il_send_cmd(il, &cmd);
  53. }
  54. #define IL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  55. [RATE_##r##M_IDX] = { RATE_##r##M_PLCP, \
  56. RATE_##r##M_IEEE, \
  57. RATE_##ip##M_IDX, \
  58. RATE_##in##M_IDX, \
  59. RATE_##rp##M_IDX, \
  60. RATE_##rn##M_IDX, \
  61. RATE_##pp##M_IDX, \
  62. RATE_##np##M_IDX, \
  63. RATE_##r##M_IDX_TBL, \
  64. RATE_##ip##M_IDX_TBL }
  65. /*
  66. * Parameter order:
  67. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  68. *
  69. * If there isn't a valid next or previous rate then INV is used which
  70. * maps to RATE_INVALID
  71. *
  72. */
  73. const struct il3945_rate_info il3945_rates[RATE_COUNT_3945] = {
  74. IL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  75. IL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  76. IL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  77. IL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  78. IL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  79. IL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  80. IL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  81. IL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  82. IL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  83. IL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  84. IL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  85. IL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV), /* 54mbps */
  86. };
  87. static inline u8
  88. il3945_get_prev_ieee_rate(u8 rate_idx)
  89. {
  90. u8 rate = il3945_rates[rate_idx].prev_ieee;
  91. if (rate == RATE_INVALID)
  92. rate = rate_idx;
  93. return rate;
  94. }
  95. /* 1 = enable the il3945_disable_events() function */
  96. #define IL_EVT_DISABLE (0)
  97. #define IL_EVT_DISABLE_SIZE (1532/32)
  98. /**
  99. * il3945_disable_events - Disable selected events in uCode event log
  100. *
  101. * Disable an event by writing "1"s into "disable"
  102. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  103. * Default values of 0 enable uCode events to be logged.
  104. * Use for only special debugging. This function is just a placeholder as-is,
  105. * you'll need to provide the special bits! ...
  106. * ... and set IL_EVT_DISABLE to 1. */
  107. void
  108. il3945_disable_events(struct il_priv *il)
  109. {
  110. int i;
  111. u32 base; /* SRAM address of event log header */
  112. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  113. u32 array_size; /* # of u32 entries in array */
  114. static const u32 evt_disable[IL_EVT_DISABLE_SIZE] = {
  115. 0x00000000, /* 31 - 0 Event id numbers */
  116. 0x00000000, /* 63 - 32 */
  117. 0x00000000, /* 95 - 64 */
  118. 0x00000000, /* 127 - 96 */
  119. 0x00000000, /* 159 - 128 */
  120. 0x00000000, /* 191 - 160 */
  121. 0x00000000, /* 223 - 192 */
  122. 0x00000000, /* 255 - 224 */
  123. 0x00000000, /* 287 - 256 */
  124. 0x00000000, /* 319 - 288 */
  125. 0x00000000, /* 351 - 320 */
  126. 0x00000000, /* 383 - 352 */
  127. 0x00000000, /* 415 - 384 */
  128. 0x00000000, /* 447 - 416 */
  129. 0x00000000, /* 479 - 448 */
  130. 0x00000000, /* 511 - 480 */
  131. 0x00000000, /* 543 - 512 */
  132. 0x00000000, /* 575 - 544 */
  133. 0x00000000, /* 607 - 576 */
  134. 0x00000000, /* 639 - 608 */
  135. 0x00000000, /* 671 - 640 */
  136. 0x00000000, /* 703 - 672 */
  137. 0x00000000, /* 735 - 704 */
  138. 0x00000000, /* 767 - 736 */
  139. 0x00000000, /* 799 - 768 */
  140. 0x00000000, /* 831 - 800 */
  141. 0x00000000, /* 863 - 832 */
  142. 0x00000000, /* 895 - 864 */
  143. 0x00000000, /* 927 - 896 */
  144. 0x00000000, /* 959 - 928 */
  145. 0x00000000, /* 991 - 960 */
  146. 0x00000000, /* 1023 - 992 */
  147. 0x00000000, /* 1055 - 1024 */
  148. 0x00000000, /* 1087 - 1056 */
  149. 0x00000000, /* 1119 - 1088 */
  150. 0x00000000, /* 1151 - 1120 */
  151. 0x00000000, /* 1183 - 1152 */
  152. 0x00000000, /* 1215 - 1184 */
  153. 0x00000000, /* 1247 - 1216 */
  154. 0x00000000, /* 1279 - 1248 */
  155. 0x00000000, /* 1311 - 1280 */
  156. 0x00000000, /* 1343 - 1312 */
  157. 0x00000000, /* 1375 - 1344 */
  158. 0x00000000, /* 1407 - 1376 */
  159. 0x00000000, /* 1439 - 1408 */
  160. 0x00000000, /* 1471 - 1440 */
  161. 0x00000000, /* 1503 - 1472 */
  162. };
  163. base = le32_to_cpu(il->card_alive.log_event_table_ptr);
  164. if (!il3945_hw_valid_rtc_data_addr(base)) {
  165. IL_ERR("Invalid event log pointer 0x%08X\n", base);
  166. return;
  167. }
  168. disable_ptr = il_read_targ_mem(il, base + (4 * sizeof(u32)));
  169. array_size = il_read_targ_mem(il, base + (5 * sizeof(u32)));
  170. if (IL_EVT_DISABLE && array_size == IL_EVT_DISABLE_SIZE) {
  171. D_INFO("Disabling selected uCode log events at 0x%x\n",
  172. disable_ptr);
  173. for (i = 0; i < IL_EVT_DISABLE_SIZE; i++)
  174. il_write_targ_mem(il, disable_ptr + (i * sizeof(u32)),
  175. evt_disable[i]);
  176. } else {
  177. D_INFO("Selected uCode log events may be disabled\n");
  178. D_INFO(" by writing \"1\"s into disable bitmap\n");
  179. D_INFO(" in SRAM at 0x%x, size %d u32s\n", disable_ptr,
  180. array_size);
  181. }
  182. }
  183. static int
  184. il3945_hwrate_to_plcp_idx(u8 plcp)
  185. {
  186. int idx;
  187. for (idx = 0; idx < RATE_COUNT_3945; idx++)
  188. if (il3945_rates[idx].plcp == plcp)
  189. return idx;
  190. return -1;
  191. }
  192. #ifdef CONFIG_IWLEGACY_DEBUG
  193. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  194. static const char *
  195. il3945_get_tx_fail_reason(u32 status)
  196. {
  197. switch (status & TX_STATUS_MSK) {
  198. case TX_3945_STATUS_SUCCESS:
  199. return "SUCCESS";
  200. TX_STATUS_ENTRY(SHORT_LIMIT);
  201. TX_STATUS_ENTRY(LONG_LIMIT);
  202. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  203. TX_STATUS_ENTRY(MGMNT_ABORT);
  204. TX_STATUS_ENTRY(NEXT_FRAG);
  205. TX_STATUS_ENTRY(LIFE_EXPIRE);
  206. TX_STATUS_ENTRY(DEST_PS);
  207. TX_STATUS_ENTRY(ABORTED);
  208. TX_STATUS_ENTRY(BT_RETRY);
  209. TX_STATUS_ENTRY(STA_INVALID);
  210. TX_STATUS_ENTRY(FRAG_DROPPED);
  211. TX_STATUS_ENTRY(TID_DISABLE);
  212. TX_STATUS_ENTRY(FRAME_FLUSHED);
  213. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  214. TX_STATUS_ENTRY(TX_LOCKED);
  215. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  216. }
  217. return "UNKNOWN";
  218. }
  219. #else
  220. static inline const char *
  221. il3945_get_tx_fail_reason(u32 status)
  222. {
  223. return "";
  224. }
  225. #endif
  226. /*
  227. * get ieee prev rate from rate scale table.
  228. * for A and B mode we need to overright prev
  229. * value
  230. */
  231. int
  232. il3945_rs_next_rate(struct il_priv *il, int rate)
  233. {
  234. int next_rate = il3945_get_prev_ieee_rate(rate);
  235. switch (il->band) {
  236. case IEEE80211_BAND_5GHZ:
  237. if (rate == RATE_12M_IDX)
  238. next_rate = RATE_9M_IDX;
  239. else if (rate == RATE_6M_IDX)
  240. next_rate = RATE_6M_IDX;
  241. break;
  242. case IEEE80211_BAND_2GHZ:
  243. if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
  244. il_is_associated(il)) {
  245. if (rate == RATE_11M_IDX)
  246. next_rate = RATE_5M_IDX;
  247. }
  248. break;
  249. default:
  250. break;
  251. }
  252. return next_rate;
  253. }
  254. /**
  255. * il3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  256. *
  257. * When FW advances 'R' idx, all entries between old and new 'R' idx
  258. * need to be reclaimed. As result, some free space forms. If there is
  259. * enough free space (> low mark), wake the stack that feeds us.
  260. */
  261. static void
  262. il3945_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
  263. {
  264. struct il_tx_queue *txq = &il->txq[txq_id];
  265. struct il_queue *q = &txq->q;
  266. struct sk_buff *skb;
  267. BUG_ON(txq_id == IL39_CMD_QUEUE_NUM);
  268. for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  269. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  270. skb = txq->skbs[txq->q.read_ptr];
  271. ieee80211_tx_status_irqsafe(il->hw, skb);
  272. txq->skbs[txq->q.read_ptr] = NULL;
  273. il->ops->txq_free_tfd(il, txq);
  274. }
  275. if (il_queue_space(q) > q->low_mark && txq_id >= 0 &&
  276. txq_id != IL39_CMD_QUEUE_NUM && il->mac80211_registered)
  277. il_wake_queue(il, txq);
  278. }
  279. /**
  280. * il3945_hdl_tx - Handle Tx response
  281. */
  282. static void
  283. il3945_hdl_tx(struct il_priv *il, struct il_rx_buf *rxb)
  284. {
  285. struct il_rx_pkt *pkt = rxb_addr(rxb);
  286. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  287. int txq_id = SEQ_TO_QUEUE(sequence);
  288. int idx = SEQ_TO_IDX(sequence);
  289. struct il_tx_queue *txq = &il->txq[txq_id];
  290. struct ieee80211_tx_info *info;
  291. struct il3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  292. u32 status = le32_to_cpu(tx_resp->status);
  293. int rate_idx;
  294. int fail;
  295. if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
  296. IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
  297. "is out of range [0-%d] %d %d\n", txq_id, idx,
  298. txq->q.n_bd, txq->q.write_ptr, txq->q.read_ptr);
  299. return;
  300. }
  301. /*
  302. * Firmware will not transmit frame on passive channel, if it not yet
  303. * received some valid frame on that channel. When this error happen
  304. * we have to wait until firmware will unblock itself i.e. when we
  305. * note received beacon or other frame. We unblock queues in
  306. * il3945_pass_packet_to_mac80211 or in il_mac_bss_info_changed.
  307. */
  308. if (unlikely((status & TX_STATUS_MSK) == TX_STATUS_FAIL_PASSIVE_NO_RX) &&
  309. il->iw_mode == NL80211_IFTYPE_STATION) {
  310. il_stop_queues_by_reason(il, IL_STOP_REASON_PASSIVE);
  311. D_INFO("Stopped queues - RX waiting on passive channel\n");
  312. }
  313. txq->time_stamp = jiffies;
  314. info = IEEE80211_SKB_CB(txq->skbs[txq->q.read_ptr]);
  315. ieee80211_tx_info_clear_status(info);
  316. /* Fill the MRR chain with some info about on-chip retransmissions */
  317. rate_idx = il3945_hwrate_to_plcp_idx(tx_resp->rate);
  318. if (info->band == IEEE80211_BAND_5GHZ)
  319. rate_idx -= IL_FIRST_OFDM_RATE;
  320. fail = tx_resp->failure_frame;
  321. info->status.rates[0].idx = rate_idx;
  322. info->status.rates[0].count = fail + 1; /* add final attempt */
  323. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  324. info->flags |=
  325. ((status & TX_STATUS_MSK) ==
  326. TX_STATUS_SUCCESS) ? IEEE80211_TX_STAT_ACK : 0;
  327. D_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n", txq_id,
  328. il3945_get_tx_fail_reason(status), status, tx_resp->rate,
  329. tx_resp->failure_frame);
  330. D_TX_REPLY("Tx queue reclaim %d\n", idx);
  331. il3945_tx_queue_reclaim(il, txq_id, idx);
  332. if (status & TX_ABORT_REQUIRED_MSK)
  333. IL_ERR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  334. }
  335. /*****************************************************************************
  336. *
  337. * Intel PRO/Wireless 3945ABG/BG Network Connection
  338. *
  339. * RX handler implementations
  340. *
  341. *****************************************************************************/
  342. #ifdef CONFIG_IWLEGACY_DEBUGFS
  343. static void
  344. il3945_accumulative_stats(struct il_priv *il, __le32 * stats)
  345. {
  346. int i;
  347. __le32 *prev_stats;
  348. u32 *accum_stats;
  349. u32 *delta, *max_delta;
  350. prev_stats = (__le32 *) &il->_3945.stats;
  351. accum_stats = (u32 *) &il->_3945.accum_stats;
  352. delta = (u32 *) &il->_3945.delta_stats;
  353. max_delta = (u32 *) &il->_3945.max_delta;
  354. for (i = sizeof(__le32); i < sizeof(struct il3945_notif_stats);
  355. i +=
  356. sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
  357. accum_stats++) {
  358. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  359. *delta =
  360. (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
  361. *accum_stats += *delta;
  362. if (*delta > *max_delta)
  363. *max_delta = *delta;
  364. }
  365. }
  366. /* reset accumulative stats for "no-counter" type stats */
  367. il->_3945.accum_stats.general.temperature =
  368. il->_3945.stats.general.temperature;
  369. il->_3945.accum_stats.general.ttl_timestamp =
  370. il->_3945.stats.general.ttl_timestamp;
  371. }
  372. #endif
  373. void
  374. il3945_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
  375. {
  376. struct il_rx_pkt *pkt = rxb_addr(rxb);
  377. D_RX("Statistics notification received (%d vs %d).\n",
  378. (int)sizeof(struct il3945_notif_stats),
  379. le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
  380. #ifdef CONFIG_IWLEGACY_DEBUGFS
  381. il3945_accumulative_stats(il, (__le32 *) &pkt->u.raw);
  382. #endif
  383. memcpy(&il->_3945.stats, pkt->u.raw, sizeof(il->_3945.stats));
  384. }
  385. void
  386. il3945_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
  387. {
  388. struct il_rx_pkt *pkt = rxb_addr(rxb);
  389. __le32 *flag = (__le32 *) &pkt->u.raw;
  390. if (le32_to_cpu(*flag) & UCODE_STATS_CLEAR_MSK) {
  391. #ifdef CONFIG_IWLEGACY_DEBUGFS
  392. memset(&il->_3945.accum_stats, 0,
  393. sizeof(struct il3945_notif_stats));
  394. memset(&il->_3945.delta_stats, 0,
  395. sizeof(struct il3945_notif_stats));
  396. memset(&il->_3945.max_delta, 0,
  397. sizeof(struct il3945_notif_stats));
  398. #endif
  399. D_RX("Statistics have been cleared\n");
  400. }
  401. il3945_hdl_stats(il, rxb);
  402. }
  403. /******************************************************************************
  404. *
  405. * Misc. internal state and helper functions
  406. *
  407. ******************************************************************************/
  408. /* This is necessary only for a number of stats, see the caller. */
  409. static int
  410. il3945_is_network_packet(struct il_priv *il, struct ieee80211_hdr *header)
  411. {
  412. /* Filter incoming packets to determine if they are targeted toward
  413. * this network, discarding packets coming from ourselves */
  414. switch (il->iw_mode) {
  415. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  416. /* packets to our IBSS update information */
  417. return ether_addr_equal_64bits(header->addr3, il->bssid);
  418. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  419. /* packets to our IBSS update information */
  420. return ether_addr_equal_64bits(header->addr2, il->bssid);
  421. default:
  422. return 1;
  423. }
  424. }
  425. #define SMALL_PACKET_SIZE 256
  426. static void
  427. il3945_pass_packet_to_mac80211(struct il_priv *il, struct il_rx_buf *rxb,
  428. struct ieee80211_rx_status *stats)
  429. {
  430. struct il_rx_pkt *pkt = rxb_addr(rxb);
  431. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
  432. struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
  433. struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
  434. u32 len = le16_to_cpu(rx_hdr->len);
  435. struct sk_buff *skb;
  436. __le16 fc = hdr->frame_control;
  437. u32 fraglen = PAGE_SIZE << il->hw_params.rx_page_order;
  438. /* We received data from the HW, so stop the watchdog */
  439. if (unlikely(len + IL39_RX_FRAME_SIZE > fraglen)) {
  440. D_DROP("Corruption detected!\n");
  441. return;
  442. }
  443. /* We only process data packets if the interface is open */
  444. if (unlikely(!il->is_open)) {
  445. D_DROP("Dropping packet while interface is not open.\n");
  446. return;
  447. }
  448. if (unlikely(test_bit(IL_STOP_REASON_PASSIVE, &il->stop_reason))) {
  449. il_wake_queues_by_reason(il, IL_STOP_REASON_PASSIVE);
  450. D_INFO("Woke queues - frame received on passive channel\n");
  451. }
  452. skb = dev_alloc_skb(SMALL_PACKET_SIZE);
  453. if (!skb) {
  454. IL_ERR("dev_alloc_skb failed\n");
  455. return;
  456. }
  457. if (!il3945_mod_params.sw_crypto)
  458. il_set_decrypted_flag(il, (struct ieee80211_hdr *)pkt,
  459. le32_to_cpu(rx_end->status), stats);
  460. /* If frame is small enough to fit into skb->head, copy it
  461. * and do not consume a full page
  462. */
  463. if (len <= SMALL_PACKET_SIZE) {
  464. memcpy(skb_put(skb, len), rx_hdr->payload, len);
  465. } else {
  466. skb_add_rx_frag(skb, 0, rxb->page,
  467. (void *)rx_hdr->payload - (void *)pkt, len,
  468. fraglen);
  469. il->alloc_rxb_page--;
  470. rxb->page = NULL;
  471. }
  472. il_update_stats(il, false, fc, len);
  473. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  474. ieee80211_rx(il->hw, skb);
  475. }
  476. #define IL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  477. static void
  478. il3945_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
  479. {
  480. struct ieee80211_hdr *header;
  481. struct ieee80211_rx_status rx_status = {};
  482. struct il_rx_pkt *pkt = rxb_addr(rxb);
  483. struct il3945_rx_frame_stats *rx_stats = IL_RX_STATS(pkt);
  484. struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
  485. struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
  486. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  487. u16 rx_stats_noise_diff __maybe_unused =
  488. le16_to_cpu(rx_stats->noise_diff);
  489. u8 network_packet;
  490. rx_status.flag = 0;
  491. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  492. rx_status.band =
  493. (rx_hdr->
  494. phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
  495. IEEE80211_BAND_5GHZ;
  496. rx_status.freq =
  497. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel),
  498. rx_status.band);
  499. rx_status.rate_idx = il3945_hwrate_to_plcp_idx(rx_hdr->rate);
  500. if (rx_status.band == IEEE80211_BAND_5GHZ)
  501. rx_status.rate_idx -= IL_FIRST_OFDM_RATE;
  502. rx_status.antenna =
  503. (le16_to_cpu(rx_hdr->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
  504. 4;
  505. /* set the preamble flag if appropriate */
  506. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  507. rx_status.flag |= RX_FLAG_SHORTPRE;
  508. if ((unlikely(rx_stats->phy_count > 20))) {
  509. D_DROP("dsp size out of range [0,20]: %d\n",
  510. rx_stats->phy_count);
  511. return;
  512. }
  513. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  514. !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  515. D_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  516. return;
  517. }
  518. /* Convert 3945's rssi indicator to dBm */
  519. rx_status.signal = rx_stats->rssi - IL39_RSSI_OFFSET;
  520. D_STATS("Rssi %d sig_avg %d noise_diff %d\n", rx_status.signal,
  521. rx_stats_sig_avg, rx_stats_noise_diff);
  522. header = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
  523. network_packet = il3945_is_network_packet(il, header);
  524. D_STATS("[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  525. network_packet ? '*' : ' ', le16_to_cpu(rx_hdr->channel),
  526. rx_status.signal, rx_status.signal, rx_status.rate_idx);
  527. if (network_packet) {
  528. il->_3945.last_beacon_time =
  529. le32_to_cpu(rx_end->beacon_timestamp);
  530. il->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  531. il->_3945.last_rx_rssi = rx_status.signal;
  532. }
  533. il3945_pass_packet_to_mac80211(il, rxb, &rx_status);
  534. }
  535. int
  536. il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
  537. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  538. {
  539. int count;
  540. struct il_queue *q;
  541. struct il3945_tfd *tfd, *tfd_tmp;
  542. q = &txq->q;
  543. tfd_tmp = (struct il3945_tfd *)txq->tfds;
  544. tfd = &tfd_tmp[q->write_ptr];
  545. if (reset)
  546. memset(tfd, 0, sizeof(*tfd));
  547. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  548. if (count >= NUM_TFD_CHUNKS || count < 0) {
  549. IL_ERR("Error can not send more than %d chunks\n",
  550. NUM_TFD_CHUNKS);
  551. return -EINVAL;
  552. }
  553. tfd->tbs[count].addr = cpu_to_le32(addr);
  554. tfd->tbs[count].len = cpu_to_le32(len);
  555. count++;
  556. tfd->control_flags =
  557. cpu_to_le32(TFD_CTL_COUNT_SET(count) | TFD_CTL_PAD_SET(pad));
  558. return 0;
  559. }
  560. /**
  561. * il3945_hw_txq_free_tfd - Free one TFD, those at idx [txq->q.read_ptr]
  562. *
  563. * Does NOT advance any idxes
  564. */
  565. void
  566. il3945_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  567. {
  568. struct il3945_tfd *tfd_tmp = (struct il3945_tfd *)txq->tfds;
  569. int idx = txq->q.read_ptr;
  570. struct il3945_tfd *tfd = &tfd_tmp[idx];
  571. struct pci_dev *dev = il->pci_dev;
  572. int i;
  573. int counter;
  574. /* sanity check */
  575. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  576. if (counter > NUM_TFD_CHUNKS) {
  577. IL_ERR("Too many chunks: %i\n", counter);
  578. /* @todo issue fatal error, it is quite serious situation */
  579. return;
  580. }
  581. /* Unmap tx_cmd */
  582. if (counter)
  583. pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
  584. dma_unmap_len(&txq->meta[idx], len),
  585. PCI_DMA_TODEVICE);
  586. /* unmap chunks if any */
  587. for (i = 1; i < counter; i++)
  588. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  589. le32_to_cpu(tfd->tbs[i].len),
  590. PCI_DMA_TODEVICE);
  591. /* free SKB */
  592. if (txq->skbs) {
  593. struct sk_buff *skb = txq->skbs[txq->q.read_ptr];
  594. /* can be called from irqs-disabled context */
  595. if (skb) {
  596. dev_kfree_skb_any(skb);
  597. txq->skbs[txq->q.read_ptr] = NULL;
  598. }
  599. }
  600. }
  601. /**
  602. * il3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  603. *
  604. */
  605. void
  606. il3945_hw_build_tx_cmd_rate(struct il_priv *il, struct il_device_cmd *cmd,
  607. struct ieee80211_tx_info *info,
  608. struct ieee80211_hdr *hdr, int sta_id)
  609. {
  610. u16 hw_value = ieee80211_get_tx_rate(il->hw, info)->hw_value;
  611. u16 rate_idx = min(hw_value & 0xffff, RATE_COUNT_3945 - 1);
  612. u16 rate_mask;
  613. int rate;
  614. const u8 rts_retry_limit = 7;
  615. u8 data_retry_limit;
  616. __le32 tx_flags;
  617. __le16 fc = hdr->frame_control;
  618. struct il3945_tx_cmd *tx_cmd = (struct il3945_tx_cmd *)cmd->cmd.payload;
  619. rate = il3945_rates[rate_idx].plcp;
  620. tx_flags = tx_cmd->tx_flags;
  621. /* We need to figure out how to get the sta->supp_rates while
  622. * in this running context */
  623. rate_mask = RATES_MASK_3945;
  624. /* Set retry limit on DATA packets and Probe Responses */
  625. if (ieee80211_is_probe_resp(fc))
  626. data_retry_limit = 3;
  627. else
  628. data_retry_limit = IL_DEFAULT_TX_RETRY;
  629. tx_cmd->data_retry_limit = data_retry_limit;
  630. /* Set retry limit on RTS packets */
  631. tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
  632. tx_cmd->rate = rate;
  633. tx_cmd->tx_flags = tx_flags;
  634. /* OFDM */
  635. tx_cmd->supp_rates[0] =
  636. ((rate_mask & IL_OFDM_RATES_MASK) >> IL_FIRST_OFDM_RATE) & 0xFF;
  637. /* CCK */
  638. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  639. D_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  640. "cck/ofdm mask: 0x%x/0x%x\n", sta_id, tx_cmd->rate,
  641. le32_to_cpu(tx_cmd->tx_flags), tx_cmd->supp_rates[1],
  642. tx_cmd->supp_rates[0]);
  643. }
  644. static u8
  645. il3945_sync_sta(struct il_priv *il, int sta_id, u16 tx_rate)
  646. {
  647. unsigned long flags_spin;
  648. struct il_station_entry *station;
  649. if (sta_id == IL_INVALID_STATION)
  650. return IL_INVALID_STATION;
  651. spin_lock_irqsave(&il->sta_lock, flags_spin);
  652. station = &il->stations[sta_id];
  653. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  654. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  655. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  656. il_send_add_sta(il, &station->sta, CMD_ASYNC);
  657. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  658. D_RATE("SCALE sync station %d to rate %d\n", sta_id, tx_rate);
  659. return sta_id;
  660. }
  661. static void
  662. il3945_set_pwr_vmain(struct il_priv *il)
  663. {
  664. /*
  665. * (for documentation purposes)
  666. * to set power to V_AUX, do
  667. if (pci_pme_capable(il->pci_dev, PCI_D3cold)) {
  668. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  669. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  670. ~APMG_PS_CTRL_MSK_PWR_SRC);
  671. _il_poll_bit(il, CSR_GPIO_IN,
  672. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  673. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  674. }
  675. */
  676. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  677. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  678. ~APMG_PS_CTRL_MSK_PWR_SRC);
  679. _il_poll_bit(il, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  680. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  681. }
  682. static int
  683. il3945_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  684. {
  685. il_wr(il, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  686. il_wr(il, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  687. il_wr(il, FH39_RCSR_WPTR(0), 0);
  688. il_wr(il, FH39_RCSR_CONFIG(0),
  689. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  690. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  691. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  692. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 | (RX_QUEUE_SIZE_LOG
  693. <<
  694. FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE)
  695. | FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST | (1 <<
  696. FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH)
  697. | FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  698. /* fake read to flush all prev I/O */
  699. il_rd(il, FH39_RSSR_CTRL);
  700. return 0;
  701. }
  702. static int
  703. il3945_tx_reset(struct il_priv *il)
  704. {
  705. /* bypass mode */
  706. il_wr_prph(il, ALM_SCD_MODE_REG, 0x2);
  707. /* RA 0 is active */
  708. il_wr_prph(il, ALM_SCD_ARASTAT_REG, 0x01);
  709. /* all 6 fifo are active */
  710. il_wr_prph(il, ALM_SCD_TXFACT_REG, 0x3f);
  711. il_wr_prph(il, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  712. il_wr_prph(il, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  713. il_wr_prph(il, ALM_SCD_TXF4MF_REG, 0x000004);
  714. il_wr_prph(il, ALM_SCD_TXF5MF_REG, 0x000005);
  715. il_wr(il, FH39_TSSR_CBB_BASE, il->_3945.shared_phys);
  716. il_wr(il, FH39_TSSR_MSG_CONFIG,
  717. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  718. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  719. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  720. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  721. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  722. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  723. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  724. return 0;
  725. }
  726. /**
  727. * il3945_txq_ctx_reset - Reset TX queue context
  728. *
  729. * Destroys all DMA structures and initialize them again
  730. */
  731. static int
  732. il3945_txq_ctx_reset(struct il_priv *il)
  733. {
  734. int rc, txq_id;
  735. il3945_hw_txq_ctx_free(il);
  736. /* allocate tx queue structure */
  737. rc = il_alloc_txq_mem(il);
  738. if (rc)
  739. return rc;
  740. /* Tx CMD queue */
  741. rc = il3945_tx_reset(il);
  742. if (rc)
  743. goto error;
  744. /* Tx queue(s) */
  745. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  746. rc = il_tx_queue_init(il, txq_id);
  747. if (rc) {
  748. IL_ERR("Tx %d queue init failed\n", txq_id);
  749. goto error;
  750. }
  751. }
  752. return rc;
  753. error:
  754. il3945_hw_txq_ctx_free(il);
  755. return rc;
  756. }
  757. /*
  758. * Start up 3945's basic functionality after it has been reset
  759. * (e.g. after platform boot, or shutdown via il_apm_stop())
  760. * NOTE: This does not load uCode nor start the embedded processor
  761. */
  762. static int
  763. il3945_apm_init(struct il_priv *il)
  764. {
  765. int ret = il_apm_init(il);
  766. /* Clear APMG (NIC's internal power management) interrupts */
  767. il_wr_prph(il, APMG_RTC_INT_MSK_REG, 0x0);
  768. il_wr_prph(il, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  769. /* Reset radio chip */
  770. il_set_bits_prph(il, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  771. udelay(5);
  772. il_clear_bits_prph(il, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  773. return ret;
  774. }
  775. static void
  776. il3945_nic_config(struct il_priv *il)
  777. {
  778. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  779. unsigned long flags;
  780. u8 rev_id = il->pci_dev->revision;
  781. spin_lock_irqsave(&il->lock, flags);
  782. /* Determine HW type */
  783. D_INFO("HW Revision ID = 0x%X\n", rev_id);
  784. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  785. D_INFO("RTP type\n");
  786. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  787. D_INFO("3945 RADIO-MB type\n");
  788. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  789. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  790. } else {
  791. D_INFO("3945 RADIO-MM type\n");
  792. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  793. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  794. }
  795. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  796. D_INFO("SKU OP mode is mrc\n");
  797. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  798. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  799. } else
  800. D_INFO("SKU OP mode is basic\n");
  801. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  802. D_INFO("3945ABG revision is 0x%X\n", eeprom->board_revision);
  803. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  804. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  805. } else {
  806. D_INFO("3945ABG revision is 0x%X\n", eeprom->board_revision);
  807. il_clear_bit(il, CSR_HW_IF_CONFIG_REG,
  808. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  809. }
  810. if (eeprom->almgor_m_version <= 1) {
  811. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  812. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  813. D_INFO("Card M type A version is 0x%X\n",
  814. eeprom->almgor_m_version);
  815. } else {
  816. D_INFO("Card M type B version is 0x%X\n",
  817. eeprom->almgor_m_version);
  818. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  819. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  820. }
  821. spin_unlock_irqrestore(&il->lock, flags);
  822. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  823. D_RF_KILL("SW RF KILL supported in EEPROM.\n");
  824. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  825. D_RF_KILL("HW RF KILL supported in EEPROM.\n");
  826. }
  827. int
  828. il3945_hw_nic_init(struct il_priv *il)
  829. {
  830. int rc;
  831. unsigned long flags;
  832. struct il_rx_queue *rxq = &il->rxq;
  833. spin_lock_irqsave(&il->lock, flags);
  834. il3945_apm_init(il);
  835. spin_unlock_irqrestore(&il->lock, flags);
  836. il3945_set_pwr_vmain(il);
  837. il3945_nic_config(il);
  838. /* Allocate the RX queue, or reset if it is already allocated */
  839. if (!rxq->bd) {
  840. rc = il_rx_queue_alloc(il);
  841. if (rc) {
  842. IL_ERR("Unable to initialize Rx queue\n");
  843. return -ENOMEM;
  844. }
  845. } else
  846. il3945_rx_queue_reset(il, rxq);
  847. il3945_rx_replenish(il);
  848. il3945_rx_init(il, rxq);
  849. /* Look at using this instead:
  850. rxq->need_update = 1;
  851. il_rx_queue_update_write_ptr(il, rxq);
  852. */
  853. il_wr(il, FH39_RCSR_WPTR(0), rxq->write & ~7);
  854. rc = il3945_txq_ctx_reset(il);
  855. if (rc)
  856. return rc;
  857. set_bit(S_INIT, &il->status);
  858. return 0;
  859. }
  860. /**
  861. * il3945_hw_txq_ctx_free - Free TXQ Context
  862. *
  863. * Destroy all TX DMA queues and structures
  864. */
  865. void
  866. il3945_hw_txq_ctx_free(struct il_priv *il)
  867. {
  868. int txq_id;
  869. /* Tx queues */
  870. if (il->txq) {
  871. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  872. if (txq_id == IL39_CMD_QUEUE_NUM)
  873. il_cmd_queue_free(il);
  874. else
  875. il_tx_queue_free(il, txq_id);
  876. }
  877. /* free tx queue structure */
  878. il_free_txq_mem(il);
  879. }
  880. void
  881. il3945_hw_txq_ctx_stop(struct il_priv *il)
  882. {
  883. int txq_id;
  884. /* stop SCD */
  885. _il_wr_prph(il, ALM_SCD_MODE_REG, 0);
  886. _il_wr_prph(il, ALM_SCD_TXFACT_REG, 0);
  887. /* reset TFD queues */
  888. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  889. _il_wr(il, FH39_TCSR_CONFIG(txq_id), 0x0);
  890. _il_poll_bit(il, FH39_TSSR_TX_STATUS,
  891. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  892. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  893. 1000);
  894. }
  895. }
  896. /**
  897. * il3945_hw_reg_adjust_power_by_temp
  898. * return idx delta into power gain settings table
  899. */
  900. static int
  901. il3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  902. {
  903. return (new_reading - old_reading) * (-11) / 100;
  904. }
  905. /**
  906. * il3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  907. */
  908. static inline int
  909. il3945_hw_reg_temp_out_of_range(int temperature)
  910. {
  911. return (temperature < -260 || temperature > 25) ? 1 : 0;
  912. }
  913. int
  914. il3945_hw_get_temperature(struct il_priv *il)
  915. {
  916. return _il_rd(il, CSR_UCODE_DRV_GP2);
  917. }
  918. /**
  919. * il3945_hw_reg_txpower_get_temperature
  920. * get the current temperature by reading from NIC
  921. */
  922. static int
  923. il3945_hw_reg_txpower_get_temperature(struct il_priv *il)
  924. {
  925. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  926. int temperature;
  927. temperature = il3945_hw_get_temperature(il);
  928. /* driver's okay range is -260 to +25.
  929. * human readable okay range is 0 to +285 */
  930. D_INFO("Temperature: %d\n", temperature + IL_TEMP_CONVERT);
  931. /* handle insane temp reading */
  932. if (il3945_hw_reg_temp_out_of_range(temperature)) {
  933. IL_ERR("Error bad temperature value %d\n", temperature);
  934. /* if really really hot(?),
  935. * substitute the 3rd band/group's temp measured at factory */
  936. if (il->last_temperature > 100)
  937. temperature = eeprom->groups[2].temperature;
  938. else /* else use most recent "sane" value from driver */
  939. temperature = il->last_temperature;
  940. }
  941. return temperature; /* raw, not "human readable" */
  942. }
  943. /* Adjust Txpower only if temperature variance is greater than threshold.
  944. *
  945. * Both are lower than older versions' 9 degrees */
  946. #define IL_TEMPERATURE_LIMIT_TIMER 6
  947. /**
  948. * il3945_is_temp_calib_needed - determines if new calibration is needed
  949. *
  950. * records new temperature in tx_mgr->temperature.
  951. * replaces tx_mgr->last_temperature *only* if calib needed
  952. * (assumes caller will actually do the calibration!). */
  953. static int
  954. il3945_is_temp_calib_needed(struct il_priv *il)
  955. {
  956. int temp_diff;
  957. il->temperature = il3945_hw_reg_txpower_get_temperature(il);
  958. temp_diff = il->temperature - il->last_temperature;
  959. /* get absolute value */
  960. if (temp_diff < 0) {
  961. D_POWER("Getting cooler, delta %d,\n", temp_diff);
  962. temp_diff = -temp_diff;
  963. } else if (temp_diff == 0)
  964. D_POWER("Same temp,\n");
  965. else
  966. D_POWER("Getting warmer, delta %d,\n", temp_diff);
  967. /* if we don't need calibration, *don't* update last_temperature */
  968. if (temp_diff < IL_TEMPERATURE_LIMIT_TIMER) {
  969. D_POWER("Timed thermal calib not needed\n");
  970. return 0;
  971. }
  972. D_POWER("Timed thermal calib needed\n");
  973. /* assume that caller will actually do calib ...
  974. * update the "last temperature" value */
  975. il->last_temperature = il->temperature;
  976. return 1;
  977. }
  978. #define IL_MAX_GAIN_ENTRIES 78
  979. #define IL_CCK_FROM_OFDM_POWER_DIFF -5
  980. #define IL_CCK_FROM_OFDM_IDX_DIFF (10)
  981. /* radio and DSP power table, each step is 1/2 dB.
  982. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  983. static struct il3945_tx_power power_gain_table[2][IL_MAX_GAIN_ENTRIES] = {
  984. {
  985. {251, 127}, /* 2.4 GHz, highest power */
  986. {251, 127},
  987. {251, 127},
  988. {251, 127},
  989. {251, 125},
  990. {251, 110},
  991. {251, 105},
  992. {251, 98},
  993. {187, 125},
  994. {187, 115},
  995. {187, 108},
  996. {187, 99},
  997. {243, 119},
  998. {243, 111},
  999. {243, 105},
  1000. {243, 97},
  1001. {243, 92},
  1002. {211, 106},
  1003. {211, 100},
  1004. {179, 120},
  1005. {179, 113},
  1006. {179, 107},
  1007. {147, 125},
  1008. {147, 119},
  1009. {147, 112},
  1010. {147, 106},
  1011. {147, 101},
  1012. {147, 97},
  1013. {147, 91},
  1014. {115, 107},
  1015. {235, 121},
  1016. {235, 115},
  1017. {235, 109},
  1018. {203, 127},
  1019. {203, 121},
  1020. {203, 115},
  1021. {203, 108},
  1022. {203, 102},
  1023. {203, 96},
  1024. {203, 92},
  1025. {171, 110},
  1026. {171, 104},
  1027. {171, 98},
  1028. {139, 116},
  1029. {227, 125},
  1030. {227, 119},
  1031. {227, 113},
  1032. {227, 107},
  1033. {227, 101},
  1034. {227, 96},
  1035. {195, 113},
  1036. {195, 106},
  1037. {195, 102},
  1038. {195, 95},
  1039. {163, 113},
  1040. {163, 106},
  1041. {163, 102},
  1042. {163, 95},
  1043. {131, 113},
  1044. {131, 106},
  1045. {131, 102},
  1046. {131, 95},
  1047. {99, 113},
  1048. {99, 106},
  1049. {99, 102},
  1050. {99, 95},
  1051. {67, 113},
  1052. {67, 106},
  1053. {67, 102},
  1054. {67, 95},
  1055. {35, 113},
  1056. {35, 106},
  1057. {35, 102},
  1058. {35, 95},
  1059. {3, 113},
  1060. {3, 106},
  1061. {3, 102},
  1062. {3, 95} /* 2.4 GHz, lowest power */
  1063. },
  1064. {
  1065. {251, 127}, /* 5.x GHz, highest power */
  1066. {251, 120},
  1067. {251, 114},
  1068. {219, 119},
  1069. {219, 101},
  1070. {187, 113},
  1071. {187, 102},
  1072. {155, 114},
  1073. {155, 103},
  1074. {123, 117},
  1075. {123, 107},
  1076. {123, 99},
  1077. {123, 92},
  1078. {91, 108},
  1079. {59, 125},
  1080. {59, 118},
  1081. {59, 109},
  1082. {59, 102},
  1083. {59, 96},
  1084. {59, 90},
  1085. {27, 104},
  1086. {27, 98},
  1087. {27, 92},
  1088. {115, 118},
  1089. {115, 111},
  1090. {115, 104},
  1091. {83, 126},
  1092. {83, 121},
  1093. {83, 113},
  1094. {83, 105},
  1095. {83, 99},
  1096. {51, 118},
  1097. {51, 111},
  1098. {51, 104},
  1099. {51, 98},
  1100. {19, 116},
  1101. {19, 109},
  1102. {19, 102},
  1103. {19, 98},
  1104. {19, 93},
  1105. {171, 113},
  1106. {171, 107},
  1107. {171, 99},
  1108. {139, 120},
  1109. {139, 113},
  1110. {139, 107},
  1111. {139, 99},
  1112. {107, 120},
  1113. {107, 113},
  1114. {107, 107},
  1115. {107, 99},
  1116. {75, 120},
  1117. {75, 113},
  1118. {75, 107},
  1119. {75, 99},
  1120. {43, 120},
  1121. {43, 113},
  1122. {43, 107},
  1123. {43, 99},
  1124. {11, 120},
  1125. {11, 113},
  1126. {11, 107},
  1127. {11, 99},
  1128. {131, 107},
  1129. {131, 99},
  1130. {99, 120},
  1131. {99, 113},
  1132. {99, 107},
  1133. {99, 99},
  1134. {67, 120},
  1135. {67, 113},
  1136. {67, 107},
  1137. {67, 99},
  1138. {35, 120},
  1139. {35, 113},
  1140. {35, 107},
  1141. {35, 99},
  1142. {3, 120} /* 5.x GHz, lowest power */
  1143. }
  1144. };
  1145. static inline u8
  1146. il3945_hw_reg_fix_power_idx(int idx)
  1147. {
  1148. if (idx < 0)
  1149. return 0;
  1150. if (idx >= IL_MAX_GAIN_ENTRIES)
  1151. return IL_MAX_GAIN_ENTRIES - 1;
  1152. return (u8) idx;
  1153. }
  1154. /* Kick off thermal recalibration check every 60 seconds */
  1155. #define REG_RECALIB_PERIOD (60)
  1156. /**
  1157. * il3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1158. *
  1159. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1160. * or 6 Mbit (OFDM) rates.
  1161. */
  1162. static void
  1163. il3945_hw_reg_set_scan_power(struct il_priv *il, u32 scan_tbl_idx, s32 rate_idx,
  1164. const s8 *clip_pwrs,
  1165. struct il_channel_info *ch_info, int band_idx)
  1166. {
  1167. struct il3945_scan_power_info *scan_power_info;
  1168. s8 power;
  1169. u8 power_idx;
  1170. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_idx];
  1171. /* use this channel group's 6Mbit clipping/saturation pwr,
  1172. * but cap at regulatory scan power restriction (set during init
  1173. * based on eeprom channel data) for this channel. */
  1174. power = min(ch_info->scan_power, clip_pwrs[RATE_6M_IDX_TBL]);
  1175. power = min(power, il->tx_power_user_lmt);
  1176. scan_power_info->requested_power = power;
  1177. /* find difference between new scan *power* and current "normal"
  1178. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1179. * current "normal" temperature-compensated Tx power *idx* for
  1180. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1181. * *idx*. */
  1182. power_idx =
  1183. ch_info->power_info[rate_idx].power_table_idx - (power -
  1184. ch_info->
  1185. power_info
  1186. [RATE_6M_IDX_TBL].
  1187. requested_power) *
  1188. 2;
  1189. /* store reference idx that we use when adjusting *all* scan
  1190. * powers. So we can accommodate user (all channel) or spectrum
  1191. * management (single channel) power changes "between" temperature
  1192. * feedback compensation procedures.
  1193. * don't force fit this reference idx into gain table; it may be a
  1194. * negative number. This will help avoid errors when we're at
  1195. * the lower bounds (highest gains, for warmest temperatures)
  1196. * of the table. */
  1197. /* don't exceed table bounds for "real" setting */
  1198. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1199. scan_power_info->power_table_idx = power_idx;
  1200. scan_power_info->tpc.tx_gain =
  1201. power_gain_table[band_idx][power_idx].tx_gain;
  1202. scan_power_info->tpc.dsp_atten =
  1203. power_gain_table[band_idx][power_idx].dsp_atten;
  1204. }
  1205. /**
  1206. * il3945_send_tx_power - fill in Tx Power command with gain settings
  1207. *
  1208. * Configures power settings for all rates for the current channel,
  1209. * using values from channel info struct, and send to NIC
  1210. */
  1211. static int
  1212. il3945_send_tx_power(struct il_priv *il)
  1213. {
  1214. int rate_idx, i;
  1215. const struct il_channel_info *ch_info = NULL;
  1216. struct il3945_txpowertable_cmd txpower = {
  1217. .channel = il->active.channel,
  1218. };
  1219. u16 chan;
  1220. if (WARN_ONCE
  1221. (test_bit(S_SCAN_HW, &il->status),
  1222. "TX Power requested while scanning!\n"))
  1223. return -EAGAIN;
  1224. chan = le16_to_cpu(il->active.channel);
  1225. txpower.band = (il->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1226. ch_info = il_get_channel_info(il, il->band, chan);
  1227. if (!ch_info) {
  1228. IL_ERR("Failed to get channel info for channel %d [%d]\n", chan,
  1229. il->band);
  1230. return -EINVAL;
  1231. }
  1232. if (!il_is_channel_valid(ch_info)) {
  1233. D_POWER("Not calling TX_PWR_TBL_CMD on " "non-Tx channel.\n");
  1234. return 0;
  1235. }
  1236. /* fill cmd with power settings for all rates for current channel */
  1237. /* Fill OFDM rate */
  1238. for (rate_idx = IL_FIRST_OFDM_RATE, i = 0;
  1239. rate_idx <= IL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1240. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1241. txpower.power[i].rate = il3945_rates[rate_idx].plcp;
  1242. D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1243. le16_to_cpu(txpower.channel), txpower.band,
  1244. txpower.power[i].tpc.tx_gain,
  1245. txpower.power[i].tpc.dsp_atten, txpower.power[i].rate);
  1246. }
  1247. /* Fill CCK rates */
  1248. for (rate_idx = IL_FIRST_CCK_RATE; rate_idx <= IL_LAST_CCK_RATE;
  1249. rate_idx++, i++) {
  1250. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1251. txpower.power[i].rate = il3945_rates[rate_idx].plcp;
  1252. D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1253. le16_to_cpu(txpower.channel), txpower.band,
  1254. txpower.power[i].tpc.tx_gain,
  1255. txpower.power[i].tpc.dsp_atten, txpower.power[i].rate);
  1256. }
  1257. return il_send_cmd_pdu(il, C_TX_PWR_TBL,
  1258. sizeof(struct il3945_txpowertable_cmd),
  1259. &txpower);
  1260. }
  1261. /**
  1262. * il3945_hw_reg_set_new_power - Configures power tables at new levels
  1263. * @ch_info: Channel to update. Uses power_info.requested_power.
  1264. *
  1265. * Replace requested_power and base_power_idx ch_info fields for
  1266. * one channel.
  1267. *
  1268. * Called if user or spectrum management changes power preferences.
  1269. * Takes into account h/w and modulation limitations (clip power).
  1270. *
  1271. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1272. *
  1273. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1274. * properly fill out the scan powers, and actual h/w gain settings,
  1275. * and send changes to NIC
  1276. */
  1277. static int
  1278. il3945_hw_reg_set_new_power(struct il_priv *il, struct il_channel_info *ch_info)
  1279. {
  1280. struct il3945_channel_power_info *power_info;
  1281. int power_changed = 0;
  1282. int i;
  1283. const s8 *clip_pwrs;
  1284. int power;
  1285. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1286. clip_pwrs = il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1287. /* Get this channel's rate-to-current-power settings table */
  1288. power_info = ch_info->power_info;
  1289. /* update OFDM Txpower settings */
  1290. for (i = RATE_6M_IDX_TBL; i <= RATE_54M_IDX_TBL; i++, ++power_info) {
  1291. int delta_idx;
  1292. /* limit new power to be no more than h/w capability */
  1293. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1294. if (power == power_info->requested_power)
  1295. continue;
  1296. /* find difference between old and new requested powers,
  1297. * update base (non-temp-compensated) power idx */
  1298. delta_idx = (power - power_info->requested_power) * 2;
  1299. power_info->base_power_idx -= delta_idx;
  1300. /* save new requested power value */
  1301. power_info->requested_power = power;
  1302. power_changed = 1;
  1303. }
  1304. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1305. * ... all CCK power settings for a given channel are the *same*. */
  1306. if (power_changed) {
  1307. power =
  1308. ch_info->power_info[RATE_12M_IDX_TBL].requested_power +
  1309. IL_CCK_FROM_OFDM_POWER_DIFF;
  1310. /* do all CCK rates' il3945_channel_power_info structures */
  1311. for (i = RATE_1M_IDX_TBL; i <= RATE_11M_IDX_TBL; i++) {
  1312. power_info->requested_power = power;
  1313. power_info->base_power_idx =
  1314. ch_info->power_info[RATE_12M_IDX_TBL].
  1315. base_power_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
  1316. ++power_info;
  1317. }
  1318. }
  1319. return 0;
  1320. }
  1321. /**
  1322. * il3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1323. *
  1324. * NOTE: Returned power limit may be less (but not more) than requested,
  1325. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1326. * (no consideration for h/w clipping limitations).
  1327. */
  1328. static int
  1329. il3945_hw_reg_get_ch_txpower_limit(struct il_channel_info *ch_info)
  1330. {
  1331. s8 max_power;
  1332. #if 0
  1333. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1334. if (ch_info->tgd_data.max_power != 0)
  1335. max_power =
  1336. min(ch_info->tgd_data.max_power,
  1337. ch_info->eeprom.max_power_avg);
  1338. /* else just use EEPROM limits */
  1339. else
  1340. #endif
  1341. max_power = ch_info->eeprom.max_power_avg;
  1342. return min(max_power, ch_info->max_power_avg);
  1343. }
  1344. /**
  1345. * il3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1346. *
  1347. * Compensate txpower settings of *all* channels for temperature.
  1348. * This only accounts for the difference between current temperature
  1349. * and the factory calibration temperatures, and bases the new settings
  1350. * on the channel's base_power_idx.
  1351. *
  1352. * If RxOn is "associated", this sends the new Txpower to NIC!
  1353. */
  1354. static int
  1355. il3945_hw_reg_comp_txpower_temp(struct il_priv *il)
  1356. {
  1357. struct il_channel_info *ch_info = NULL;
  1358. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1359. int delta_idx;
  1360. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1361. u8 a_band;
  1362. u8 rate_idx;
  1363. u8 scan_tbl_idx;
  1364. u8 i;
  1365. int ref_temp;
  1366. int temperature = il->temperature;
  1367. if (il->disable_tx_power_cal || test_bit(S_SCANNING, &il->status)) {
  1368. /* do not perform tx power calibration */
  1369. return 0;
  1370. }
  1371. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1372. for (i = 0; i < il->channel_count; i++) {
  1373. ch_info = &il->channel_info[i];
  1374. a_band = il_is_channel_a_band(ch_info);
  1375. /* Get this chnlgrp's factory calibration temperature */
  1376. ref_temp = (s16) eeprom->groups[ch_info->group_idx].temperature;
  1377. /* get power idx adjustment based on current and factory
  1378. * temps */
  1379. delta_idx =
  1380. il3945_hw_reg_adjust_power_by_temp(temperature, ref_temp);
  1381. /* set tx power value for all rates, OFDM and CCK */
  1382. for (rate_idx = 0; rate_idx < RATE_COUNT_3945; rate_idx++) {
  1383. int power_idx =
  1384. ch_info->power_info[rate_idx].base_power_idx;
  1385. /* temperature compensate */
  1386. power_idx += delta_idx;
  1387. /* stay within table range */
  1388. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1389. ch_info->power_info[rate_idx].power_table_idx =
  1390. (u8) power_idx;
  1391. ch_info->power_info[rate_idx].tpc =
  1392. power_gain_table[a_band][power_idx];
  1393. }
  1394. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1395. clip_pwrs =
  1396. il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1397. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1398. for (scan_tbl_idx = 0; scan_tbl_idx < IL_NUM_SCAN_RATES;
  1399. scan_tbl_idx++) {
  1400. s32 actual_idx =
  1401. (scan_tbl_idx ==
  1402. 0) ? RATE_1M_IDX_TBL : RATE_6M_IDX_TBL;
  1403. il3945_hw_reg_set_scan_power(il, scan_tbl_idx,
  1404. actual_idx, clip_pwrs,
  1405. ch_info, a_band);
  1406. }
  1407. }
  1408. /* send Txpower command for current channel to ucode */
  1409. return il->ops->send_tx_power(il);
  1410. }
  1411. int
  1412. il3945_hw_reg_set_txpower(struct il_priv *il, s8 power)
  1413. {
  1414. struct il_channel_info *ch_info;
  1415. s8 max_power;
  1416. u8 a_band;
  1417. u8 i;
  1418. if (il->tx_power_user_lmt == power) {
  1419. D_POWER("Requested Tx power same as current " "limit: %ddBm.\n",
  1420. power);
  1421. return 0;
  1422. }
  1423. D_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1424. il->tx_power_user_lmt = power;
  1425. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1426. for (i = 0; i < il->channel_count; i++) {
  1427. ch_info = &il->channel_info[i];
  1428. a_band = il_is_channel_a_band(ch_info);
  1429. /* find minimum power of all user and regulatory constraints
  1430. * (does not consider h/w clipping limitations) */
  1431. max_power = il3945_hw_reg_get_ch_txpower_limit(ch_info);
  1432. max_power = min(power, max_power);
  1433. if (max_power != ch_info->curr_txpow) {
  1434. ch_info->curr_txpow = max_power;
  1435. /* this considers the h/w clipping limitations */
  1436. il3945_hw_reg_set_new_power(il, ch_info);
  1437. }
  1438. }
  1439. /* update txpower settings for all channels,
  1440. * send to NIC if associated. */
  1441. il3945_is_temp_calib_needed(il);
  1442. il3945_hw_reg_comp_txpower_temp(il);
  1443. return 0;
  1444. }
  1445. static int
  1446. il3945_send_rxon_assoc(struct il_priv *il)
  1447. {
  1448. int rc = 0;
  1449. struct il_rx_pkt *pkt;
  1450. struct il3945_rxon_assoc_cmd rxon_assoc;
  1451. struct il_host_cmd cmd = {
  1452. .id = C_RXON_ASSOC,
  1453. .len = sizeof(rxon_assoc),
  1454. .flags = CMD_WANT_SKB,
  1455. .data = &rxon_assoc,
  1456. };
  1457. const struct il_rxon_cmd *rxon1 = &il->staging;
  1458. const struct il_rxon_cmd *rxon2 = &il->active;
  1459. if (rxon1->flags == rxon2->flags &&
  1460. rxon1->filter_flags == rxon2->filter_flags &&
  1461. rxon1->cck_basic_rates == rxon2->cck_basic_rates &&
  1462. rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates) {
  1463. D_INFO("Using current RXON_ASSOC. Not resending.\n");
  1464. return 0;
  1465. }
  1466. rxon_assoc.flags = il->staging.flags;
  1467. rxon_assoc.filter_flags = il->staging.filter_flags;
  1468. rxon_assoc.ofdm_basic_rates = il->staging.ofdm_basic_rates;
  1469. rxon_assoc.cck_basic_rates = il->staging.cck_basic_rates;
  1470. rxon_assoc.reserved = 0;
  1471. rc = il_send_cmd_sync(il, &cmd);
  1472. if (rc)
  1473. return rc;
  1474. pkt = (struct il_rx_pkt *)cmd.reply_page;
  1475. if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
  1476. IL_ERR("Bad return from C_RXON_ASSOC command\n");
  1477. rc = -EIO;
  1478. }
  1479. il_free_pages(il, cmd.reply_page);
  1480. return rc;
  1481. }
  1482. /**
  1483. * il3945_commit_rxon - commit staging_rxon to hardware
  1484. *
  1485. * The RXON command in staging_rxon is committed to the hardware and
  1486. * the active_rxon structure is updated with the new data. This
  1487. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1488. * a HW tune is required based on the RXON structure changes.
  1489. */
  1490. int
  1491. il3945_commit_rxon(struct il_priv *il)
  1492. {
  1493. /* cast away the const for active_rxon in this function */
  1494. struct il3945_rxon_cmd *active_rxon = (void *)&il->active;
  1495. struct il3945_rxon_cmd *staging_rxon = (void *)&il->staging;
  1496. int rc = 0;
  1497. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1498. if (test_bit(S_EXIT_PENDING, &il->status))
  1499. return -EINVAL;
  1500. if (!il_is_alive(il))
  1501. return -1;
  1502. /* always get timestamp with Rx frame */
  1503. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1504. /* select antenna */
  1505. staging_rxon->flags &= ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1506. staging_rxon->flags |= il3945_get_antenna_flags(il);
  1507. rc = il_check_rxon_cmd(il);
  1508. if (rc) {
  1509. IL_ERR("Invalid RXON configuration. Not committing.\n");
  1510. return -EINVAL;
  1511. }
  1512. /* If we don't need to send a full RXON, we can use
  1513. * il3945_rxon_assoc_cmd which is used to reconfigure filter
  1514. * and other flags for the current radio configuration. */
  1515. if (!il_full_rxon_required(il)) {
  1516. rc = il_send_rxon_assoc(il);
  1517. if (rc) {
  1518. IL_ERR("Error setting RXON_ASSOC "
  1519. "configuration (%d).\n", rc);
  1520. return rc;
  1521. }
  1522. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1523. /*
  1524. * We do not commit tx power settings while channel changing,
  1525. * do it now if tx power changed.
  1526. */
  1527. il_set_tx_power(il, il->tx_power_next, false);
  1528. return 0;
  1529. }
  1530. /* If we are currently associated and the new config requires
  1531. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1532. * we must clear the associated from the active configuration
  1533. * before we apply the new config */
  1534. if (il_is_associated(il) && new_assoc) {
  1535. D_INFO("Toggling associated bit on current RXON\n");
  1536. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1537. /*
  1538. * reserved4 and 5 could have been filled by the iwlcore code.
  1539. * Let's clear them before pushing to the 3945.
  1540. */
  1541. active_rxon->reserved4 = 0;
  1542. active_rxon->reserved5 = 0;
  1543. rc = il_send_cmd_pdu(il, C_RXON, sizeof(struct il3945_rxon_cmd),
  1544. &il->active);
  1545. /* If the mask clearing failed then we set
  1546. * active_rxon back to what it was previously */
  1547. if (rc) {
  1548. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1549. IL_ERR("Error clearing ASSOC_MSK on current "
  1550. "configuration (%d).\n", rc);
  1551. return rc;
  1552. }
  1553. il_clear_ucode_stations(il);
  1554. il_restore_stations(il);
  1555. }
  1556. D_INFO("Sending RXON\n" "* with%s RXON_FILTER_ASSOC_MSK\n"
  1557. "* channel = %d\n" "* bssid = %pM\n", (new_assoc ? "" : "out"),
  1558. le16_to_cpu(staging_rxon->channel), staging_rxon->bssid_addr);
  1559. /*
  1560. * reserved4 and 5 could have been filled by the iwlcore code.
  1561. * Let's clear them before pushing to the 3945.
  1562. */
  1563. staging_rxon->reserved4 = 0;
  1564. staging_rxon->reserved5 = 0;
  1565. il_set_rxon_hwcrypto(il, !il3945_mod_params.sw_crypto);
  1566. /* Apply the new configuration */
  1567. rc = il_send_cmd_pdu(il, C_RXON, sizeof(struct il3945_rxon_cmd),
  1568. staging_rxon);
  1569. if (rc) {
  1570. IL_ERR("Error setting new configuration (%d).\n", rc);
  1571. return rc;
  1572. }
  1573. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1574. if (!new_assoc) {
  1575. il_clear_ucode_stations(il);
  1576. il_restore_stations(il);
  1577. }
  1578. /* If we issue a new RXON command which required a tune then we must
  1579. * send a new TXPOWER command or we won't be able to Tx any frames */
  1580. rc = il_set_tx_power(il, il->tx_power_next, true);
  1581. if (rc) {
  1582. IL_ERR("Error setting Tx power (%d).\n", rc);
  1583. return rc;
  1584. }
  1585. /* Init the hardware's rate fallback order based on the band */
  1586. rc = il3945_init_hw_rate_table(il);
  1587. if (rc) {
  1588. IL_ERR("Error setting HW rate table: %02X\n", rc);
  1589. return -EIO;
  1590. }
  1591. return 0;
  1592. }
  1593. /**
  1594. * il3945_reg_txpower_periodic - called when time to check our temperature.
  1595. *
  1596. * -- reset periodic timer
  1597. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1598. * -- correct coeffs for temp (can reset temp timer)
  1599. * -- save this temp as "last",
  1600. * -- send new set of gain settings to NIC
  1601. * NOTE: This should continue working, even when we're not associated,
  1602. * so we can keep our internal table of scan powers current. */
  1603. void
  1604. il3945_reg_txpower_periodic(struct il_priv *il)
  1605. {
  1606. /* This will kick in the "brute force"
  1607. * il3945_hw_reg_comp_txpower_temp() below */
  1608. if (!il3945_is_temp_calib_needed(il))
  1609. goto reschedule;
  1610. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1611. * This is based *only* on current temperature,
  1612. * ignoring any previous power measurements */
  1613. il3945_hw_reg_comp_txpower_temp(il);
  1614. reschedule:
  1615. queue_delayed_work(il->workqueue, &il->_3945.thermal_periodic,
  1616. REG_RECALIB_PERIOD * HZ);
  1617. }
  1618. static void
  1619. il3945_bg_reg_txpower_periodic(struct work_struct *work)
  1620. {
  1621. struct il_priv *il = container_of(work, struct il_priv,
  1622. _3945.thermal_periodic.work);
  1623. mutex_lock(&il->mutex);
  1624. if (test_bit(S_EXIT_PENDING, &il->status) || il->txq == NULL)
  1625. goto out;
  1626. il3945_reg_txpower_periodic(il);
  1627. out:
  1628. mutex_unlock(&il->mutex);
  1629. }
  1630. /**
  1631. * il3945_hw_reg_get_ch_grp_idx - find the channel-group idx (0-4) for channel.
  1632. *
  1633. * This function is used when initializing channel-info structs.
  1634. *
  1635. * NOTE: These channel groups do *NOT* match the bands above!
  1636. * These channel groups are based on factory-tested channels;
  1637. * on A-band, EEPROM's "group frequency" entries represent the top
  1638. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1639. */
  1640. static u16
  1641. il3945_hw_reg_get_ch_grp_idx(struct il_priv *il,
  1642. const struct il_channel_info *ch_info)
  1643. {
  1644. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1645. struct il3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1646. u8 group;
  1647. u16 group_idx = 0; /* based on factory calib frequencies */
  1648. u8 grp_channel;
  1649. /* Find the group idx for the channel ... don't use idx 1(?) */
  1650. if (il_is_channel_a_band(ch_info)) {
  1651. for (group = 1; group < 5; group++) {
  1652. grp_channel = ch_grp[group].group_channel;
  1653. if (ch_info->channel <= grp_channel) {
  1654. group_idx = group;
  1655. break;
  1656. }
  1657. }
  1658. /* group 4 has a few channels *above* its factory cal freq */
  1659. if (group == 5)
  1660. group_idx = 4;
  1661. } else
  1662. group_idx = 0; /* 2.4 GHz, group 0 */
  1663. D_POWER("Chnl %d mapped to grp %d\n", ch_info->channel, group_idx);
  1664. return group_idx;
  1665. }
  1666. /**
  1667. * il3945_hw_reg_get_matched_power_idx - Interpolate to get nominal idx
  1668. *
  1669. * Interpolate to get nominal (i.e. at factory calibration temperature) idx
  1670. * into radio/DSP gain settings table for requested power.
  1671. */
  1672. static int
  1673. il3945_hw_reg_get_matched_power_idx(struct il_priv *il, s8 requested_power,
  1674. s32 setting_idx, s32 *new_idx)
  1675. {
  1676. const struct il3945_eeprom_txpower_group *chnl_grp = NULL;
  1677. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1678. s32 idx0, idx1;
  1679. s32 power = 2 * requested_power;
  1680. s32 i;
  1681. const struct il3945_eeprom_txpower_sample *samples;
  1682. s32 gains0, gains1;
  1683. s32 res;
  1684. s32 denominator;
  1685. chnl_grp = &eeprom->groups[setting_idx];
  1686. samples = chnl_grp->samples;
  1687. for (i = 0; i < 5; i++) {
  1688. if (power == samples[i].power) {
  1689. *new_idx = samples[i].gain_idx;
  1690. return 0;
  1691. }
  1692. }
  1693. if (power > samples[1].power) {
  1694. idx0 = 0;
  1695. idx1 = 1;
  1696. } else if (power > samples[2].power) {
  1697. idx0 = 1;
  1698. idx1 = 2;
  1699. } else if (power > samples[3].power) {
  1700. idx0 = 2;
  1701. idx1 = 3;
  1702. } else {
  1703. idx0 = 3;
  1704. idx1 = 4;
  1705. }
  1706. denominator = (s32) samples[idx1].power - (s32) samples[idx0].power;
  1707. if (denominator == 0)
  1708. return -EINVAL;
  1709. gains0 = (s32) samples[idx0].gain_idx * (1 << 19);
  1710. gains1 = (s32) samples[idx1].gain_idx * (1 << 19);
  1711. res =
  1712. gains0 + (gains1 - gains0) * ((s32) power -
  1713. (s32) samples[idx0].power) /
  1714. denominator + (1 << 18);
  1715. *new_idx = res >> 19;
  1716. return 0;
  1717. }
  1718. static void
  1719. il3945_hw_reg_init_channel_groups(struct il_priv *il)
  1720. {
  1721. u32 i;
  1722. s32 rate_idx;
  1723. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1724. const struct il3945_eeprom_txpower_group *group;
  1725. D_POWER("Initializing factory calib info from EEPROM\n");
  1726. for (i = 0; i < IL_NUM_TX_CALIB_GROUPS; i++) {
  1727. s8 *clip_pwrs; /* table of power levels for each rate */
  1728. s8 satur_pwr; /* saturation power for each chnl group */
  1729. group = &eeprom->groups[i];
  1730. /* sanity check on factory saturation power value */
  1731. if (group->saturation_power < 40) {
  1732. IL_WARN("Error: saturation power is %d, "
  1733. "less than minimum expected 40\n",
  1734. group->saturation_power);
  1735. return;
  1736. }
  1737. /*
  1738. * Derive requested power levels for each rate, based on
  1739. * hardware capabilities (saturation power for band).
  1740. * Basic value is 3dB down from saturation, with further
  1741. * power reductions for highest 3 data rates. These
  1742. * backoffs provide headroom for high rate modulation
  1743. * power peaks, without too much distortion (clipping).
  1744. */
  1745. /* we'll fill in this array with h/w max power levels */
  1746. clip_pwrs = (s8 *) il->_3945.clip_groups[i].clip_powers;
  1747. /* divide factory saturation power by 2 to find -3dB level */
  1748. satur_pwr = (s8) (group->saturation_power >> 1);
  1749. /* fill in channel group's nominal powers for each rate */
  1750. for (rate_idx = 0; rate_idx < RATE_COUNT_3945;
  1751. rate_idx++, clip_pwrs++) {
  1752. switch (rate_idx) {
  1753. case RATE_36M_IDX_TBL:
  1754. if (i == 0) /* B/G */
  1755. *clip_pwrs = satur_pwr;
  1756. else /* A */
  1757. *clip_pwrs = satur_pwr - 5;
  1758. break;
  1759. case RATE_48M_IDX_TBL:
  1760. if (i == 0)
  1761. *clip_pwrs = satur_pwr - 7;
  1762. else
  1763. *clip_pwrs = satur_pwr - 10;
  1764. break;
  1765. case RATE_54M_IDX_TBL:
  1766. if (i == 0)
  1767. *clip_pwrs = satur_pwr - 9;
  1768. else
  1769. *clip_pwrs = satur_pwr - 12;
  1770. break;
  1771. default:
  1772. *clip_pwrs = satur_pwr;
  1773. break;
  1774. }
  1775. }
  1776. }
  1777. }
  1778. /**
  1779. * il3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1780. *
  1781. * Second pass (during init) to set up il->channel_info
  1782. *
  1783. * Set up Tx-power settings in our channel info database for each VALID
  1784. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1785. * and current temperature.
  1786. *
  1787. * Since this is based on current temperature (at init time), these values may
  1788. * not be valid for very long, but it gives us a starting/default point,
  1789. * and allows us to active (i.e. using Tx) scan.
  1790. *
  1791. * This does *not* write values to NIC, just sets up our internal table.
  1792. */
  1793. int
  1794. il3945_txpower_set_from_eeprom(struct il_priv *il)
  1795. {
  1796. struct il_channel_info *ch_info = NULL;
  1797. struct il3945_channel_power_info *pwr_info;
  1798. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1799. int delta_idx;
  1800. u8 rate_idx;
  1801. u8 scan_tbl_idx;
  1802. const s8 *clip_pwrs; /* array of power levels for each rate */
  1803. u8 gain, dsp_atten;
  1804. s8 power;
  1805. u8 pwr_idx, base_pwr_idx, a_band;
  1806. u8 i;
  1807. int temperature;
  1808. /* save temperature reference,
  1809. * so we can determine next time to calibrate */
  1810. temperature = il3945_hw_reg_txpower_get_temperature(il);
  1811. il->last_temperature = temperature;
  1812. il3945_hw_reg_init_channel_groups(il);
  1813. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1814. for (i = 0, ch_info = il->channel_info; i < il->channel_count;
  1815. i++, ch_info++) {
  1816. a_band = il_is_channel_a_band(ch_info);
  1817. if (!il_is_channel_valid(ch_info))
  1818. continue;
  1819. /* find this channel's channel group (*not* "band") idx */
  1820. ch_info->group_idx = il3945_hw_reg_get_ch_grp_idx(il, ch_info);
  1821. /* Get this chnlgrp's rate->max/clip-powers table */
  1822. clip_pwrs =
  1823. il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1824. /* calculate power idx *adjustment* value according to
  1825. * diff between current temperature and factory temperature */
  1826. delta_idx =
  1827. il3945_hw_reg_adjust_power_by_temp(temperature,
  1828. eeprom->groups[ch_info->
  1829. group_idx].
  1830. temperature);
  1831. D_POWER("Delta idx for channel %d: %d [%d]\n", ch_info->channel,
  1832. delta_idx, temperature + IL_TEMP_CONVERT);
  1833. /* set tx power value for all OFDM rates */
  1834. for (rate_idx = 0; rate_idx < IL_OFDM_RATES; rate_idx++) {
  1835. s32 uninitialized_var(power_idx);
  1836. int rc;
  1837. /* use channel group's clip-power table,
  1838. * but don't exceed channel's max power */
  1839. s8 pwr = min(ch_info->max_power_avg,
  1840. clip_pwrs[rate_idx]);
  1841. pwr_info = &ch_info->power_info[rate_idx];
  1842. /* get base (i.e. at factory-measured temperature)
  1843. * power table idx for this rate's power */
  1844. rc = il3945_hw_reg_get_matched_power_idx(il, pwr,
  1845. ch_info->
  1846. group_idx,
  1847. &power_idx);
  1848. if (rc) {
  1849. IL_ERR("Invalid power idx\n");
  1850. return rc;
  1851. }
  1852. pwr_info->base_power_idx = (u8) power_idx;
  1853. /* temperature compensate */
  1854. power_idx += delta_idx;
  1855. /* stay within range of gain table */
  1856. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1857. /* fill 1 OFDM rate's il3945_channel_power_info struct */
  1858. pwr_info->requested_power = pwr;
  1859. pwr_info->power_table_idx = (u8) power_idx;
  1860. pwr_info->tpc.tx_gain =
  1861. power_gain_table[a_band][power_idx].tx_gain;
  1862. pwr_info->tpc.dsp_atten =
  1863. power_gain_table[a_band][power_idx].dsp_atten;
  1864. }
  1865. /* set tx power for CCK rates, based on OFDM 12 Mbit settings */
  1866. pwr_info = &ch_info->power_info[RATE_12M_IDX_TBL];
  1867. power = pwr_info->requested_power + IL_CCK_FROM_OFDM_POWER_DIFF;
  1868. pwr_idx = pwr_info->power_table_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
  1869. base_pwr_idx =
  1870. pwr_info->base_power_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
  1871. /* stay within table range */
  1872. pwr_idx = il3945_hw_reg_fix_power_idx(pwr_idx);
  1873. gain = power_gain_table[a_band][pwr_idx].tx_gain;
  1874. dsp_atten = power_gain_table[a_band][pwr_idx].dsp_atten;
  1875. /* fill each CCK rate's il3945_channel_power_info structure
  1876. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1877. * NOTE: CCK rates start at end of OFDM rates! */
  1878. for (rate_idx = 0; rate_idx < IL_CCK_RATES; rate_idx++) {
  1879. pwr_info =
  1880. &ch_info->power_info[rate_idx + IL_OFDM_RATES];
  1881. pwr_info->requested_power = power;
  1882. pwr_info->power_table_idx = pwr_idx;
  1883. pwr_info->base_power_idx = base_pwr_idx;
  1884. pwr_info->tpc.tx_gain = gain;
  1885. pwr_info->tpc.dsp_atten = dsp_atten;
  1886. }
  1887. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1888. for (scan_tbl_idx = 0; scan_tbl_idx < IL_NUM_SCAN_RATES;
  1889. scan_tbl_idx++) {
  1890. s32 actual_idx =
  1891. (scan_tbl_idx ==
  1892. 0) ? RATE_1M_IDX_TBL : RATE_6M_IDX_TBL;
  1893. il3945_hw_reg_set_scan_power(il, scan_tbl_idx,
  1894. actual_idx, clip_pwrs,
  1895. ch_info, a_band);
  1896. }
  1897. }
  1898. return 0;
  1899. }
  1900. int
  1901. il3945_hw_rxq_stop(struct il_priv *il)
  1902. {
  1903. int ret;
  1904. _il_wr(il, FH39_RCSR_CONFIG(0), 0);
  1905. ret = _il_poll_bit(il, FH39_RSSR_STATUS,
  1906. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  1907. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  1908. 1000);
  1909. if (ret < 0)
  1910. IL_ERR("Can't stop Rx DMA.\n");
  1911. return 0;
  1912. }
  1913. int
  1914. il3945_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
  1915. {
  1916. int txq_id = txq->q.id;
  1917. struct il3945_shared *shared_data = il->_3945.shared_virt;
  1918. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32) txq->q.dma_addr);
  1919. il_wr(il, FH39_CBCC_CTRL(txq_id), 0);
  1920. il_wr(il, FH39_CBCC_BASE(txq_id), 0);
  1921. il_wr(il, FH39_TCSR_CONFIG(txq_id),
  1922. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1923. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1924. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1925. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1926. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1927. /* fake read to flush all prev. writes */
  1928. _il_rd(il, FH39_TSSR_CBB_BASE);
  1929. return 0;
  1930. }
  1931. /*
  1932. * HCMD utils
  1933. */
  1934. static u16
  1935. il3945_get_hcmd_size(u8 cmd_id, u16 len)
  1936. {
  1937. switch (cmd_id) {
  1938. case C_RXON:
  1939. return sizeof(struct il3945_rxon_cmd);
  1940. case C_POWER_TBL:
  1941. return sizeof(struct il3945_powertable_cmd);
  1942. default:
  1943. return len;
  1944. }
  1945. }
  1946. static u16
  1947. il3945_build_addsta_hcmd(const struct il_addsta_cmd *cmd, u8 * data)
  1948. {
  1949. struct il3945_addsta_cmd *addsta = (struct il3945_addsta_cmd *)data;
  1950. addsta->mode = cmd->mode;
  1951. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1952. memcpy(&addsta->key, &cmd->key, sizeof(struct il4965_keyinfo));
  1953. addsta->station_flags = cmd->station_flags;
  1954. addsta->station_flags_msk = cmd->station_flags_msk;
  1955. addsta->tid_disable_tx = cpu_to_le16(0);
  1956. addsta->rate_n_flags = cmd->rate_n_flags;
  1957. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1958. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1959. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1960. return (u16) sizeof(struct il3945_addsta_cmd);
  1961. }
  1962. static int
  1963. il3945_add_bssid_station(struct il_priv *il, const u8 * addr, u8 * sta_id_r)
  1964. {
  1965. int ret;
  1966. u8 sta_id;
  1967. unsigned long flags;
  1968. if (sta_id_r)
  1969. *sta_id_r = IL_INVALID_STATION;
  1970. ret = il_add_station_common(il, addr, 0, NULL, &sta_id);
  1971. if (ret) {
  1972. IL_ERR("Unable to add station %pM\n", addr);
  1973. return ret;
  1974. }
  1975. if (sta_id_r)
  1976. *sta_id_r = sta_id;
  1977. spin_lock_irqsave(&il->sta_lock, flags);
  1978. il->stations[sta_id].used |= IL_STA_LOCAL;
  1979. spin_unlock_irqrestore(&il->sta_lock, flags);
  1980. return 0;
  1981. }
  1982. static int
  1983. il3945_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
  1984. bool add)
  1985. {
  1986. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  1987. int ret;
  1988. if (add) {
  1989. ret =
  1990. il3945_add_bssid_station(il, vif->bss_conf.bssid,
  1991. &vif_priv->ibss_bssid_sta_id);
  1992. if (ret)
  1993. return ret;
  1994. il3945_sync_sta(il, vif_priv->ibss_bssid_sta_id,
  1995. (il->band ==
  1996. IEEE80211_BAND_5GHZ) ? RATE_6M_PLCP :
  1997. RATE_1M_PLCP);
  1998. il3945_rate_scale_init(il->hw, vif_priv->ibss_bssid_sta_id);
  1999. return 0;
  2000. }
  2001. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  2002. vif->bss_conf.bssid);
  2003. }
  2004. /**
  2005. * il3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2006. */
  2007. int
  2008. il3945_init_hw_rate_table(struct il_priv *il)
  2009. {
  2010. int rc, i, idx, prev_idx;
  2011. struct il3945_rate_scaling_cmd rate_cmd = {
  2012. .reserved = {0, 0, 0},
  2013. };
  2014. struct il3945_rate_scaling_info *table = rate_cmd.table;
  2015. for (i = 0; i < ARRAY_SIZE(il3945_rates); i++) {
  2016. idx = il3945_rates[i].table_rs_idx;
  2017. table[idx].rate_n_flags = cpu_to_le16(il3945_rates[i].plcp);
  2018. table[idx].try_cnt = il->retry_rate;
  2019. prev_idx = il3945_get_prev_ieee_rate(i);
  2020. table[idx].next_rate_idx = il3945_rates[prev_idx].table_rs_idx;
  2021. }
  2022. switch (il->band) {
  2023. case IEEE80211_BAND_5GHZ:
  2024. D_RATE("Select A mode rate scale\n");
  2025. /* If one of the following CCK rates is used,
  2026. * have it fall back to the 6M OFDM rate */
  2027. for (i = RATE_1M_IDX_TBL; i <= RATE_11M_IDX_TBL; i++)
  2028. table[i].next_rate_idx =
  2029. il3945_rates[IL_FIRST_OFDM_RATE].table_rs_idx;
  2030. /* Don't fall back to CCK rates */
  2031. table[RATE_12M_IDX_TBL].next_rate_idx = RATE_9M_IDX_TBL;
  2032. /* Don't drop out of OFDM rates */
  2033. table[RATE_6M_IDX_TBL].next_rate_idx =
  2034. il3945_rates[IL_FIRST_OFDM_RATE].table_rs_idx;
  2035. break;
  2036. case IEEE80211_BAND_2GHZ:
  2037. D_RATE("Select B/G mode rate scale\n");
  2038. /* If an OFDM rate is used, have it fall back to the
  2039. * 1M CCK rates */
  2040. if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
  2041. il_is_associated(il)) {
  2042. idx = IL_FIRST_CCK_RATE;
  2043. for (i = RATE_6M_IDX_TBL; i <= RATE_54M_IDX_TBL; i++)
  2044. table[i].next_rate_idx =
  2045. il3945_rates[idx].table_rs_idx;
  2046. idx = RATE_11M_IDX_TBL;
  2047. /* CCK shouldn't fall back to OFDM... */
  2048. table[idx].next_rate_idx = RATE_5M_IDX_TBL;
  2049. }
  2050. break;
  2051. default:
  2052. WARN_ON(1);
  2053. break;
  2054. }
  2055. /* Update the rate scaling for control frame Tx */
  2056. rate_cmd.table_id = 0;
  2057. rc = il_send_cmd_pdu(il, C_RATE_SCALE, sizeof(rate_cmd), &rate_cmd);
  2058. if (rc)
  2059. return rc;
  2060. /* Update the rate scaling for data frame Tx */
  2061. rate_cmd.table_id = 1;
  2062. return il_send_cmd_pdu(il, C_RATE_SCALE, sizeof(rate_cmd), &rate_cmd);
  2063. }
  2064. /* Called when initializing driver */
  2065. int
  2066. il3945_hw_set_hw_params(struct il_priv *il)
  2067. {
  2068. memset((void *)&il->hw_params, 0, sizeof(struct il_hw_params));
  2069. il->_3945.shared_virt =
  2070. dma_alloc_coherent(&il->pci_dev->dev, sizeof(struct il3945_shared),
  2071. &il->_3945.shared_phys, GFP_KERNEL);
  2072. if (!il->_3945.shared_virt)
  2073. return -ENOMEM;
  2074. il->hw_params.bcast_id = IL3945_BROADCAST_ID;
  2075. /* Assign number of Usable TX queues */
  2076. il->hw_params.max_txq_num = il->cfg->num_of_queues;
  2077. il->hw_params.tfd_size = sizeof(struct il3945_tfd);
  2078. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_3K);
  2079. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2080. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2081. il->hw_params.max_stations = IL3945_STATION_COUNT;
  2082. il->sta_key_max_num = STA_KEY_MAX_NUM;
  2083. il->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2084. il->hw_params.max_beacon_itrvl = IL39_MAX_UCODE_BEACON_INTERVAL;
  2085. il->hw_params.beacon_time_tsf_bits = IL3945_EXT_BEACON_TIME_POS;
  2086. return 0;
  2087. }
  2088. unsigned int
  2089. il3945_hw_get_beacon_cmd(struct il_priv *il, struct il3945_frame *frame,
  2090. u8 rate)
  2091. {
  2092. struct il3945_tx_beacon_cmd *tx_beacon_cmd;
  2093. unsigned int frame_size;
  2094. tx_beacon_cmd = (struct il3945_tx_beacon_cmd *)&frame->u;
  2095. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2096. tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
  2097. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2098. frame_size =
  2099. il3945_fill_beacon_frame(il, tx_beacon_cmd->frame,
  2100. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2101. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2102. tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
  2103. tx_beacon_cmd->tx.rate = rate;
  2104. tx_beacon_cmd->tx.tx_flags =
  2105. (TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK);
  2106. /* supp_rates[0] == OFDM start at IL_FIRST_OFDM_RATE */
  2107. tx_beacon_cmd->tx.supp_rates[0] =
  2108. (IL_OFDM_BASIC_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
  2109. tx_beacon_cmd->tx.supp_rates[1] = (IL_CCK_BASIC_RATES_MASK & 0xF);
  2110. return sizeof(struct il3945_tx_beacon_cmd) + frame_size;
  2111. }
  2112. void
  2113. il3945_hw_handler_setup(struct il_priv *il)
  2114. {
  2115. il->handlers[C_TX] = il3945_hdl_tx;
  2116. il->handlers[N_3945_RX] = il3945_hdl_rx;
  2117. }
  2118. void
  2119. il3945_hw_setup_deferred_work(struct il_priv *il)
  2120. {
  2121. INIT_DELAYED_WORK(&il->_3945.thermal_periodic,
  2122. il3945_bg_reg_txpower_periodic);
  2123. }
  2124. void
  2125. il3945_hw_cancel_deferred_work(struct il_priv *il)
  2126. {
  2127. cancel_delayed_work(&il->_3945.thermal_periodic);
  2128. }
  2129. /* check contents of special bootstrap uCode SRAM */
  2130. static int
  2131. il3945_verify_bsm(struct il_priv *il)
  2132. {
  2133. __le32 *image = il->ucode_boot.v_addr;
  2134. u32 len = il->ucode_boot.len;
  2135. u32 reg;
  2136. u32 val;
  2137. D_INFO("Begin verify bsm\n");
  2138. /* verify BSM SRAM contents */
  2139. val = il_rd_prph(il, BSM_WR_DWCOUNT_REG);
  2140. for (reg = BSM_SRAM_LOWER_BOUND; reg < BSM_SRAM_LOWER_BOUND + len;
  2141. reg += sizeof(u32), image++) {
  2142. val = il_rd_prph(il, reg);
  2143. if (val != le32_to_cpu(*image)) {
  2144. IL_ERR("BSM uCode verification failed at "
  2145. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2146. BSM_SRAM_LOWER_BOUND, reg - BSM_SRAM_LOWER_BOUND,
  2147. len, val, le32_to_cpu(*image));
  2148. return -EIO;
  2149. }
  2150. }
  2151. D_INFO("BSM bootstrap uCode image OK\n");
  2152. return 0;
  2153. }
  2154. /******************************************************************************
  2155. *
  2156. * EEPROM related functions
  2157. *
  2158. ******************************************************************************/
  2159. /*
  2160. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2161. * embedded controller) as EEPROM reader; each read is a series of pulses
  2162. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2163. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2164. * simply claims ownership, which should be safe when this function is called
  2165. * (i.e. before loading uCode!).
  2166. */
  2167. static int
  2168. il3945_eeprom_acquire_semaphore(struct il_priv *il)
  2169. {
  2170. _il_clear_bit(il, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2171. return 0;
  2172. }
  2173. static void
  2174. il3945_eeprom_release_semaphore(struct il_priv *il)
  2175. {
  2176. return;
  2177. }
  2178. /**
  2179. * il3945_load_bsm - Load bootstrap instructions
  2180. *
  2181. * BSM operation:
  2182. *
  2183. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2184. * in special SRAM that does not power down during RFKILL. When powering back
  2185. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2186. * the bootstrap program into the on-board processor, and starts it.
  2187. *
  2188. * The bootstrap program loads (via DMA) instructions and data for a new
  2189. * program from host DRAM locations indicated by the host driver in the
  2190. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2191. * automatically.
  2192. *
  2193. * When initializing the NIC, the host driver points the BSM to the
  2194. * "initialize" uCode image. This uCode sets up some internal data, then
  2195. * notifies host via "initialize alive" that it is complete.
  2196. *
  2197. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2198. * normal runtime uCode instructions and a backup uCode data cache buffer
  2199. * (filled initially with starting data values for the on-board processor),
  2200. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2201. * which begins normal operation.
  2202. *
  2203. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2204. * the backup data cache in DRAM before SRAM is powered down.
  2205. *
  2206. * When powering back up, the BSM loads the bootstrap program. This reloads
  2207. * the runtime uCode instructions and the backup data cache into SRAM,
  2208. * and re-launches the runtime uCode from where it left off.
  2209. */
  2210. static int
  2211. il3945_load_bsm(struct il_priv *il)
  2212. {
  2213. __le32 *image = il->ucode_boot.v_addr;
  2214. u32 len = il->ucode_boot.len;
  2215. dma_addr_t pinst;
  2216. dma_addr_t pdata;
  2217. u32 inst_len;
  2218. u32 data_len;
  2219. int rc;
  2220. int i;
  2221. u32 done;
  2222. u32 reg_offset;
  2223. D_INFO("Begin load bsm\n");
  2224. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2225. if (len > IL39_MAX_BSM_SIZE)
  2226. return -EINVAL;
  2227. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2228. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2229. * NOTE: il3945_initialize_alive_start() will replace these values,
  2230. * after the "initialize" uCode has run, to point to
  2231. * runtime/protocol instructions and backup data cache. */
  2232. pinst = il->ucode_init.p_addr;
  2233. pdata = il->ucode_init_data.p_addr;
  2234. inst_len = il->ucode_init.len;
  2235. data_len = il->ucode_init_data.len;
  2236. il_wr_prph(il, BSM_DRAM_INST_PTR_REG, pinst);
  2237. il_wr_prph(il, BSM_DRAM_DATA_PTR_REG, pdata);
  2238. il_wr_prph(il, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2239. il_wr_prph(il, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2240. /* Fill BSM memory with bootstrap instructions */
  2241. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2242. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2243. reg_offset += sizeof(u32), image++)
  2244. _il_wr_prph(il, reg_offset, le32_to_cpu(*image));
  2245. rc = il3945_verify_bsm(il);
  2246. if (rc)
  2247. return rc;
  2248. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2249. il_wr_prph(il, BSM_WR_MEM_SRC_REG, 0x0);
  2250. il_wr_prph(il, BSM_WR_MEM_DST_REG, IL39_RTC_INST_LOWER_BOUND);
  2251. il_wr_prph(il, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2252. /* Load bootstrap code into instruction SRAM now,
  2253. * to prepare to load "initialize" uCode */
  2254. il_wr_prph(il, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
  2255. /* Wait for load of bootstrap uCode to finish */
  2256. for (i = 0; i < 100; i++) {
  2257. done = il_rd_prph(il, BSM_WR_CTRL_REG);
  2258. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2259. break;
  2260. udelay(10);
  2261. }
  2262. if (i < 100)
  2263. D_INFO("BSM write complete, poll %d iterations\n", i);
  2264. else {
  2265. IL_ERR("BSM write did not complete!\n");
  2266. return -EIO;
  2267. }
  2268. /* Enable future boot loads whenever power management unit triggers it
  2269. * (e.g. when powering back up after power-save shutdown) */
  2270. il_wr_prph(il, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
  2271. return 0;
  2272. }
  2273. const struct il_ops il3945_ops = {
  2274. .txq_attach_buf_to_tfd = il3945_hw_txq_attach_buf_to_tfd,
  2275. .txq_free_tfd = il3945_hw_txq_free_tfd,
  2276. .txq_init = il3945_hw_tx_queue_init,
  2277. .load_ucode = il3945_load_bsm,
  2278. .dump_nic_error_log = il3945_dump_nic_error_log,
  2279. .apm_init = il3945_apm_init,
  2280. .send_tx_power = il3945_send_tx_power,
  2281. .is_valid_rtc_data_addr = il3945_hw_valid_rtc_data_addr,
  2282. .eeprom_acquire_semaphore = il3945_eeprom_acquire_semaphore,
  2283. .eeprom_release_semaphore = il3945_eeprom_release_semaphore,
  2284. .rxon_assoc = il3945_send_rxon_assoc,
  2285. .commit_rxon = il3945_commit_rxon,
  2286. .get_hcmd_size = il3945_get_hcmd_size,
  2287. .build_addsta_hcmd = il3945_build_addsta_hcmd,
  2288. .request_scan = il3945_request_scan,
  2289. .post_scan = il3945_post_scan,
  2290. .post_associate = il3945_post_associate,
  2291. .config_ap = il3945_config_ap,
  2292. .manage_ibss_station = il3945_manage_ibss_station,
  2293. .send_led_cmd = il3945_send_led_cmd,
  2294. };
  2295. static struct il_cfg il3945_bg_cfg = {
  2296. .name = "3945BG",
  2297. .fw_name_pre = IL3945_FW_PRE,
  2298. .ucode_api_max = IL3945_UCODE_API_MAX,
  2299. .ucode_api_min = IL3945_UCODE_API_MIN,
  2300. .sku = IL_SKU_G,
  2301. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2302. .mod_params = &il3945_mod_params,
  2303. .led_mode = IL_LED_BLINK,
  2304. .eeprom_size = IL3945_EEPROM_IMG_SIZE,
  2305. .num_of_queues = IL39_NUM_QUEUES,
  2306. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2307. .set_l0s = false,
  2308. .use_bsm = true,
  2309. .led_compensation = 64,
  2310. .wd_timeout = IL_DEF_WD_TIMEOUT,
  2311. .regulatory_bands = {
  2312. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2313. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2314. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2315. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2316. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2317. EEPROM_REGULATORY_BAND_NO_HT40,
  2318. EEPROM_REGULATORY_BAND_NO_HT40,
  2319. },
  2320. };
  2321. static struct il_cfg il3945_abg_cfg = {
  2322. .name = "3945ABG",
  2323. .fw_name_pre = IL3945_FW_PRE,
  2324. .ucode_api_max = IL3945_UCODE_API_MAX,
  2325. .ucode_api_min = IL3945_UCODE_API_MIN,
  2326. .sku = IL_SKU_A | IL_SKU_G,
  2327. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2328. .mod_params = &il3945_mod_params,
  2329. .led_mode = IL_LED_BLINK,
  2330. .eeprom_size = IL3945_EEPROM_IMG_SIZE,
  2331. .num_of_queues = IL39_NUM_QUEUES,
  2332. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2333. .set_l0s = false,
  2334. .use_bsm = true,
  2335. .led_compensation = 64,
  2336. .wd_timeout = IL_DEF_WD_TIMEOUT,
  2337. .regulatory_bands = {
  2338. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2339. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2340. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2341. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2342. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2343. EEPROM_REGULATORY_BAND_NO_HT40,
  2344. EEPROM_REGULATORY_BAND_NO_HT40,
  2345. },
  2346. };
  2347. const struct pci_device_id il3945_hw_card_ids[] = {
  2348. {IL_PCI_DEVICE(0x4222, 0x1005, il3945_bg_cfg)},
  2349. {IL_PCI_DEVICE(0x4222, 0x1034, il3945_bg_cfg)},
  2350. {IL_PCI_DEVICE(0x4222, 0x1044, il3945_bg_cfg)},
  2351. {IL_PCI_DEVICE(0x4227, 0x1014, il3945_bg_cfg)},
  2352. {IL_PCI_DEVICE(0x4222, PCI_ANY_ID, il3945_abg_cfg)},
  2353. {IL_PCI_DEVICE(0x4227, PCI_ANY_ID, il3945_abg_cfg)},
  2354. {0}
  2355. };
  2356. MODULE_DEVICE_TABLE(pci, il3945_hw_card_ids);