iwl-fh.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called COPYING.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #ifndef __iwl_fh_h__
  64. #define __iwl_fh_h__
  65. #include <linux/types.h>
  66. /****************************/
  67. /* Flow Handler Definitions */
  68. /****************************/
  69. /**
  70. * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
  71. * Addresses are offsets from device's PCI hardware base address.
  72. */
  73. #define FH_MEM_LOWER_BOUND (0x1000)
  74. #define FH_MEM_UPPER_BOUND (0x2000)
  75. /**
  76. * Keep-Warm (KW) buffer base address.
  77. *
  78. * Driver must allocate a 4KByte buffer that is for keeping the
  79. * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
  80. * DRAM access when doing Txing or Rxing. The dummy accesses prevent host
  81. * from going into a power-savings mode that would cause higher DRAM latency,
  82. * and possible data over/under-runs, before all Tx/Rx is complete.
  83. *
  84. * Driver loads FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
  85. * of the buffer, which must be 4K aligned. Once this is set up, the device
  86. * automatically invokes keep-warm accesses when normal accesses might not
  87. * be sufficient to maintain fast DRAM response.
  88. *
  89. * Bit fields:
  90. * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned
  91. */
  92. #define FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
  93. /**
  94. * TFD Circular Buffers Base (CBBC) addresses
  95. *
  96. * Device has 16 base pointer registers, one for each of 16 host-DRAM-resident
  97. * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
  98. * (see struct iwl_tfd_frame). These 16 pointer registers are offset by 0x04
  99. * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte
  100. * aligned (address bits 0-7 must be 0).
  101. * Later devices have 20 (5000 series) or 30 (higher) queues, but the registers
  102. * for them are in different places.
  103. *
  104. * Bit fields in each pointer register:
  105. * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned
  106. */
  107. #define FH_MEM_CBBC_0_15_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
  108. #define FH_MEM_CBBC_0_15_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
  109. #define FH_MEM_CBBC_16_19_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBF0)
  110. #define FH_MEM_CBBC_16_19_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  111. #define FH_MEM_CBBC_20_31_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xB20)
  112. #define FH_MEM_CBBC_20_31_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xB80)
  113. /* Find TFD CB base pointer for given queue */
  114. static inline unsigned int FH_MEM_CBBC_QUEUE(unsigned int chnl)
  115. {
  116. if (chnl < 16)
  117. return FH_MEM_CBBC_0_15_LOWER_BOUND + 4 * chnl;
  118. if (chnl < 20)
  119. return FH_MEM_CBBC_16_19_LOWER_BOUND + 4 * (chnl - 16);
  120. WARN_ON_ONCE(chnl >= 32);
  121. return FH_MEM_CBBC_20_31_LOWER_BOUND + 4 * (chnl - 20);
  122. }
  123. /**
  124. * Rx SRAM Control and Status Registers (RSCSR)
  125. *
  126. * These registers provide handshake between driver and device for the Rx queue
  127. * (this queue handles *all* command responses, notifications, Rx data, etc.
  128. * sent from uCode to host driver). Unlike Tx, there is only one Rx
  129. * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can
  130. * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
  131. * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
  132. * mapping between RBDs and RBs.
  133. *
  134. * Driver must allocate host DRAM memory for the following, and set the
  135. * physical address of each into device registers:
  136. *
  137. * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
  138. * entries (although any power of 2, up to 4096, is selectable by driver).
  139. * Each entry (1 dword) points to a receive buffer (RB) of consistent size
  140. * (typically 4K, although 8K or 16K are also selectable by driver).
  141. * Driver sets up RB size and number of RBDs in the CB via Rx config
  142. * register FH_MEM_RCSR_CHNL0_CONFIG_REG.
  143. *
  144. * Bit fields within one RBD:
  145. * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned
  146. *
  147. * Driver sets physical address [35:8] of base of RBD circular buffer
  148. * into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
  149. *
  150. * 2) Rx status buffer, 8 bytes, in which uCode indicates which Rx Buffers
  151. * (RBs) have been filled, via a "write pointer", actually the index of
  152. * the RB's corresponding RBD within the circular buffer. Driver sets
  153. * physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
  154. *
  155. * Bit fields in lower dword of Rx status buffer (upper dword not used
  156. * by driver:
  157. * 31-12: Not used by driver
  158. * 11- 0: Index of last filled Rx buffer descriptor
  159. * (device writes, driver reads this value)
  160. *
  161. * As the driver prepares Receive Buffers (RBs) for device to fill, driver must
  162. * enter pointers to these RBs into contiguous RBD circular buffer entries,
  163. * and update the device's "write" index register,
  164. * FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
  165. *
  166. * This "write" index corresponds to the *next* RBD that the driver will make
  167. * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
  168. * the circular buffer. This value should initially be 0 (before preparing any
  169. * RBs), should be 8 after preparing the first 8 RBs (for example), and must
  170. * wrap back to 0 at the end of the circular buffer (but don't wrap before
  171. * "read" index has advanced past 1! See below).
  172. * NOTE: DEVICE EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
  173. *
  174. * As the device fills RBs (referenced from contiguous RBDs within the circular
  175. * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
  176. * to tell the driver the index of the latest filled RBD. The driver must
  177. * read this "read" index from DRAM after receiving an Rx interrupt from device
  178. *
  179. * The driver must also internally keep track of a third index, which is the
  180. * next RBD to process. When receiving an Rx interrupt, driver should process
  181. * all filled but unprocessed RBs up to, but not including, the RB
  182. * corresponding to the "read" index. For example, if "read" index becomes "1",
  183. * driver may process the RB pointed to by RBD 0. Depending on volume of
  184. * traffic, there may be many RBs to process.
  185. *
  186. * If read index == write index, device thinks there is no room to put new data.
  187. * Due to this, the maximum number of filled RBs is 255, instead of 256. To
  188. * be safe, make sure that there is a gap of at least 2 RBDs between "write"
  189. * and "read" indexes; that is, make sure that there are no more than 254
  190. * buffers waiting to be filled.
  191. */
  192. #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
  193. #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  194. #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
  195. /**
  196. * Physical base address of 8-byte Rx Status buffer.
  197. * Bit fields:
  198. * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
  199. */
  200. #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
  201. /**
  202. * Physical base address of Rx Buffer Descriptor Circular Buffer.
  203. * Bit fields:
  204. * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned.
  205. */
  206. #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
  207. /**
  208. * Rx write pointer (index, really!).
  209. * Bit fields:
  210. * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1.
  211. * NOTE: For 256-entry circular buffer, use only bits [7:0].
  212. */
  213. #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
  214. #define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
  215. #define FW_RSCSR_CHNL0_RXDCB_RDPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x00c)
  216. #define FH_RSCSR_CHNL0_RDPTR FW_RSCSR_CHNL0_RXDCB_RDPTR_REG
  217. /**
  218. * Rx Config/Status Registers (RCSR)
  219. * Rx Config Reg for channel 0 (only channel used)
  220. *
  221. * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
  222. * normal operation (see bit fields).
  223. *
  224. * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
  225. * Driver should poll FH_MEM_RSSR_RX_STATUS_REG for
  226. * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
  227. *
  228. * Bit fields:
  229. * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  230. * '10' operate normally
  231. * 29-24: reserved
  232. * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
  233. * min "5" for 32 RBDs, max "12" for 4096 RBDs.
  234. * 19-18: reserved
  235. * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
  236. * '10' 12K, '11' 16K.
  237. * 15-14: reserved
  238. * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
  239. * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
  240. * typical value 0x10 (about 1/2 msec)
  241. * 3- 0: reserved
  242. */
  243. #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  244. #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
  245. #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
  246. #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
  247. #define FH_MEM_RCSR_CHNL0_RBDCB_WPTR (FH_MEM_RCSR_CHNL0 + 0x8)
  248. #define FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ (FH_MEM_RCSR_CHNL0 + 0x10)
  249. #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MSK (0x00000FF0) /* bits 4-11 */
  250. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MSK (0x00001000) /* bits 12 */
  251. #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK (0x00008000) /* bit 15 */
  252. #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MSK (0x00030000) /* bits 16-17 */
  253. #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MSK (0x00F00000) /* bits 20-23 */
  254. #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MSK (0xC0000000) /* bits 30-31*/
  255. #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS (20)
  256. #define FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS (4)
  257. #define RX_RB_TIMEOUT (0x11)
  258. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
  259. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
  260. #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
  261. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
  262. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K (0x00010000)
  263. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K (0x00020000)
  264. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K (0x00030000)
  265. #define FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY (0x00000004)
  266. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
  267. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
  268. /**
  269. * Rx Shared Status Registers (RSSR)
  270. *
  271. * After stopping Rx DMA channel (writing 0 to
  272. * FH_MEM_RCSR_CHNL0_CONFIG_REG), driver must poll
  273. * FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
  274. *
  275. * Bit fields:
  276. * 24: 1 = Channel 0 is idle
  277. *
  278. * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV
  279. * contain default values that should not be altered by the driver.
  280. */
  281. #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
  282. #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  283. #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
  284. #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
  285. #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV\
  286. (FH_MEM_RSSR_LOWER_BOUND + 0x008)
  287. #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  288. #define FH_MEM_TFDIB_REG1_ADDR_BITSHIFT 28
  289. #define FH_MEM_TB_MAX_LENGTH (0x00020000)
  290. /* TFDB Area - TFDs buffer table */
  291. #define FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK (0xFFFFFFFF)
  292. #define FH_TFDIB_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x900)
  293. #define FH_TFDIB_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x958)
  294. #define FH_TFDIB_CTRL0_REG(_chnl) (FH_TFDIB_LOWER_BOUND + 0x8 * (_chnl))
  295. #define FH_TFDIB_CTRL1_REG(_chnl) (FH_TFDIB_LOWER_BOUND + 0x8 * (_chnl) + 0x4)
  296. /**
  297. * Transmit DMA Channel Control/Status Registers (TCSR)
  298. *
  299. * Device has one configuration register for each of 8 Tx DMA/FIFO channels
  300. * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
  301. * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
  302. *
  303. * To use a Tx DMA channel, driver must initialize its
  304. * FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
  305. *
  306. * FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  307. * FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
  308. *
  309. * All other bits should be 0.
  310. *
  311. * Bit fields:
  312. * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  313. * '10' operate normally
  314. * 29- 4: Reserved, set to "0"
  315. * 3: Enable internal DMA requests (1, normal operation), disable (0)
  316. * 2- 0: Reserved, set to "0"
  317. */
  318. #define FH_TCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  319. #define FH_TCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xE60)
  320. /* Find Control/Status reg for given Tx DMA/FIFO channel */
  321. #define FH_TCSR_CHNL_NUM (8)
  322. /* TCSR: tx_config register values */
  323. #define FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
  324. (FH_TCSR_LOWER_BOUND + 0x20 * (_chnl))
  325. #define FH_TCSR_CHNL_TX_CREDIT_REG(_chnl) \
  326. (FH_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x4)
  327. #define FH_TCSR_CHNL_TX_BUF_STS_REG(_chnl) \
  328. (FH_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x8)
  329. #define FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
  330. #define FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRV (0x00000001)
  331. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE (0x00000000)
  332. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE (0x00000008)
  333. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_NOINT (0x00000000)
  334. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD (0x00100000)
  335. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
  336. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
  337. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_ENDTFD (0x00400000)
  338. #define FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_IFTFD (0x00800000)
  339. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  340. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
  341. #define FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  342. #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_EMPTY (0x00000000)
  343. #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_WAIT (0x00002000)
  344. #define FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00000003)
  345. #define FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM (20)
  346. #define FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX (12)
  347. /**
  348. * Tx Shared Status Registers (TSSR)
  349. *
  350. * After stopping Tx DMA channel (writing 0 to
  351. * FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
  352. * FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
  353. * (channel's buffers empty | no pending requests).
  354. *
  355. * Bit fields:
  356. * 31-24: 1 = Channel buffers empty (channel 7:0)
  357. * 23-16: 1 = No pending requests (channel 7:0)
  358. */
  359. #define FH_TSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xEA0)
  360. #define FH_TSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xEC0)
  361. #define FH_TSSR_TX_STATUS_REG (FH_TSSR_LOWER_BOUND + 0x010)
  362. /**
  363. * Bit fields for TSSR(Tx Shared Status & Control) error status register:
  364. * 31: Indicates an address error when accessed to internal memory
  365. * uCode/driver must write "1" in order to clear this flag
  366. * 30: Indicates that Host did not send the expected number of dwords to FH
  367. * uCode/driver must write "1" in order to clear this flag
  368. * 16-9:Each status bit is for one channel. Indicates that an (Error) ActDMA
  369. * command was received from the scheduler while the TRB was already full
  370. * with previous command
  371. * uCode/driver must write "1" in order to clear this flag
  372. * 7-0: Each status bit indicates a channel's TxCredit error. When an error
  373. * bit is set, it indicates that the FH has received a full indication
  374. * from the RTC TxFIFO and the current value of the TxCredit counter was
  375. * not equal to zero. This mean that the credit mechanism was not
  376. * synchronized to the TxFIFO status
  377. * uCode/driver must write "1" in order to clear this flag
  378. */
  379. #define FH_TSSR_TX_ERROR_REG (FH_TSSR_LOWER_BOUND + 0x018)
  380. #define FH_TSSR_TX_MSG_CONFIG_REG (FH_TSSR_LOWER_BOUND + 0x008)
  381. #define FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) ((1 << (_chnl)) << 16)
  382. /* Tx service channels */
  383. #define FH_SRVC_CHNL (9)
  384. #define FH_SRVC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9C8)
  385. #define FH_SRVC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
  386. #define FH_SRVC_CHNL_SRAM_ADDR_REG(_chnl) \
  387. (FH_SRVC_LOWER_BOUND + ((_chnl) - 9) * 0x4)
  388. #define FH_TX_CHICKEN_BITS_REG (FH_MEM_LOWER_BOUND + 0xE98)
  389. #define FH_TX_TRB_REG(_chan) (FH_MEM_LOWER_BOUND + 0x958 + (_chan) * 4)
  390. /* Instruct FH to increment the retry count of a packet when
  391. * it is brought from the memory to TX-FIFO
  392. */
  393. #define FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN (0x00000002)
  394. #define RX_QUEUE_SIZE 256
  395. #define RX_QUEUE_MASK 255
  396. #define RX_QUEUE_SIZE_LOG 8
  397. /**
  398. * struct iwl_rb_status - reserve buffer status
  399. * host memory mapped FH registers
  400. * @closed_rb_num [0:11] - Indicates the index of the RB which was closed
  401. * @closed_fr_num [0:11] - Indicates the index of the RX Frame which was closed
  402. * @finished_rb_num [0:11] - Indicates the index of the current RB
  403. * in which the last frame was written to
  404. * @finished_fr_num [0:11] - Indicates the index of the RX Frame
  405. * which was transferred
  406. */
  407. struct iwl_rb_status {
  408. __le16 closed_rb_num;
  409. __le16 closed_fr_num;
  410. __le16 finished_rb_num;
  411. __le16 finished_fr_nam;
  412. __le32 __unused;
  413. } __packed;
  414. #define TFD_QUEUE_SIZE_MAX (256)
  415. #define TFD_QUEUE_SIZE_BC_DUP (64)
  416. #define TFD_QUEUE_BC_SIZE (TFD_QUEUE_SIZE_MAX + TFD_QUEUE_SIZE_BC_DUP)
  417. #define IWL_TX_DMA_MASK DMA_BIT_MASK(36)
  418. #define IWL_NUM_OF_TBS 20
  419. static inline u8 iwl_get_dma_hi_addr(dma_addr_t addr)
  420. {
  421. return (sizeof(addr) > sizeof(u32) ? (addr >> 16) >> 16 : 0) & 0xF;
  422. }
  423. /**
  424. * struct iwl_tfd_tb transmit buffer descriptor within transmit frame descriptor
  425. *
  426. * This structure contains dma address and length of transmission address
  427. *
  428. * @lo: low [31:0] portion of the dma address of TX buffer
  429. * every even is unaligned on 16 bit boundary
  430. * @hi_n_len 0-3 [35:32] portion of dma
  431. * 4-15 length of the tx buffer
  432. */
  433. struct iwl_tfd_tb {
  434. __le32 lo;
  435. __le16 hi_n_len;
  436. } __packed;
  437. /**
  438. * struct iwl_tfd
  439. *
  440. * Transmit Frame Descriptor (TFD)
  441. *
  442. * @ __reserved1[3] reserved
  443. * @ num_tbs 0-4 number of active tbs
  444. * 5 reserved
  445. * 6-7 padding (not used)
  446. * @ tbs[20] transmit frame buffer descriptors
  447. * @ __pad padding
  448. *
  449. * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
  450. * Both driver and device share these circular buffers, each of which must be
  451. * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes
  452. *
  453. * Driver must indicate the physical address of the base of each
  454. * circular buffer via the FH_MEM_CBBC_QUEUE registers.
  455. *
  456. * Each TFD contains pointer/size information for up to 20 data buffers
  457. * in host DRAM. These buffers collectively contain the (one) frame described
  458. * by the TFD. Each buffer must be a single contiguous block of memory within
  459. * itself, but buffers may be scattered in host DRAM. Each buffer has max size
  460. * of (4K - 4). The concatenates all of a TFD's buffers into a single
  461. * Tx frame, up to 8 KBytes in size.
  462. *
  463. * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
  464. */
  465. struct iwl_tfd {
  466. u8 __reserved1[3];
  467. u8 num_tbs;
  468. struct iwl_tfd_tb tbs[IWL_NUM_OF_TBS];
  469. __le32 __pad;
  470. } __packed;
  471. /* Keep Warm Size */
  472. #define IWL_KW_SIZE 0x1000 /* 4k */
  473. /* Fixed (non-configurable) rx data from phy */
  474. /**
  475. * struct iwlagn_schedq_bc_tbl scheduler byte count table
  476. * base physical address provided by SCD_DRAM_BASE_ADDR
  477. * @tfd_offset 0-12 - tx command byte count
  478. * 12-16 - station index
  479. */
  480. struct iwlagn_scd_bc_tbl {
  481. __le16 tfd_offset[TFD_QUEUE_BC_SIZE];
  482. } __packed;
  483. #endif /* !__iwl_fh_h__ */