iwl-prph.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  9. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of version 2 of the GNU General Public License as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  23. * USA
  24. *
  25. * The full GNU General Public License is included in this distribution
  26. * in the file called COPYING.
  27. *
  28. * Contact Information:
  29. * Intel Linux Wireless <ilw@linux.intel.com>
  30. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  31. *
  32. * BSD LICENSE
  33. *
  34. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  35. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  36. * All rights reserved.
  37. *
  38. * Redistribution and use in source and binary forms, with or without
  39. * modification, are permitted provided that the following conditions
  40. * are met:
  41. *
  42. * * Redistributions of source code must retain the above copyright
  43. * notice, this list of conditions and the following disclaimer.
  44. * * Redistributions in binary form must reproduce the above copyright
  45. * notice, this list of conditions and the following disclaimer in
  46. * the documentation and/or other materials provided with the
  47. * distribution.
  48. * * Neither the name Intel Corporation nor the names of its
  49. * contributors may be used to endorse or promote products derived
  50. * from this software without specific prior written permission.
  51. *
  52. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  53. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  54. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  55. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  56. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  57. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  58. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  59. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  60. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  61. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  62. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  63. *****************************************************************************/
  64. #ifndef __iwl_prph_h__
  65. #define __iwl_prph_h__
  66. /*
  67. * Registers in this file are internal, not PCI bus memory mapped.
  68. * Driver accesses these via HBUS_TARG_PRPH_* registers.
  69. */
  70. #define PRPH_BASE (0x00000)
  71. #define PRPH_END (0xFFFFF)
  72. /* APMG (power management) constants */
  73. #define APMG_BASE (PRPH_BASE + 0x3000)
  74. #define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000)
  75. #define APMG_CLK_EN_REG (APMG_BASE + 0x0004)
  76. #define APMG_CLK_DIS_REG (APMG_BASE + 0x0008)
  77. #define APMG_PS_CTRL_REG (APMG_BASE + 0x000c)
  78. #define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010)
  79. #define APMG_RFKILL_REG (APMG_BASE + 0x0014)
  80. #define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c)
  81. #define APMG_RTC_INT_MSK_REG (APMG_BASE + 0x0020)
  82. #define APMG_DIGITAL_SVR_REG (APMG_BASE + 0x0058)
  83. #define APMG_ANALOG_SVR_REG (APMG_BASE + 0x006C)
  84. #define APMS_CLK_VAL_MRB_FUNC_MODE (0x00000001)
  85. #define APMG_CLK_VAL_DMA_CLK_RQT (0x00000200)
  86. #define APMG_CLK_VAL_BSM_CLK_RQT (0x00000800)
  87. #define APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS (0x00400000)
  88. #define APMG_PS_CTRL_VAL_RESET_REQ (0x04000000)
  89. #define APMG_PS_CTRL_MSK_PWR_SRC (0x03000000)
  90. #define APMG_PS_CTRL_VAL_PWR_SRC_VMAIN (0x00000000)
  91. #define APMG_PS_CTRL_VAL_PWR_SRC_VAUX (0x02000000)
  92. #define APMG_SVR_VOLTAGE_CONFIG_BIT_MSK (0x000001E0) /* bit 8:5 */
  93. #define APMG_SVR_DIGITAL_VOLTAGE_1_32 (0x00000060)
  94. #define APMG_PCIDEV_STT_VAL_PERSIST_DIS (0x00000200)
  95. #define APMG_PCIDEV_STT_VAL_L1_ACT_DIS (0x00000800)
  96. #define APMG_PCIDEV_STT_VAL_WAKE_ME (0x00004000)
  97. #define APMG_RTC_INT_STT_RFKILL (0x10000000)
  98. /* Device system time */
  99. #define DEVICE_SYSTEM_TIME_REG 0xA0206C
  100. /* Device NMI register */
  101. #define DEVICE_SET_NMI_REG 0x00a01c30
  102. #define DEVICE_SET_NMI_VAL_HW BIT(0)
  103. #define DEVICE_SET_NMI_VAL_DRV BIT(7)
  104. #define DEVICE_SET_NMI_8000_REG 0x00a01c24
  105. #define DEVICE_SET_NMI_8000_VAL 0x1000000
  106. /* Shared registers (0x0..0x3ff, via target indirect or periphery */
  107. #define SHR_BASE 0x00a10000
  108. /* Shared GP1 register */
  109. #define SHR_APMG_GP1_REG 0x01dc
  110. #define SHR_APMG_GP1_REG_PRPH (SHR_BASE + SHR_APMG_GP1_REG)
  111. #define SHR_APMG_GP1_WF_XTAL_LP_EN 0x00000004
  112. #define SHR_APMG_GP1_CHICKEN_BIT_SELECT 0x80000000
  113. /* Shared DL_CFG register */
  114. #define SHR_APMG_DL_CFG_REG 0x01c4
  115. #define SHR_APMG_DL_CFG_REG_PRPH (SHR_BASE + SHR_APMG_DL_CFG_REG)
  116. #define SHR_APMG_DL_CFG_RTCS_CLK_SELECTOR_MSK 0x000000c0
  117. #define SHR_APMG_DL_CFG_RTCS_CLK_INTERNAL_XTAL 0x00000080
  118. #define SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP 0x00000100
  119. /* Shared APMG_XTAL_CFG register */
  120. #define SHR_APMG_XTAL_CFG_REG 0x1c0
  121. #define SHR_APMG_XTAL_CFG_XTAL_ON_REQ 0x80000000
  122. /*
  123. * Device reset for family 8000
  124. * write to bit 24 in order to reset the CPU
  125. */
  126. #define RELEASE_CPU_RESET (0x300C)
  127. #define RELEASE_CPU_RESET_BIT BIT(24)
  128. /*****************************************************************************
  129. * 7000/3000 series SHR DTS addresses *
  130. *****************************************************************************/
  131. #define SHR_MISC_WFM_DTS_EN (0x00a10024)
  132. #define DTSC_CFG_MODE (0x00a10604)
  133. #define DTSC_VREF_AVG (0x00a10648)
  134. #define DTSC_VREF5_AVG (0x00a1064c)
  135. #define DTSC_CFG_MODE_PERIODIC (0x2)
  136. #define DTSC_PTAT_AVG (0x00a10650)
  137. /**
  138. * Tx Scheduler
  139. *
  140. * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
  141. * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
  142. * host DRAM. It steers each frame's Tx command (which contains the frame
  143. * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
  144. * device. A queue maps to only one (selectable by driver) Tx DMA channel,
  145. * but one DMA channel may take input from several queues.
  146. *
  147. * Tx DMA FIFOs have dedicated purposes.
  148. *
  149. * For 5000 series and up, they are used differently
  150. * (cf. iwl5000_default_queue_to_tx_fifo in iwl-5000.c):
  151. *
  152. * 0 -- EDCA BK (background) frames, lowest priority
  153. * 1 -- EDCA BE (best effort) frames, normal priority
  154. * 2 -- EDCA VI (video) frames, higher priority
  155. * 3 -- EDCA VO (voice) and management frames, highest priority
  156. * 4 -- unused
  157. * 5 -- unused
  158. * 6 -- unused
  159. * 7 -- Commands
  160. *
  161. * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
  162. * In addition, driver can map the remaining queues to Tx DMA/FIFO
  163. * channels 0-3 to support 11n aggregation via EDCA DMA channels.
  164. *
  165. * The driver sets up each queue to work in one of two modes:
  166. *
  167. * 1) Scheduler-Ack, in which the scheduler automatically supports a
  168. * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
  169. * contains TFDs for a unique combination of Recipient Address (RA)
  170. * and Traffic Identifier (TID), that is, traffic of a given
  171. * Quality-Of-Service (QOS) priority, destined for a single station.
  172. *
  173. * In scheduler-ack mode, the scheduler keeps track of the Tx status of
  174. * each frame within the BA window, including whether it's been transmitted,
  175. * and whether it's been acknowledged by the receiving station. The device
  176. * automatically processes block-acks received from the receiving STA,
  177. * and reschedules un-acked frames to be retransmitted (successful
  178. * Tx completion may end up being out-of-order).
  179. *
  180. * The driver must maintain the queue's Byte Count table in host DRAM
  181. * for this mode.
  182. * This mode does not support fragmentation.
  183. *
  184. * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
  185. * The device may automatically retry Tx, but will retry only one frame
  186. * at a time, until receiving ACK from receiving station, or reaching
  187. * retry limit and giving up.
  188. *
  189. * The command queue (#4/#9) must use this mode!
  190. * This mode does not require use of the Byte Count table in host DRAM.
  191. *
  192. * Driver controls scheduler operation via 3 means:
  193. * 1) Scheduler registers
  194. * 2) Shared scheduler data base in internal SRAM
  195. * 3) Shared data in host DRAM
  196. *
  197. * Initialization:
  198. *
  199. * When loading, driver should allocate memory for:
  200. * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
  201. * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
  202. * (1024 bytes for each queue).
  203. *
  204. * After receiving "Alive" response from uCode, driver must initialize
  205. * the scheduler (especially for queue #4/#9, the command queue, otherwise
  206. * the driver can't issue commands!):
  207. */
  208. #define SCD_MEM_LOWER_BOUND (0x0000)
  209. /**
  210. * Max Tx window size is the max number of contiguous TFDs that the scheduler
  211. * can keep track of at one time when creating block-ack chains of frames.
  212. * Note that "64" matches the number of ack bits in a block-ack packet.
  213. */
  214. #define SCD_WIN_SIZE 64
  215. #define SCD_FRAME_LIMIT 64
  216. #define SCD_TXFIFO_POS_TID (0)
  217. #define SCD_TXFIFO_POS_RA (4)
  218. #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
  219. /* agn SCD */
  220. #define SCD_QUEUE_STTS_REG_POS_TXF (0)
  221. #define SCD_QUEUE_STTS_REG_POS_ACTIVE (3)
  222. #define SCD_QUEUE_STTS_REG_POS_WSL (4)
  223. #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (19)
  224. #define SCD_QUEUE_STTS_REG_MSK (0x017F0000)
  225. #define SCD_QUEUE_CTX_REG1_CREDIT_POS (8)
  226. #define SCD_QUEUE_CTX_REG1_CREDIT_MSK (0x00FFFF00)
  227. #define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS (24)
  228. #define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK (0xFF000000)
  229. #define SCD_QUEUE_CTX_REG2_WIN_SIZE_POS (0)
  230. #define SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK (0x0000007F)
  231. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
  232. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
  233. #define SCD_GP_CTRL_ENABLE_31_QUEUES BIT(0)
  234. #define SCD_GP_CTRL_AUTO_ACTIVE_MODE BIT(18)
  235. /* Context Data */
  236. #define SCD_CONTEXT_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x600)
  237. #define SCD_CONTEXT_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
  238. /* Tx status */
  239. #define SCD_TX_STTS_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
  240. #define SCD_TX_STTS_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
  241. /* Translation Data */
  242. #define SCD_TRANS_TBL_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
  243. #define SCD_TRANS_TBL_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x808)
  244. #define SCD_CONTEXT_QUEUE_OFFSET(x)\
  245. (SCD_CONTEXT_MEM_LOWER_BOUND + ((x) * 8))
  246. #define SCD_TX_STTS_QUEUE_OFFSET(x)\
  247. (SCD_TX_STTS_MEM_LOWER_BOUND + ((x) * 16))
  248. #define SCD_TRANS_TBL_OFFSET_QUEUE(x) \
  249. ((SCD_TRANS_TBL_MEM_LOWER_BOUND + ((x) * 2)) & 0xfffc)
  250. #define SCD_BASE (PRPH_BASE + 0xa02c00)
  251. #define SCD_SRAM_BASE_ADDR (SCD_BASE + 0x0)
  252. #define SCD_DRAM_BASE_ADDR (SCD_BASE + 0x8)
  253. #define SCD_AIT (SCD_BASE + 0x0c)
  254. #define SCD_TXFACT (SCD_BASE + 0x10)
  255. #define SCD_ACTIVE (SCD_BASE + 0x14)
  256. #define SCD_QUEUECHAIN_SEL (SCD_BASE + 0xe8)
  257. #define SCD_CHAINEXT_EN (SCD_BASE + 0x244)
  258. #define SCD_AGGR_SEL (SCD_BASE + 0x248)
  259. #define SCD_INTERRUPT_MASK (SCD_BASE + 0x108)
  260. #define SCD_GP_CTRL (SCD_BASE + 0x1a8)
  261. #define SCD_EN_CTRL (SCD_BASE + 0x254)
  262. /*********************** END TX SCHEDULER *************************************/
  263. /* tcp checksum offload */
  264. #define RX_EN_CSUM (0x00a00d88)
  265. /* Oscillator clock */
  266. #define OSC_CLK (0xa04068)
  267. #define OSC_CLK_FORCE_CONTROL (0x8)
  268. #define FH_UCODE_LOAD_STATUS (0x1AF0)
  269. #define CSR_UCODE_LOAD_STATUS_ADDR (0x1E70)
  270. enum secure_load_status_reg {
  271. LMPM_CPU_UCODE_LOADING_STARTED = 0x00000001,
  272. LMPM_CPU_HDRS_LOADING_COMPLETED = 0x00000003,
  273. LMPM_CPU_UCODE_LOADING_COMPLETED = 0x00000007,
  274. LMPM_CPU_STATUS_NUM_OF_LAST_COMPLETED = 0x000000F8,
  275. LMPM_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK = 0x0000FF00,
  276. };
  277. #define LMPM_SECURE_INSPECTOR_CODE_ADDR (0x1E38)
  278. #define LMPM_SECURE_INSPECTOR_DATA_ADDR (0x1E3C)
  279. #define LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR (0x1E78)
  280. #define LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR (0x1E7C)
  281. #define LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE (0x400000)
  282. #define LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE (0x402000)
  283. #define LMPM_SECURE_CPU1_HDR_MEM_SPACE (0x420000)
  284. #define LMPM_SECURE_CPU2_HDR_MEM_SPACE (0x420400)
  285. /* Rx FIFO */
  286. #define RXF_SIZE_ADDR (0xa00c88)
  287. #define RXF_RD_D_SPACE (0xa00c40)
  288. #define RXF_RD_WR_PTR (0xa00c50)
  289. #define RXF_RD_RD_PTR (0xa00c54)
  290. #define RXF_RD_FENCE_PTR (0xa00c4c)
  291. #define RXF_SET_FENCE_MODE (0xa00c14)
  292. #define RXF_LD_WR2FENCE (0xa00c1c)
  293. #define RXF_FIFO_RD_FENCE_INC (0xa00c68)
  294. #define RXF_SIZE_BYTE_CND_POS (7)
  295. #define RXF_SIZE_BYTE_CNT_MSK (0x3ff << RXF_SIZE_BYTE_CND_POS)
  296. #define RXF_DIFF_FROM_PREV (0x200)
  297. #define RXF_LD_FENCE_OFFSET_ADDR (0xa00c10)
  298. #define RXF_FIFO_RD_FENCE_ADDR (0xa00c0c)
  299. /* Tx FIFO */
  300. #define TXF_FIFO_ITEM_CNT (0xa00438)
  301. #define TXF_WR_PTR (0xa00414)
  302. #define TXF_RD_PTR (0xa00410)
  303. #define TXF_FENCE_PTR (0xa00418)
  304. #define TXF_LOCK_FENCE (0xa00424)
  305. #define TXF_LARC_NUM (0xa0043c)
  306. #define TXF_READ_MODIFY_DATA (0xa00448)
  307. #define TXF_READ_MODIFY_ADDR (0xa0044c)
  308. /* FW monitor */
  309. #define MON_BUFF_SAMPLE_CTL (0xa03c00)
  310. #define MON_BUFF_BASE_ADDR (0xa03c3c)
  311. #define MON_BUFF_END_ADDR (0xa03c40)
  312. #define MON_BUFF_WRPTR (0xa03c44)
  313. #define MON_BUFF_CYCLE_CNT (0xa03c48)
  314. #define MON_DMARB_RD_CTL_ADDR (0xa03c60)
  315. #define MON_DMARB_RD_DATA_ADDR (0xa03c5c)
  316. #define DBGC_IN_SAMPLE (0xa03c00)
  317. /* enable the ID buf for read */
  318. #define WFPM_PS_CTL_CLR 0xA0300C
  319. #define WFMP_MAC_ADDR_0 0xA03080
  320. #define WFMP_MAC_ADDR_1 0xA03084
  321. #define LMPM_PMG_EN 0xA01CEC
  322. #define RADIO_REG_SYS_MANUAL_DFT_0 0xAD4078
  323. #define RFIC_REG_RD 0xAD0470
  324. #define WFPM_CTRL_REG 0xA03030
  325. enum {
  326. ENABLE_WFPM = BIT(31),
  327. WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK = 0x80000000,
  328. };
  329. #define AUX_MISC_REG 0xA200B0
  330. enum {
  331. HW_STEP_LOCATION_BITS = 24,
  332. };
  333. #define AUX_MISC_MASTER1_EN 0xA20818
  334. enum aux_misc_master1_en {
  335. AUX_MISC_MASTER1_EN_SBE_MSK = 0x1,
  336. };
  337. #define AUX_MISC_MASTER1_SMPHR_STATUS 0xA20800
  338. #define RSA_ENABLE 0xA24B08
  339. #define PREG_AUX_BUS_WPROT_0 0xA04CC0
  340. #define SB_CPU_1_STATUS 0xA01E30
  341. #define SB_CPU_2_STATUS 0xA01E34
  342. /* FW chicken bits */
  343. #define LMPM_CHICK 0xA01FF8
  344. enum {
  345. LMPM_CHICK_EXTENDED_ADDR_SPACE = BIT(0),
  346. };
  347. /* FW chicken bits */
  348. #define LMPM_PAGE_PASS_NOTIF 0xA03824
  349. enum {
  350. LMPM_PAGE_PASS_NOTIF_POS = BIT(20),
  351. };
  352. #endif /* __iwl_prph_h__ */