hw.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../cam.h"
  33. #include "../ps.h"
  34. #include "../usb.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "../rtl8192c/phy_common.h"
  39. #include "mac.h"
  40. #include "dm.h"
  41. #include "../rtl8192c/dm_common.h"
  42. #include "../rtl8192c/fw_common.h"
  43. #include "hw.h"
  44. #include "../rtl8192ce/hw.h"
  45. #include "trx.h"
  46. #include "led.h"
  47. #include "table.h"
  48. static void _rtl92cu_phy_param_tab_init(struct ieee80211_hw *hw)
  49. {
  50. struct rtl_priv *rtlpriv = rtl_priv(hw);
  51. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  52. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  53. rtlphy->hwparam_tables[MAC_REG].length = RTL8192CUMAC_2T_ARRAYLENGTH;
  54. rtlphy->hwparam_tables[MAC_REG].pdata = RTL8192CUMAC_2T_ARRAY;
  55. if (IS_HIGHT_PA(rtlefuse->board_type)) {
  56. rtlphy->hwparam_tables[PHY_REG_PG].length =
  57. RTL8192CUPHY_REG_Array_PG_HPLength;
  58. rtlphy->hwparam_tables[PHY_REG_PG].pdata =
  59. RTL8192CUPHY_REG_Array_PG_HP;
  60. } else {
  61. rtlphy->hwparam_tables[PHY_REG_PG].length =
  62. RTL8192CUPHY_REG_ARRAY_PGLENGTH;
  63. rtlphy->hwparam_tables[PHY_REG_PG].pdata =
  64. RTL8192CUPHY_REG_ARRAY_PG;
  65. }
  66. /* 2T */
  67. rtlphy->hwparam_tables[PHY_REG_2T].length =
  68. RTL8192CUPHY_REG_2TARRAY_LENGTH;
  69. rtlphy->hwparam_tables[PHY_REG_2T].pdata =
  70. RTL8192CUPHY_REG_2TARRAY;
  71. rtlphy->hwparam_tables[RADIOA_2T].length =
  72. RTL8192CURADIOA_2TARRAYLENGTH;
  73. rtlphy->hwparam_tables[RADIOA_2T].pdata =
  74. RTL8192CURADIOA_2TARRAY;
  75. rtlphy->hwparam_tables[RADIOB_2T].length =
  76. RTL8192CURADIOB_2TARRAYLENGTH;
  77. rtlphy->hwparam_tables[RADIOB_2T].pdata =
  78. RTL8192CU_RADIOB_2TARRAY;
  79. rtlphy->hwparam_tables[AGCTAB_2T].length =
  80. RTL8192CUAGCTAB_2TARRAYLENGTH;
  81. rtlphy->hwparam_tables[AGCTAB_2T].pdata =
  82. RTL8192CUAGCTAB_2TARRAY;
  83. /* 1T */
  84. if (IS_HIGHT_PA(rtlefuse->board_type)) {
  85. rtlphy->hwparam_tables[PHY_REG_1T].length =
  86. RTL8192CUPHY_REG_1T_HPArrayLength;
  87. rtlphy->hwparam_tables[PHY_REG_1T].pdata =
  88. RTL8192CUPHY_REG_1T_HPArray;
  89. rtlphy->hwparam_tables[RADIOA_1T].length =
  90. RTL8192CURadioA_1T_HPArrayLength;
  91. rtlphy->hwparam_tables[RADIOA_1T].pdata =
  92. RTL8192CURadioA_1T_HPArray;
  93. rtlphy->hwparam_tables[RADIOB_1T].length =
  94. RTL8192CURADIOB_1TARRAYLENGTH;
  95. rtlphy->hwparam_tables[RADIOB_1T].pdata =
  96. RTL8192CU_RADIOB_1TARRAY;
  97. rtlphy->hwparam_tables[AGCTAB_1T].length =
  98. RTL8192CUAGCTAB_1T_HPArrayLength;
  99. rtlphy->hwparam_tables[AGCTAB_1T].pdata =
  100. Rtl8192CUAGCTAB_1T_HPArray;
  101. } else {
  102. rtlphy->hwparam_tables[PHY_REG_1T].length =
  103. RTL8192CUPHY_REG_1TARRAY_LENGTH;
  104. rtlphy->hwparam_tables[PHY_REG_1T].pdata =
  105. RTL8192CUPHY_REG_1TARRAY;
  106. rtlphy->hwparam_tables[RADIOA_1T].length =
  107. RTL8192CURADIOA_1TARRAYLENGTH;
  108. rtlphy->hwparam_tables[RADIOA_1T].pdata =
  109. RTL8192CU_RADIOA_1TARRAY;
  110. rtlphy->hwparam_tables[RADIOB_1T].length =
  111. RTL8192CURADIOB_1TARRAYLENGTH;
  112. rtlphy->hwparam_tables[RADIOB_1T].pdata =
  113. RTL8192CU_RADIOB_1TARRAY;
  114. rtlphy->hwparam_tables[AGCTAB_1T].length =
  115. RTL8192CUAGCTAB_1TARRAYLENGTH;
  116. rtlphy->hwparam_tables[AGCTAB_1T].pdata =
  117. RTL8192CUAGCTAB_1TARRAY;
  118. }
  119. }
  120. static void _rtl92cu_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  121. bool autoload_fail,
  122. u8 *hwinfo)
  123. {
  124. struct rtl_priv *rtlpriv = rtl_priv(hw);
  125. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  126. u8 rf_path, index, tempval;
  127. u16 i;
  128. for (rf_path = 0; rf_path < 2; rf_path++) {
  129. for (i = 0; i < 3; i++) {
  130. if (!autoload_fail) {
  131. rtlefuse->
  132. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  133. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  134. rtlefuse->
  135. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  136. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  137. i];
  138. } else {
  139. rtlefuse->
  140. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  141. EEPROM_DEFAULT_TXPOWERLEVEL;
  142. rtlefuse->
  143. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  144. EEPROM_DEFAULT_TXPOWERLEVEL;
  145. }
  146. }
  147. }
  148. for (i = 0; i < 3; i++) {
  149. if (!autoload_fail)
  150. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  151. else
  152. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  153. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  154. (tempval & 0xf);
  155. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  156. ((tempval & 0xf0) >> 4);
  157. }
  158. for (rf_path = 0; rf_path < 2; rf_path++)
  159. for (i = 0; i < 3; i++)
  160. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  161. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
  162. rf_path, i,
  163. rtlefuse->
  164. eeprom_chnlarea_txpwr_cck[rf_path][i]);
  165. for (rf_path = 0; rf_path < 2; rf_path++)
  166. for (i = 0; i < 3; i++)
  167. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  168. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  169. rf_path, i,
  170. rtlefuse->
  171. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
  172. for (rf_path = 0; rf_path < 2; rf_path++)
  173. for (i = 0; i < 3; i++)
  174. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  175. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  176. rf_path, i,
  177. rtlefuse->
  178. eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
  179. for (rf_path = 0; rf_path < 2; rf_path++) {
  180. for (i = 0; i < 14; i++) {
  181. index = rtl92c_get_chnl_group((u8)i);
  182. rtlefuse->txpwrlevel_cck[rf_path][i] =
  183. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  184. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  185. rtlefuse->
  186. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  187. if ((rtlefuse->
  188. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  189. rtlefuse->
  190. eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
  191. > 0) {
  192. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  193. rtlefuse->
  194. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  195. [index] - rtlefuse->
  196. eprom_chnl_txpwr_ht40_2sdf[rf_path]
  197. [index];
  198. } else {
  199. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  200. }
  201. }
  202. for (i = 0; i < 14; i++) {
  203. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  204. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n", rf_path, i,
  205. rtlefuse->txpwrlevel_cck[rf_path][i],
  206. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  207. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  208. }
  209. }
  210. for (i = 0; i < 3; i++) {
  211. if (!autoload_fail) {
  212. rtlefuse->eeprom_pwrlimit_ht40[i] =
  213. hwinfo[EEPROM_TXPWR_GROUP + i];
  214. rtlefuse->eeprom_pwrlimit_ht20[i] =
  215. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  216. } else {
  217. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  218. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  219. }
  220. }
  221. for (rf_path = 0; rf_path < 2; rf_path++) {
  222. for (i = 0; i < 14; i++) {
  223. index = rtl92c_get_chnl_group((u8)i);
  224. if (rf_path == RF90_PATH_A) {
  225. rtlefuse->pwrgroup_ht20[rf_path][i] =
  226. (rtlefuse->eeprom_pwrlimit_ht20[index]
  227. & 0xf);
  228. rtlefuse->pwrgroup_ht40[rf_path][i] =
  229. (rtlefuse->eeprom_pwrlimit_ht40[index]
  230. & 0xf);
  231. } else if (rf_path == RF90_PATH_B) {
  232. rtlefuse->pwrgroup_ht20[rf_path][i] =
  233. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  234. & 0xf0) >> 4);
  235. rtlefuse->pwrgroup_ht40[rf_path][i] =
  236. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  237. & 0xf0) >> 4);
  238. }
  239. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  240. "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  241. rf_path, i,
  242. rtlefuse->pwrgroup_ht20[rf_path][i]);
  243. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  244. "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  245. rf_path, i,
  246. rtlefuse->pwrgroup_ht40[rf_path][i]);
  247. }
  248. }
  249. for (i = 0; i < 14; i++) {
  250. index = rtl92c_get_chnl_group((u8)i);
  251. if (!autoload_fail)
  252. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  253. else
  254. tempval = EEPROM_DEFAULT_HT20_DIFF;
  255. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  256. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  257. ((tempval >> 4) & 0xF);
  258. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  259. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  260. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  261. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  262. index = rtl92c_get_chnl_group((u8)i);
  263. if (!autoload_fail)
  264. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  265. else
  266. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  267. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  268. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  269. ((tempval >> 4) & 0xF);
  270. }
  271. rtlefuse->legacy_ht_txpowerdiff =
  272. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  273. for (i = 0; i < 14; i++)
  274. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  275. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
  276. i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  277. for (i = 0; i < 14; i++)
  278. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  279. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
  280. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  281. for (i = 0; i < 14; i++)
  282. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  283. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
  284. i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  285. for (i = 0; i < 14; i++)
  286. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  287. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
  288. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  289. if (!autoload_fail)
  290. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  291. else
  292. rtlefuse->eeprom_regulatory = 0;
  293. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  294. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  295. if (!autoload_fail) {
  296. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  297. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  298. } else {
  299. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  300. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  301. }
  302. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  303. "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  304. rtlefuse->eeprom_tssi[RF90_PATH_A],
  305. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  306. if (!autoload_fail)
  307. tempval = hwinfo[EEPROM_THERMAL_METER];
  308. else
  309. tempval = EEPROM_DEFAULT_THERMALMETER;
  310. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  311. if (rtlefuse->eeprom_thermalmeter < 0x06 ||
  312. rtlefuse->eeprom_thermalmeter > 0x1c)
  313. rtlefuse->eeprom_thermalmeter = 0x12;
  314. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  315. rtlefuse->apk_thermalmeterignore = true;
  316. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  317. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  318. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  319. }
  320. static void _rtl92cu_read_board_type(struct ieee80211_hw *hw, u8 *contents)
  321. {
  322. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  323. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  324. u8 boardType;
  325. if (IS_NORMAL_CHIP(rtlhal->version)) {
  326. boardType = ((contents[EEPROM_RF_OPT1]) &
  327. BOARD_TYPE_NORMAL_MASK) >> 5; /*bit[7:5]*/
  328. } else {
  329. boardType = contents[EEPROM_RF_OPT4];
  330. boardType &= BOARD_TYPE_TEST_MASK;
  331. }
  332. rtlefuse->board_type = boardType;
  333. if (IS_HIGHT_PA(rtlefuse->board_type))
  334. rtlefuse->external_pa = 1;
  335. pr_info("Board Type %x\n", rtlefuse->board_type);
  336. }
  337. static void _rtl92cu_read_adapter_info(struct ieee80211_hw *hw)
  338. {
  339. struct rtl_priv *rtlpriv = rtl_priv(hw);
  340. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  341. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  342. u16 i, usvalue;
  343. u8 hwinfo[HWSET_MAX_SIZE] = {0};
  344. u16 eeprom_id;
  345. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  346. rtl_efuse_shadow_map_update(hw);
  347. memcpy((void *)hwinfo,
  348. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  349. HWSET_MAX_SIZE);
  350. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  351. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  352. "RTL819X Not boot from eeprom, check it !!\n");
  353. }
  354. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, "MAP",
  355. hwinfo, HWSET_MAX_SIZE);
  356. eeprom_id = le16_to_cpu(*((__le16 *)&hwinfo[0]));
  357. if (eeprom_id != RTL8190_EEPROM_ID) {
  358. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  359. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  360. rtlefuse->autoload_failflag = true;
  361. } else {
  362. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  363. rtlefuse->autoload_failflag = false;
  364. }
  365. if (rtlefuse->autoload_failflag)
  366. return;
  367. for (i = 0; i < 6; i += 2) {
  368. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  369. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  370. }
  371. pr_info("MAC address: %pM\n", rtlefuse->dev_addr);
  372. _rtl92cu_read_txpower_info_from_hwpg(hw,
  373. rtlefuse->autoload_failflag, hwinfo);
  374. rtlefuse->eeprom_vid = le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_VID]);
  375. rtlefuse->eeprom_did = le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_DID]);
  376. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, " VID = 0x%02x PID = 0x%02x\n",
  377. rtlefuse->eeprom_vid, rtlefuse->eeprom_did);
  378. rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
  379. rtlefuse->eeprom_version =
  380. le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_VERSION]);
  381. rtlefuse->txpwr_fromeprom = true;
  382. rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
  383. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "EEPROM Customer ID: 0x%2x\n",
  384. rtlefuse->eeprom_oemid);
  385. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  386. switch (rtlefuse->eeprom_oemid) {
  387. case EEPROM_CID_DEFAULT:
  388. if (rtlefuse->eeprom_did == 0x8176) {
  389. if ((rtlefuse->eeprom_svid == 0x103C &&
  390. rtlefuse->eeprom_smid == 0x1629))
  391. rtlhal->oem_id = RT_CID_819X_HP;
  392. else
  393. rtlhal->oem_id = RT_CID_DEFAULT;
  394. } else {
  395. rtlhal->oem_id = RT_CID_DEFAULT;
  396. }
  397. break;
  398. case EEPROM_CID_TOSHIBA:
  399. rtlhal->oem_id = RT_CID_TOSHIBA;
  400. break;
  401. case EEPROM_CID_QMI:
  402. rtlhal->oem_id = RT_CID_819X_QMI;
  403. break;
  404. case EEPROM_CID_WHQL:
  405. default:
  406. rtlhal->oem_id = RT_CID_DEFAULT;
  407. break;
  408. }
  409. }
  410. _rtl92cu_read_board_type(hw, hwinfo);
  411. }
  412. static void _rtl92cu_hal_customized_behavior(struct ieee80211_hw *hw)
  413. {
  414. struct rtl_priv *rtlpriv = rtl_priv(hw);
  415. struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
  416. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  417. switch (rtlhal->oem_id) {
  418. case RT_CID_819X_HP:
  419. usb_priv->ledctl.led_opendrain = true;
  420. break;
  421. case RT_CID_819X_LENOVO:
  422. case RT_CID_DEFAULT:
  423. case RT_CID_TOSHIBA:
  424. case RT_CID_CCX:
  425. case RT_CID_819X_ACER:
  426. case RT_CID_WHQL:
  427. default:
  428. break;
  429. }
  430. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "RT Customized ID: 0x%02X\n",
  431. rtlhal->oem_id);
  432. }
  433. void rtl92cu_read_eeprom_info(struct ieee80211_hw *hw)
  434. {
  435. struct rtl_priv *rtlpriv = rtl_priv(hw);
  436. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  437. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  438. u8 tmp_u1b;
  439. if (!IS_NORMAL_CHIP(rtlhal->version))
  440. return;
  441. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  442. rtlefuse->epromtype = (tmp_u1b & BOOT_FROM_EEPROM) ?
  443. EEPROM_93C46 : EEPROM_BOOT_EFUSE;
  444. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from %s\n",
  445. tmp_u1b & BOOT_FROM_EEPROM ? "EERROM" : "EFUSE");
  446. rtlefuse->autoload_failflag = (tmp_u1b & EEPROM_EN) ? false : true;
  447. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload %s\n",
  448. tmp_u1b & EEPROM_EN ? "OK!!" : "ERR!!");
  449. _rtl92cu_read_adapter_info(hw);
  450. _rtl92cu_hal_customized_behavior(hw);
  451. return;
  452. }
  453. static int _rtl92cu_init_power_on(struct ieee80211_hw *hw)
  454. {
  455. struct rtl_priv *rtlpriv = rtl_priv(hw);
  456. int status = 0;
  457. u16 value16;
  458. u8 value8;
  459. /* polling autoload done. */
  460. u32 pollingCount = 0;
  461. do {
  462. if (rtl_read_byte(rtlpriv, REG_APS_FSMCO) & PFM_ALDN) {
  463. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  464. "Autoload Done!\n");
  465. break;
  466. }
  467. if (pollingCount++ > 100) {
  468. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  469. "Failed to polling REG_APS_FSMCO[PFM_ALDN] done!\n");
  470. return -ENODEV;
  471. }
  472. } while (true);
  473. /* 0. RSV_CTRL 0x1C[7:0] = 0 unlock ISO/CLK/Power control register */
  474. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  475. /* Power on when re-enter from IPS/Radio off/card disable */
  476. /* enable SPS into PWM mode */
  477. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  478. udelay(100);
  479. value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
  480. if (0 == (value8 & LDV12_EN)) {
  481. value8 |= LDV12_EN;
  482. rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
  483. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  484. " power-on :REG_LDOV12D_CTRL Reg0x21:0x%02x\n",
  485. value8);
  486. udelay(100);
  487. value8 = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL);
  488. value8 &= ~ISO_MD2PP;
  489. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, value8);
  490. }
  491. /* auto enable WLAN */
  492. pollingCount = 0;
  493. value16 = rtl_read_word(rtlpriv, REG_APS_FSMCO);
  494. value16 |= APFM_ONMAC;
  495. rtl_write_word(rtlpriv, REG_APS_FSMCO, value16);
  496. do {
  497. if (!(rtl_read_word(rtlpriv, REG_APS_FSMCO) & APFM_ONMAC)) {
  498. pr_info("MAC auto ON okay!\n");
  499. break;
  500. }
  501. if (pollingCount++ > 1000) {
  502. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  503. "Failed to polling REG_APS_FSMCO[APFM_ONMAC] done!\n");
  504. return -ENODEV;
  505. }
  506. } while (true);
  507. /* Enable Radio ,GPIO ,and LED function */
  508. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x0812);
  509. /* release RF digital isolation */
  510. value16 = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
  511. value16 &= ~ISO_DIOR;
  512. rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, value16);
  513. /* Reconsider when to do this operation after asking HWSD. */
  514. pollingCount = 0;
  515. rtl_write_byte(rtlpriv, REG_APSD_CTRL, (rtl_read_byte(rtlpriv,
  516. REG_APSD_CTRL) & ~BIT(6)));
  517. do {
  518. pollingCount++;
  519. } while ((pollingCount < 200) &&
  520. (rtl_read_byte(rtlpriv, REG_APSD_CTRL) & BIT(7)));
  521. /* Enable MAC DMA/WMAC/SCHEDULE/SEC block */
  522. value16 = rtl_read_word(rtlpriv, REG_CR);
  523. value16 |= (HCI_TXDMA_EN | HCI_RXDMA_EN | TXDMA_EN | RXDMA_EN |
  524. PROTOCOL_EN | SCHEDULE_EN | MACTXEN | MACRXEN | ENSEC);
  525. rtl_write_word(rtlpriv, REG_CR, value16);
  526. return status;
  527. }
  528. static void _rtl92cu_init_queue_reserved_page(struct ieee80211_hw *hw,
  529. bool wmm_enable,
  530. u8 out_ep_num,
  531. u8 queue_sel)
  532. {
  533. struct rtl_priv *rtlpriv = rtl_priv(hw);
  534. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  535. bool isChipN = IS_NORMAL_CHIP(rtlhal->version);
  536. u32 outEPNum = (u32)out_ep_num;
  537. u32 numHQ = 0;
  538. u32 numLQ = 0;
  539. u32 numNQ = 0;
  540. u32 numPubQ;
  541. u32 value32;
  542. u8 value8;
  543. u32 txQPageNum, txQPageUnit, txQRemainPage;
  544. if (!wmm_enable) {
  545. numPubQ = (isChipN) ? CHIP_B_PAGE_NUM_PUBQ :
  546. CHIP_A_PAGE_NUM_PUBQ;
  547. txQPageNum = TX_TOTAL_PAGE_NUMBER - numPubQ;
  548. txQPageUnit = txQPageNum/outEPNum;
  549. txQRemainPage = txQPageNum % outEPNum;
  550. if (queue_sel & TX_SELE_HQ)
  551. numHQ = txQPageUnit;
  552. if (queue_sel & TX_SELE_LQ)
  553. numLQ = txQPageUnit;
  554. /* HIGH priority queue always present in the configuration of
  555. * 2 out-ep. Remainder pages have assigned to High queue */
  556. if ((outEPNum > 1) && (txQRemainPage))
  557. numHQ += txQRemainPage;
  558. /* NOTE: This step done before writting REG_RQPN. */
  559. if (isChipN) {
  560. if (queue_sel & TX_SELE_NQ)
  561. numNQ = txQPageUnit;
  562. value8 = (u8)_NPQ(numNQ);
  563. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  564. }
  565. } else {
  566. /* for WMM ,number of out-ep must more than or equal to 2! */
  567. numPubQ = isChipN ? WMM_CHIP_B_PAGE_NUM_PUBQ :
  568. WMM_CHIP_A_PAGE_NUM_PUBQ;
  569. if (queue_sel & TX_SELE_HQ) {
  570. numHQ = isChipN ? WMM_CHIP_B_PAGE_NUM_HPQ :
  571. WMM_CHIP_A_PAGE_NUM_HPQ;
  572. }
  573. if (queue_sel & TX_SELE_LQ) {
  574. numLQ = isChipN ? WMM_CHIP_B_PAGE_NUM_LPQ :
  575. WMM_CHIP_A_PAGE_NUM_LPQ;
  576. }
  577. /* NOTE: This step done before writting REG_RQPN. */
  578. if (isChipN) {
  579. if (queue_sel & TX_SELE_NQ)
  580. numNQ = WMM_CHIP_B_PAGE_NUM_NPQ;
  581. value8 = (u8)_NPQ(numNQ);
  582. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  583. }
  584. }
  585. /* TX DMA */
  586. value32 = _HPQ(numHQ) | _LPQ(numLQ) | _PUBQ(numPubQ) | LD_RQPN;
  587. rtl_write_dword(rtlpriv, REG_RQPN, value32);
  588. }
  589. static void _rtl92c_init_trx_buffer(struct ieee80211_hw *hw, bool wmm_enable)
  590. {
  591. struct rtl_priv *rtlpriv = rtl_priv(hw);
  592. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  593. u8 txpktbuf_bndy;
  594. u8 value8;
  595. if (!wmm_enable)
  596. txpktbuf_bndy = TX_PAGE_BOUNDARY;
  597. else /* for WMM */
  598. txpktbuf_bndy = (IS_NORMAL_CHIP(rtlhal->version))
  599. ? WMM_CHIP_B_TX_PAGE_BOUNDARY
  600. : WMM_CHIP_A_TX_PAGE_BOUNDARY;
  601. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  602. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  603. rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD, txpktbuf_bndy);
  604. rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
  605. rtl_write_byte(rtlpriv, REG_TDECTRL+1, txpktbuf_bndy);
  606. rtl_write_word(rtlpriv, (REG_TRXFF_BNDY + 2), 0x27FF);
  607. value8 = _PSRX(RX_PAGE_SIZE_REG_VALUE) | _PSTX(PBP_128);
  608. rtl_write_byte(rtlpriv, REG_PBP, value8);
  609. }
  610. static void _rtl92c_init_chipN_reg_priority(struct ieee80211_hw *hw, u16 beQ,
  611. u16 bkQ, u16 viQ, u16 voQ,
  612. u16 mgtQ, u16 hiQ)
  613. {
  614. struct rtl_priv *rtlpriv = rtl_priv(hw);
  615. u16 value16 = (rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0x7);
  616. value16 |= _TXDMA_BEQ_MAP(beQ) | _TXDMA_BKQ_MAP(bkQ) |
  617. _TXDMA_VIQ_MAP(viQ) | _TXDMA_VOQ_MAP(voQ) |
  618. _TXDMA_MGQ_MAP(mgtQ) | _TXDMA_HIQ_MAP(hiQ);
  619. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, value16);
  620. }
  621. static void _rtl92cu_init_chipN_one_out_ep_priority(struct ieee80211_hw *hw,
  622. bool wmm_enable,
  623. u8 queue_sel)
  624. {
  625. u16 uninitialized_var(value);
  626. switch (queue_sel) {
  627. case TX_SELE_HQ:
  628. value = QUEUE_HIGH;
  629. break;
  630. case TX_SELE_LQ:
  631. value = QUEUE_LOW;
  632. break;
  633. case TX_SELE_NQ:
  634. value = QUEUE_NORMAL;
  635. break;
  636. default:
  637. WARN_ON(1); /* Shall not reach here! */
  638. break;
  639. }
  640. _rtl92c_init_chipN_reg_priority(hw, value, value, value, value,
  641. value, value);
  642. pr_info("Tx queue select: 0x%02x\n", queue_sel);
  643. }
  644. static void _rtl92cu_init_chipN_two_out_ep_priority(struct ieee80211_hw *hw,
  645. bool wmm_enable,
  646. u8 queue_sel)
  647. {
  648. u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
  649. u16 uninitialized_var(valueHi);
  650. u16 uninitialized_var(valueLow);
  651. switch (queue_sel) {
  652. case (TX_SELE_HQ | TX_SELE_LQ):
  653. valueHi = QUEUE_HIGH;
  654. valueLow = QUEUE_LOW;
  655. break;
  656. case (TX_SELE_NQ | TX_SELE_LQ):
  657. valueHi = QUEUE_NORMAL;
  658. valueLow = QUEUE_LOW;
  659. break;
  660. case (TX_SELE_HQ | TX_SELE_NQ):
  661. valueHi = QUEUE_HIGH;
  662. valueLow = QUEUE_NORMAL;
  663. break;
  664. default:
  665. WARN_ON(1);
  666. break;
  667. }
  668. if (!wmm_enable) {
  669. beQ = valueLow;
  670. bkQ = valueLow;
  671. viQ = valueHi;
  672. voQ = valueHi;
  673. mgtQ = valueHi;
  674. hiQ = valueHi;
  675. } else {/* for WMM ,CONFIG_OUT_EP_WIFI_MODE */
  676. beQ = valueHi;
  677. bkQ = valueLow;
  678. viQ = valueLow;
  679. voQ = valueHi;
  680. mgtQ = valueHi;
  681. hiQ = valueHi;
  682. }
  683. _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
  684. pr_info("Tx queue select: 0x%02x\n", queue_sel);
  685. }
  686. static void _rtl92cu_init_chipN_three_out_ep_priority(struct ieee80211_hw *hw,
  687. bool wmm_enable,
  688. u8 queue_sel)
  689. {
  690. u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
  691. struct rtl_priv *rtlpriv = rtl_priv(hw);
  692. if (!wmm_enable) { /* typical setting */
  693. beQ = QUEUE_LOW;
  694. bkQ = QUEUE_LOW;
  695. viQ = QUEUE_NORMAL;
  696. voQ = QUEUE_HIGH;
  697. mgtQ = QUEUE_HIGH;
  698. hiQ = QUEUE_HIGH;
  699. } else { /* for WMM */
  700. beQ = QUEUE_LOW;
  701. bkQ = QUEUE_NORMAL;
  702. viQ = QUEUE_NORMAL;
  703. voQ = QUEUE_HIGH;
  704. mgtQ = QUEUE_HIGH;
  705. hiQ = QUEUE_HIGH;
  706. }
  707. _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
  708. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
  709. queue_sel);
  710. }
  711. static void _rtl92cu_init_chipN_queue_priority(struct ieee80211_hw *hw,
  712. bool wmm_enable,
  713. u8 out_ep_num,
  714. u8 queue_sel)
  715. {
  716. switch (out_ep_num) {
  717. case 1:
  718. _rtl92cu_init_chipN_one_out_ep_priority(hw, wmm_enable,
  719. queue_sel);
  720. break;
  721. case 2:
  722. _rtl92cu_init_chipN_two_out_ep_priority(hw, wmm_enable,
  723. queue_sel);
  724. break;
  725. case 3:
  726. _rtl92cu_init_chipN_three_out_ep_priority(hw, wmm_enable,
  727. queue_sel);
  728. break;
  729. default:
  730. WARN_ON(1); /* Shall not reach here! */
  731. break;
  732. }
  733. }
  734. static void _rtl92cu_init_chipT_queue_priority(struct ieee80211_hw *hw,
  735. bool wmm_enable,
  736. u8 out_ep_num,
  737. u8 queue_sel)
  738. {
  739. u8 hq_sele = 0;
  740. struct rtl_priv *rtlpriv = rtl_priv(hw);
  741. switch (out_ep_num) {
  742. case 2: /* (TX_SELE_HQ|TX_SELE_LQ) */
  743. if (!wmm_enable) /* typical setting */
  744. hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_MGTQ |
  745. HQSEL_HIQ;
  746. else /* for WMM */
  747. hq_sele = HQSEL_VOQ | HQSEL_BEQ | HQSEL_MGTQ |
  748. HQSEL_HIQ;
  749. break;
  750. case 1:
  751. if (TX_SELE_LQ == queue_sel) {
  752. /* map all endpoint to Low queue */
  753. hq_sele = 0;
  754. } else if (TX_SELE_HQ == queue_sel) {
  755. /* map all endpoint to High queue */
  756. hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_BEQ |
  757. HQSEL_BKQ | HQSEL_MGTQ | HQSEL_HIQ;
  758. }
  759. break;
  760. default:
  761. WARN_ON(1); /* Shall not reach here! */
  762. break;
  763. }
  764. rtl_write_byte(rtlpriv, (REG_TRXDMA_CTRL+1), hq_sele);
  765. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
  766. hq_sele);
  767. }
  768. static void _rtl92cu_init_queue_priority(struct ieee80211_hw *hw,
  769. bool wmm_enable,
  770. u8 out_ep_num,
  771. u8 queue_sel)
  772. {
  773. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  774. if (IS_NORMAL_CHIP(rtlhal->version))
  775. _rtl92cu_init_chipN_queue_priority(hw, wmm_enable, out_ep_num,
  776. queue_sel);
  777. else
  778. _rtl92cu_init_chipT_queue_priority(hw, wmm_enable, out_ep_num,
  779. queue_sel);
  780. }
  781. static void _rtl92cu_init_usb_aggregation(struct ieee80211_hw *hw)
  782. {
  783. }
  784. static void _rtl92cu_init_wmac_setting(struct ieee80211_hw *hw)
  785. {
  786. u16 value16;
  787. u32 value32;
  788. struct rtl_priv *rtlpriv = rtl_priv(hw);
  789. value32 = (RCR_APM | RCR_AM | RCR_ADF | RCR_AB | RCR_APPFCS |
  790. RCR_APP_ICV | RCR_AMF | RCR_HTC_LOC_CTRL |
  791. RCR_APP_MIC | RCR_APP_PHYSTS | RCR_ACRC32);
  792. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&value32));
  793. /* Accept all multicast address */
  794. rtl_write_dword(rtlpriv, REG_MAR, 0xFFFFFFFF);
  795. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xFFFFFFFF);
  796. /* Accept all management frames */
  797. value16 = 0xFFFF;
  798. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_MGT_FILTER,
  799. (u8 *)(&value16));
  800. /* Reject all control frame - default value is 0 */
  801. value16 = 0x0;
  802. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_CTRL_FILTER,
  803. (u8 *)(&value16));
  804. /* Accept all data frames */
  805. value16 = 0xFFFF;
  806. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_DATA_FILTER,
  807. (u8 *)(&value16));
  808. }
  809. static void _rtl92cu_init_beacon_parameters(struct ieee80211_hw *hw)
  810. {
  811. struct rtl_priv *rtlpriv = rtl_priv(hw);
  812. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  813. rtl_write_word(rtlpriv, REG_BCN_CTRL, 0x1010);
  814. /* TODO: Remove these magic number */
  815. rtl_write_word(rtlpriv, REG_TBTT_PROHIBIT, 0x6404);
  816. rtl_write_byte(rtlpriv, REG_DRVERLYINT, DRIVER_EARLY_INT_TIME);
  817. rtl_write_byte(rtlpriv, REG_BCNDMATIM, BCN_DMA_ATIME_INT_TIME);
  818. /* Change beacon AIFS to the largest number
  819. * beacause test chip does not contension before sending beacon.
  820. */
  821. if (IS_NORMAL_CHIP(rtlhal->version))
  822. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660F);
  823. else
  824. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x66FF);
  825. }
  826. static int _rtl92cu_init_mac(struct ieee80211_hw *hw)
  827. {
  828. struct rtl_priv *rtlpriv = rtl_priv(hw);
  829. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  830. struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
  831. struct rtl_usb *rtlusb = rtl_usbdev(usb_priv);
  832. int err = 0;
  833. u32 boundary = 0;
  834. u8 wmm_enable = false; /* TODO */
  835. u8 out_ep_nums = rtlusb->out_ep_nums;
  836. u8 queue_sel = rtlusb->out_queue_sel;
  837. err = _rtl92cu_init_power_on(hw);
  838. if (err) {
  839. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  840. "Failed to init power on!\n");
  841. return err;
  842. }
  843. if (!wmm_enable) {
  844. boundary = TX_PAGE_BOUNDARY;
  845. } else { /* for WMM */
  846. boundary = (IS_NORMAL_CHIP(rtlhal->version))
  847. ? WMM_CHIP_B_TX_PAGE_BOUNDARY
  848. : WMM_CHIP_A_TX_PAGE_BOUNDARY;
  849. }
  850. if (false == rtl92c_init_llt_table(hw, boundary)) {
  851. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  852. "Failed to init LLT Table!\n");
  853. return -EINVAL;
  854. }
  855. _rtl92cu_init_queue_reserved_page(hw, wmm_enable, out_ep_nums,
  856. queue_sel);
  857. _rtl92c_init_trx_buffer(hw, wmm_enable);
  858. _rtl92cu_init_queue_priority(hw, wmm_enable, out_ep_nums,
  859. queue_sel);
  860. /* Get Rx PHY status in order to report RSSI and others. */
  861. rtl92c_init_driver_info_size(hw, RTL92C_DRIVER_INFO_SIZE);
  862. rtl92c_init_interrupt(hw);
  863. rtl92c_init_network_type(hw);
  864. _rtl92cu_init_wmac_setting(hw);
  865. rtl92c_init_adaptive_ctrl(hw);
  866. rtl92c_init_edca(hw);
  867. rtl92c_init_rate_fallback(hw);
  868. rtl92c_init_retry_function(hw);
  869. _rtl92cu_init_usb_aggregation(hw);
  870. rtlpriv->cfg->ops->set_bw_mode(hw, NL80211_CHAN_HT20);
  871. rtl92c_set_min_space(hw, IS_92C_SERIAL(rtlhal->version));
  872. _rtl92cu_init_beacon_parameters(hw);
  873. rtl92c_init_ampdu_aggregation(hw);
  874. rtl92c_init_beacon_max_error(hw);
  875. return err;
  876. }
  877. void rtl92cu_enable_hw_security_config(struct ieee80211_hw *hw)
  878. {
  879. struct rtl_priv *rtlpriv = rtl_priv(hw);
  880. u8 sec_reg_value = 0x0;
  881. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  882. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  883. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  884. rtlpriv->sec.pairwise_enc_algorithm,
  885. rtlpriv->sec.group_enc_algorithm);
  886. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  887. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  888. "not open sw encryption\n");
  889. return;
  890. }
  891. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  892. if (rtlpriv->sec.use_defaultkey) {
  893. sec_reg_value |= SCR_TxUseDK;
  894. sec_reg_value |= SCR_RxUseDK;
  895. }
  896. if (IS_NORMAL_CHIP(rtlhal->version))
  897. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  898. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  899. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD, "The SECR-value %x\n",
  900. sec_reg_value);
  901. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  902. }
  903. static void _rtl92cu_hw_configure(struct ieee80211_hw *hw)
  904. {
  905. struct rtl_priv *rtlpriv = rtl_priv(hw);
  906. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  907. /* To Fix MAC loopback mode fail. */
  908. rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
  909. rtl_write_byte(rtlpriv, 0x15, 0xe9);
  910. /* HW SEQ CTRL */
  911. /* set 0x0 to 0xFF by tynli. Default enable HW SEQ NUM. */
  912. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  913. /* fixed USB interface interference issue */
  914. rtl_write_byte(rtlpriv, 0xfe40, 0xe0);
  915. rtl_write_byte(rtlpriv, 0xfe41, 0x8d);
  916. rtl_write_byte(rtlpriv, 0xfe42, 0x80);
  917. rtlusb->reg_bcn_ctrl_val = 0x18;
  918. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
  919. }
  920. static void _InitPABias(struct ieee80211_hw *hw)
  921. {
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  924. u8 pa_setting;
  925. /* FIXED PA current issue */
  926. pa_setting = efuse_read_1byte(hw, 0x1FA);
  927. if (!(pa_setting & BIT(0))) {
  928. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x0F406);
  929. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x4F406);
  930. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x8F406);
  931. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0xCF406);
  932. }
  933. if (!(pa_setting & BIT(1)) && IS_NORMAL_CHIP(rtlhal->version) &&
  934. IS_92C_SERIAL(rtlhal->version)) {
  935. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x0F406);
  936. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x4F406);
  937. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x8F406);
  938. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0xCF406);
  939. }
  940. if (!(pa_setting & BIT(4))) {
  941. pa_setting = rtl_read_byte(rtlpriv, 0x16);
  942. pa_setting &= 0x0F;
  943. rtl_write_byte(rtlpriv, 0x16, pa_setting | 0x90);
  944. }
  945. }
  946. int rtl92cu_hw_init(struct ieee80211_hw *hw)
  947. {
  948. struct rtl_priv *rtlpriv = rtl_priv(hw);
  949. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  950. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  951. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  952. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  953. int err = 0;
  954. unsigned long flags;
  955. /* As this function can take a very long time (up to 350 ms)
  956. * and can be called with irqs disabled, reenable the irqs
  957. * to let the other devices continue being serviced.
  958. *
  959. * It is safe doing so since our own interrupts will only be enabled
  960. * in a subsequent step.
  961. */
  962. local_save_flags(flags);
  963. local_irq_enable();
  964. rtlhal->fw_ready = false;
  965. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CU;
  966. err = _rtl92cu_init_mac(hw);
  967. if (err) {
  968. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "init mac failed!\n");
  969. goto exit;
  970. }
  971. err = rtl92c_download_fw(hw);
  972. if (err) {
  973. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  974. "Failed to download FW. Init HW without FW now..\n");
  975. err = 1;
  976. goto exit;
  977. }
  978. rtlhal->fw_ready = true;
  979. rtlhal->last_hmeboxnum = 0; /* h2c */
  980. _rtl92cu_phy_param_tab_init(hw);
  981. rtl92cu_phy_mac_config(hw);
  982. rtl92cu_phy_bb_config(hw);
  983. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  984. rtl92c_phy_rf_config(hw);
  985. if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
  986. !IS_92C_SERIAL(rtlhal->version)) {
  987. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  988. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  989. }
  990. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  991. RF_CHNLBW, RFREG_OFFSET_MASK);
  992. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  993. RF_CHNLBW, RFREG_OFFSET_MASK);
  994. rtl92cu_bb_block_on(hw);
  995. rtl_cam_reset_all_entry(hw);
  996. rtl92cu_enable_hw_security_config(hw);
  997. ppsc->rfpwr_state = ERFON;
  998. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  999. if (ppsc->rfpwr_state == ERFON) {
  1000. rtl92c_phy_set_rfpath_switch(hw, 1);
  1001. if (rtlphy->iqk_initialized) {
  1002. rtl92c_phy_iq_calibrate(hw, true);
  1003. } else {
  1004. rtl92c_phy_iq_calibrate(hw, false);
  1005. rtlphy->iqk_initialized = true;
  1006. }
  1007. rtl92c_dm_check_txpower_tracking(hw);
  1008. rtl92c_phy_lc_calibrate(hw);
  1009. }
  1010. _rtl92cu_hw_configure(hw);
  1011. _InitPABias(hw);
  1012. rtl92c_dm_init(hw);
  1013. exit:
  1014. local_irq_restore(flags);
  1015. return err;
  1016. }
  1017. static void _DisableRFAFEAndResetBB(struct ieee80211_hw *hw)
  1018. {
  1019. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1020. /**************************************
  1021. a. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue
  1022. b. RF path 0 offset 0x00 = 0x00 disable RF
  1023. c. APSD_CTRL 0x600[7:0] = 0x40
  1024. d. SYS_FUNC_EN 0x02[7:0] = 0x16 reset BB state machine
  1025. e. SYS_FUNC_EN 0x02[7:0] = 0x14 reset BB state machine
  1026. ***************************************/
  1027. u8 eRFPath = 0, value8 = 0;
  1028. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1029. rtl_set_rfreg(hw, (enum radio_path)eRFPath, 0x0, MASKBYTE0, 0x0);
  1030. value8 |= APSDOFF;
  1031. rtl_write_byte(rtlpriv, REG_APSD_CTRL, value8); /*0x40*/
  1032. value8 = 0;
  1033. value8 |= (FEN_USBD | FEN_USBA | FEN_BB_GLB_RSTn);
  1034. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8);/*0x16*/
  1035. value8 &= (~FEN_BB_GLB_RSTn);
  1036. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8); /*0x14*/
  1037. }
  1038. static void _ResetDigitalProcedure1(struct ieee80211_hw *hw, bool bWithoutHWSM)
  1039. {
  1040. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1041. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1042. if (rtlhal->fw_version <= 0x20) {
  1043. /*****************************
  1044. f. MCUFWDL 0x80[7:0]=0 reset MCU ready status
  1045. g. SYS_FUNC_EN 0x02[10]= 0 reset MCU reg, (8051 reset)
  1046. h. SYS_FUNC_EN 0x02[15-12]= 5 reset MAC reg, DCORE
  1047. i. SYS_FUNC_EN 0x02[10]= 1 enable MCU reg, (8051 enable)
  1048. ******************************/
  1049. u16 valu16 = 0;
  1050. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1051. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  1052. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 &
  1053. (~FEN_CPUEN))); /* reset MCU ,8051 */
  1054. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN)&0x0FFF;
  1055. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
  1056. (FEN_HWPDN|FEN_ELDR))); /* reset MAC */
  1057. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  1058. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
  1059. FEN_CPUEN)); /* enable MCU ,8051 */
  1060. } else {
  1061. u8 retry_cnts = 0;
  1062. /* IF fw in RAM code, do reset */
  1063. if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(1)) {
  1064. /* reset MCU ready status */
  1065. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1066. /* 8051 reset by self */
  1067. rtl_write_byte(rtlpriv, REG_HMETFR+3, 0x20);
  1068. while ((retry_cnts++ < 100) &&
  1069. (FEN_CPUEN & rtl_read_word(rtlpriv,
  1070. REG_SYS_FUNC_EN))) {
  1071. udelay(50);
  1072. }
  1073. if (retry_cnts >= 100) {
  1074. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1075. "#####=> 8051 reset failed!.........................\n");
  1076. /* if 8051 reset fail, reset MAC. */
  1077. rtl_write_byte(rtlpriv,
  1078. REG_SYS_FUNC_EN + 1,
  1079. 0x50);
  1080. udelay(100);
  1081. }
  1082. }
  1083. /* Reset MAC and Enable 8051 */
  1084. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x54);
  1085. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1086. }
  1087. if (bWithoutHWSM) {
  1088. /*****************************
  1089. Without HW auto state machine
  1090. g.SYS_CLKR 0x08[15:0] = 0x30A3 disable MAC clock
  1091. h.AFE_PLL_CTRL 0x28[7:0] = 0x80 disable AFE PLL
  1092. i.AFE_XTAL_CTRL 0x24[15:0] = 0x880F gated AFE DIG_CLOCK
  1093. j.SYS_ISu_CTRL 0x00[7:0] = 0xF9 isolated digital to PON
  1094. ******************************/
  1095. rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
  1096. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1097. rtl_write_word(rtlpriv, REG_AFE_XTAL_CTRL, 0x880F);
  1098. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xF9);
  1099. }
  1100. }
  1101. static void _ResetDigitalProcedure2(struct ieee80211_hw *hw)
  1102. {
  1103. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1104. /*****************************
  1105. k. SYS_FUNC_EN 0x03[7:0] = 0x44 disable ELDR runction
  1106. l. SYS_CLKR 0x08[15:0] = 0x3083 disable ELDR clock
  1107. m. SYS_ISO_CTRL 0x01[7:0] = 0x83 isolated ELDR to PON
  1108. ******************************/
  1109. rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
  1110. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL+1, 0x82);
  1111. }
  1112. static void _DisableGPIO(struct ieee80211_hw *hw)
  1113. {
  1114. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1115. /***************************************
  1116. j. GPIO_PIN_CTRL 0x44[31:0]=0x000
  1117. k. Value = GPIO_PIN_CTRL[7:0]
  1118. l. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); write ext PIN level
  1119. m. GPIO_MUXCFG 0x42 [15:0] = 0x0780
  1120. n. LEDCFG 0x4C[15:0] = 0x8080
  1121. ***************************************/
  1122. u8 value8;
  1123. u16 value16;
  1124. u32 value32;
  1125. /* 1. Disable GPIO[7:0] */
  1126. rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, 0x0000);
  1127. value32 = rtl_read_dword(rtlpriv, REG_GPIO_PIN_CTRL) & 0xFFFF00FF;
  1128. value8 = (u8)(value32&0x000000FF);
  1129. value32 |= ((value8<<8) | 0x00FF0000);
  1130. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, value32);
  1131. /* 2. Disable GPIO[10:8] */
  1132. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+3, 0x00);
  1133. value16 = rtl_read_word(rtlpriv, REG_GPIO_MUXCFG+2) & 0xFF0F;
  1134. value8 = (u8)(value16&0x000F);
  1135. value16 |= ((value8<<4) | 0x0780);
  1136. rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, value16);
  1137. /* 3. Disable LED0 & 1 */
  1138. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1139. }
  1140. static void _DisableAnalog(struct ieee80211_hw *hw, bool bWithoutHWSM)
  1141. {
  1142. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1143. u16 value16 = 0;
  1144. u8 value8 = 0;
  1145. if (bWithoutHWSM) {
  1146. /*****************************
  1147. n. LDOA15_CTRL 0x20[7:0] = 0x04 disable A15 power
  1148. o. LDOV12D_CTRL 0x21[7:0] = 0x54 disable digital core power
  1149. r. When driver call disable, the ASIC will turn off remaining
  1150. clock automatically
  1151. ******************************/
  1152. rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
  1153. value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
  1154. value8 &= (~LDV12_EN);
  1155. rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
  1156. }
  1157. /*****************************
  1158. h. SPS0_CTRL 0x11[7:0] = 0x23 enter PFM mode
  1159. i. APS_FSMCO 0x04[15:0] = 0x4802 set USB suspend
  1160. ******************************/
  1161. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1162. value16 |= (APDM_HOST | AFSM_HSUS | PFM_ALDN);
  1163. rtl_write_word(rtlpriv, REG_APS_FSMCO, (u16)value16);
  1164. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
  1165. }
  1166. static void _CardDisableHWSM(struct ieee80211_hw *hw)
  1167. {
  1168. /* ==== RF Off Sequence ==== */
  1169. _DisableRFAFEAndResetBB(hw);
  1170. /* ==== Reset digital sequence ====== */
  1171. _ResetDigitalProcedure1(hw, false);
  1172. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1173. _DisableGPIO(hw);
  1174. /* ==== Disable analog sequence === */
  1175. _DisableAnalog(hw, false);
  1176. }
  1177. static void _CardDisableWithoutHWSM(struct ieee80211_hw *hw)
  1178. {
  1179. /*==== RF Off Sequence ==== */
  1180. _DisableRFAFEAndResetBB(hw);
  1181. /* ==== Reset digital sequence ====== */
  1182. _ResetDigitalProcedure1(hw, true);
  1183. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1184. _DisableGPIO(hw);
  1185. /* ==== Reset digital sequence ====== */
  1186. _ResetDigitalProcedure2(hw);
  1187. /* ==== Disable analog sequence === */
  1188. _DisableAnalog(hw, true);
  1189. }
  1190. static void _rtl92cu_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  1191. u8 set_bits, u8 clear_bits)
  1192. {
  1193. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1194. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1195. rtlusb->reg_bcn_ctrl_val |= set_bits;
  1196. rtlusb->reg_bcn_ctrl_val &= ~clear_bits;
  1197. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
  1198. }
  1199. static void _rtl92cu_stop_tx_beacon(struct ieee80211_hw *hw)
  1200. {
  1201. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1202. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1203. u8 tmp1byte = 0;
  1204. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1205. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  1206. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1207. tmp1byte & (~BIT(6)));
  1208. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  1209. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  1210. tmp1byte &= ~(BIT(0));
  1211. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  1212. } else {
  1213. rtl_write_byte(rtlpriv, REG_TXPAUSE,
  1214. rtl_read_byte(rtlpriv, REG_TXPAUSE) | BIT(6));
  1215. }
  1216. }
  1217. static void _rtl92cu_resume_tx_beacon(struct ieee80211_hw *hw)
  1218. {
  1219. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1220. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1221. u8 tmp1byte = 0;
  1222. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1223. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  1224. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1225. tmp1byte | BIT(6));
  1226. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  1227. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  1228. tmp1byte |= BIT(0);
  1229. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  1230. } else {
  1231. rtl_write_byte(rtlpriv, REG_TXPAUSE,
  1232. rtl_read_byte(rtlpriv, REG_TXPAUSE) & (~BIT(6)));
  1233. }
  1234. }
  1235. static void _rtl92cu_enable_bcn_sub_func(struct ieee80211_hw *hw)
  1236. {
  1237. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1238. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1239. if (IS_NORMAL_CHIP(rtlhal->version))
  1240. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(1));
  1241. else
  1242. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1243. }
  1244. static void _rtl92cu_disable_bcn_sub_func(struct ieee80211_hw *hw)
  1245. {
  1246. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1247. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1248. if (IS_NORMAL_CHIP(rtlhal->version))
  1249. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(1), 0);
  1250. else
  1251. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1252. }
  1253. static int _rtl92cu_set_media_status(struct ieee80211_hw *hw,
  1254. enum nl80211_iftype type)
  1255. {
  1256. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1257. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  1258. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1259. bt_msr &= 0xfc;
  1260. if (type == NL80211_IFTYPE_UNSPECIFIED || type ==
  1261. NL80211_IFTYPE_STATION) {
  1262. _rtl92cu_stop_tx_beacon(hw);
  1263. _rtl92cu_enable_bcn_sub_func(hw);
  1264. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  1265. _rtl92cu_resume_tx_beacon(hw);
  1266. _rtl92cu_disable_bcn_sub_func(hw);
  1267. } else {
  1268. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1269. "Set HW_VAR_MEDIA_STATUS:No such media status(%x)\n",
  1270. type);
  1271. }
  1272. switch (type) {
  1273. case NL80211_IFTYPE_UNSPECIFIED:
  1274. bt_msr |= MSR_NOLINK;
  1275. ledaction = LED_CTL_LINK;
  1276. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1277. "Set Network type to NO LINK!\n");
  1278. break;
  1279. case NL80211_IFTYPE_ADHOC:
  1280. bt_msr |= MSR_ADHOC;
  1281. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1282. "Set Network type to Ad Hoc!\n");
  1283. break;
  1284. case NL80211_IFTYPE_STATION:
  1285. bt_msr |= MSR_INFRA;
  1286. ledaction = LED_CTL_LINK;
  1287. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1288. "Set Network type to STA!\n");
  1289. break;
  1290. case NL80211_IFTYPE_AP:
  1291. bt_msr |= MSR_AP;
  1292. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1293. "Set Network type to AP!\n");
  1294. break;
  1295. default:
  1296. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1297. "Network type %d not supported!\n", type);
  1298. goto error_out;
  1299. }
  1300. rtl_write_byte(rtlpriv, MSR, bt_msr);
  1301. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1302. if ((bt_msr & MSR_MASK) == MSR_AP)
  1303. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1304. else
  1305. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1306. return 0;
  1307. error_out:
  1308. return 1;
  1309. }
  1310. void rtl92cu_card_disable(struct ieee80211_hw *hw)
  1311. {
  1312. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1313. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1314. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1315. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1316. enum nl80211_iftype opmode;
  1317. mac->link_state = MAC80211_NOLINK;
  1318. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1319. _rtl92cu_set_media_status(hw, opmode);
  1320. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1321. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1322. if (rtlusb->disableHWSM)
  1323. _CardDisableHWSM(hw);
  1324. else
  1325. _CardDisableWithoutHWSM(hw);
  1326. /* after power off we should do iqk again */
  1327. rtlpriv->phy.iqk_initialized = false;
  1328. }
  1329. void rtl92cu_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1330. {
  1331. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1332. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1333. u32 reg_rcr;
  1334. if (rtlpriv->psc.rfpwr_state != ERFON)
  1335. return;
  1336. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
  1337. if (check_bssid) {
  1338. u8 tmp;
  1339. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1340. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1341. tmp = BIT(4);
  1342. } else {
  1343. reg_rcr |= RCR_CBSSID;
  1344. tmp = BIT(4) | BIT(5);
  1345. }
  1346. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1347. (u8 *) (&reg_rcr));
  1348. _rtl92cu_set_bcn_ctrl_reg(hw, 0, tmp);
  1349. } else {
  1350. u8 tmp;
  1351. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1352. reg_rcr &= ~(RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1353. tmp = BIT(4);
  1354. } else {
  1355. reg_rcr &= ~RCR_CBSSID;
  1356. tmp = BIT(4) | BIT(5);
  1357. }
  1358. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1359. rtlpriv->cfg->ops->set_hw_reg(hw,
  1360. HW_VAR_RCR, (u8 *) (&reg_rcr));
  1361. _rtl92cu_set_bcn_ctrl_reg(hw, tmp, 0);
  1362. }
  1363. }
  1364. /*========================================================================== */
  1365. int rtl92cu_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1366. {
  1367. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1368. if (_rtl92cu_set_media_status(hw, type))
  1369. return -EOPNOTSUPP;
  1370. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1371. if (type != NL80211_IFTYPE_AP)
  1372. rtl92cu_set_check_bssid(hw, true);
  1373. } else {
  1374. rtl92cu_set_check_bssid(hw, false);
  1375. }
  1376. return 0;
  1377. }
  1378. static void _beacon_function_enable(struct ieee80211_hw *hw)
  1379. {
  1380. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1381. _rtl92cu_set_bcn_ctrl_reg(hw, (BIT(4) | BIT(3) | BIT(1)), 0x00);
  1382. rtl_write_byte(rtlpriv, REG_RD_CTRL+1, 0x6F);
  1383. }
  1384. void rtl92cu_set_beacon_related_registers(struct ieee80211_hw *hw)
  1385. {
  1386. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1387. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1388. u16 bcn_interval, atim_window;
  1389. u32 value32;
  1390. bcn_interval = mac->beacon_interval;
  1391. atim_window = 2; /*FIX MERGE */
  1392. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1393. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1394. _rtl92cu_init_beacon_parameters(hw);
  1395. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  1396. /*
  1397. * Force beacon frame transmission even after receiving beacon frame
  1398. * from other ad hoc STA
  1399. *
  1400. *
  1401. * Reset TSF Timer to zero, added by Roger. 2008.06.24
  1402. */
  1403. value32 = rtl_read_dword(rtlpriv, REG_TCR);
  1404. value32 &= ~TSFRST;
  1405. rtl_write_dword(rtlpriv, REG_TCR, value32);
  1406. value32 |= TSFRST;
  1407. rtl_write_dword(rtlpriv, REG_TCR, value32);
  1408. RT_TRACE(rtlpriv, COMP_INIT|COMP_BEACON, DBG_LOUD,
  1409. "SetBeaconRelatedRegisters8192CUsb(): Set TCR(%x)\n",
  1410. value32);
  1411. /* TODO: Modify later (Find the right parameters)
  1412. * NOTE: Fix test chip's bug (about contention windows's randomness) */
  1413. if ((mac->opmode == NL80211_IFTYPE_ADHOC) ||
  1414. (mac->opmode == NL80211_IFTYPE_MESH_POINT) ||
  1415. (mac->opmode == NL80211_IFTYPE_AP)) {
  1416. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x50);
  1417. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x50);
  1418. }
  1419. _beacon_function_enable(hw);
  1420. }
  1421. void rtl92cu_set_beacon_interval(struct ieee80211_hw *hw)
  1422. {
  1423. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1424. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1425. u16 bcn_interval = mac->beacon_interval;
  1426. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG, "beacon_interval:%d\n",
  1427. bcn_interval);
  1428. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1429. }
  1430. void rtl92cu_update_interrupt_mask(struct ieee80211_hw *hw,
  1431. u32 add_msr, u32 rm_msr)
  1432. {
  1433. }
  1434. void rtl92cu_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  1435. {
  1436. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1437. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1438. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1439. switch (variable) {
  1440. case HW_VAR_RCR:
  1441. *((u32 *)(val)) = mac->rx_conf;
  1442. break;
  1443. case HW_VAR_RF_STATE:
  1444. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  1445. break;
  1446. case HW_VAR_FWLPS_RF_ON:{
  1447. enum rf_pwrstate rfState;
  1448. u32 val_rcr;
  1449. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  1450. (u8 *)(&rfState));
  1451. if (rfState == ERFOFF) {
  1452. *((bool *) (val)) = true;
  1453. } else {
  1454. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  1455. val_rcr &= 0x00070000;
  1456. if (val_rcr)
  1457. *((bool *) (val)) = false;
  1458. else
  1459. *((bool *) (val)) = true;
  1460. }
  1461. break;
  1462. }
  1463. case HW_VAR_FW_PSMODE_STATUS:
  1464. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  1465. break;
  1466. case HW_VAR_CORRECT_TSF:{
  1467. u64 tsf;
  1468. u32 *ptsf_low = (u32 *)&tsf;
  1469. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  1470. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  1471. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  1472. *((u64 *)(val)) = tsf;
  1473. break;
  1474. }
  1475. case HW_VAR_MGT_FILTER:
  1476. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  1477. break;
  1478. case HW_VAR_CTRL_FILTER:
  1479. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  1480. break;
  1481. case HW_VAR_DATA_FILTER:
  1482. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  1483. break;
  1484. case HAL_DEF_WOWLAN:
  1485. break;
  1486. default:
  1487. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1488. "switch case not processed\n");
  1489. break;
  1490. }
  1491. }
  1492. static bool usb_cmd_send_packet(struct ieee80211_hw *hw, struct sk_buff *skb)
  1493. {
  1494. /* Currently nothing happens here.
  1495. * Traffic stops after some seconds in WPA2 802.11n mode.
  1496. * Maybe because rtl8192cu chip should be set from here?
  1497. * If I understand correctly, the realtek vendor driver sends some urbs
  1498. * if its "here".
  1499. *
  1500. * This is maybe necessary:
  1501. * rtlpriv->cfg->ops->fill_tx_cmddesc(hw, buffer, 1, 1, skb);
  1502. */
  1503. return true;
  1504. }
  1505. void rtl92cu_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  1506. {
  1507. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1508. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1509. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1510. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1511. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1512. enum wireless_mode wirelessmode = mac->mode;
  1513. u8 idx = 0;
  1514. switch (variable) {
  1515. case HW_VAR_ETHER_ADDR:{
  1516. for (idx = 0; idx < ETH_ALEN; idx++) {
  1517. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  1518. val[idx]);
  1519. }
  1520. break;
  1521. }
  1522. case HW_VAR_BASIC_RATE:{
  1523. u16 rate_cfg = ((u16 *) val)[0];
  1524. u8 rate_index = 0;
  1525. rate_cfg &= 0x15f;
  1526. /* TODO */
  1527. /* if (mac->current_network.vender == HT_IOT_PEER_CISCO
  1528. * && ((rate_cfg & 0x150) == 0)) {
  1529. * rate_cfg |= 0x010;
  1530. * } */
  1531. rate_cfg |= 0x01;
  1532. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  1533. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  1534. (rate_cfg >> 8) & 0xff);
  1535. while (rate_cfg > 0x1) {
  1536. rate_cfg >>= 1;
  1537. rate_index++;
  1538. }
  1539. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  1540. rate_index);
  1541. break;
  1542. }
  1543. case HW_VAR_BSSID:{
  1544. for (idx = 0; idx < ETH_ALEN; idx++) {
  1545. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  1546. val[idx]);
  1547. }
  1548. break;
  1549. }
  1550. case HW_VAR_SIFS:{
  1551. rtl_write_byte(rtlpriv, REG_SIFS_CCK + 1, val[0]);
  1552. rtl_write_byte(rtlpriv, REG_SIFS_OFDM + 1, val[1]);
  1553. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  1554. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  1555. rtl_write_byte(rtlpriv, REG_R2T_SIFS+1, val[0]);
  1556. rtl_write_byte(rtlpriv, REG_T2T_SIFS+1, val[0]);
  1557. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD, "HW_VAR_SIFS\n");
  1558. break;
  1559. }
  1560. case HW_VAR_SLOT_TIME:{
  1561. u8 e_aci;
  1562. u8 QOS_MODE = 1;
  1563. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  1564. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1565. "HW_VAR_SLOT_TIME %x\n", val[0]);
  1566. if (QOS_MODE) {
  1567. for (e_aci = 0; e_aci < AC_MAX; e_aci++)
  1568. rtlpriv->cfg->ops->set_hw_reg(hw,
  1569. HW_VAR_AC_PARAM,
  1570. &e_aci);
  1571. } else {
  1572. u8 sifstime = 0;
  1573. u8 u1bAIFS;
  1574. if (IS_WIRELESS_MODE_A(wirelessmode) ||
  1575. IS_WIRELESS_MODE_N_24G(wirelessmode) ||
  1576. IS_WIRELESS_MODE_N_5G(wirelessmode))
  1577. sifstime = 16;
  1578. else
  1579. sifstime = 10;
  1580. u1bAIFS = sifstime + (2 * val[0]);
  1581. rtl_write_byte(rtlpriv, REG_EDCA_VO_PARAM,
  1582. u1bAIFS);
  1583. rtl_write_byte(rtlpriv, REG_EDCA_VI_PARAM,
  1584. u1bAIFS);
  1585. rtl_write_byte(rtlpriv, REG_EDCA_BE_PARAM,
  1586. u1bAIFS);
  1587. rtl_write_byte(rtlpriv, REG_EDCA_BK_PARAM,
  1588. u1bAIFS);
  1589. }
  1590. break;
  1591. }
  1592. case HW_VAR_ACK_PREAMBLE:{
  1593. u8 reg_tmp;
  1594. u8 short_preamble = (bool)*val;
  1595. reg_tmp = 0;
  1596. if (short_preamble)
  1597. reg_tmp |= 0x80;
  1598. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  1599. break;
  1600. }
  1601. case HW_VAR_AMPDU_MIN_SPACE:{
  1602. u8 min_spacing_to_set;
  1603. u8 sec_min_space;
  1604. min_spacing_to_set = *val;
  1605. if (min_spacing_to_set <= 7) {
  1606. switch (rtlpriv->sec.pairwise_enc_algorithm) {
  1607. case NO_ENCRYPTION:
  1608. case AESCCMP_ENCRYPTION:
  1609. sec_min_space = 0;
  1610. break;
  1611. case WEP40_ENCRYPTION:
  1612. case WEP104_ENCRYPTION:
  1613. case TKIP_ENCRYPTION:
  1614. sec_min_space = 6;
  1615. break;
  1616. default:
  1617. sec_min_space = 7;
  1618. break;
  1619. }
  1620. if (min_spacing_to_set < sec_min_space)
  1621. min_spacing_to_set = sec_min_space;
  1622. mac->min_space_cfg = ((mac->min_space_cfg &
  1623. 0xf8) |
  1624. min_spacing_to_set);
  1625. *val = min_spacing_to_set;
  1626. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1627. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  1628. mac->min_space_cfg);
  1629. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  1630. mac->min_space_cfg);
  1631. }
  1632. break;
  1633. }
  1634. case HW_VAR_SHORTGI_DENSITY:{
  1635. u8 density_to_set;
  1636. density_to_set = *val;
  1637. density_to_set &= 0x1f;
  1638. mac->min_space_cfg &= 0x07;
  1639. mac->min_space_cfg |= (density_to_set << 3);
  1640. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1641. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  1642. mac->min_space_cfg);
  1643. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  1644. mac->min_space_cfg);
  1645. break;
  1646. }
  1647. case HW_VAR_AMPDU_FACTOR:{
  1648. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  1649. u8 factor_toset;
  1650. u8 *p_regtoset = NULL;
  1651. u8 index = 0;
  1652. p_regtoset = regtoset_normal;
  1653. factor_toset = *val;
  1654. if (factor_toset <= 3) {
  1655. factor_toset = (1 << (factor_toset + 2));
  1656. if (factor_toset > 0xf)
  1657. factor_toset = 0xf;
  1658. for (index = 0; index < 4; index++) {
  1659. if ((p_regtoset[index] & 0xf0) >
  1660. (factor_toset << 4))
  1661. p_regtoset[index] =
  1662. (p_regtoset[index] & 0x0f)
  1663. | (factor_toset << 4);
  1664. if ((p_regtoset[index] & 0x0f) >
  1665. factor_toset)
  1666. p_regtoset[index] =
  1667. (p_regtoset[index] & 0xf0)
  1668. | (factor_toset);
  1669. rtl_write_byte(rtlpriv,
  1670. (REG_AGGLEN_LMT + index),
  1671. p_regtoset[index]);
  1672. }
  1673. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1674. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  1675. factor_toset);
  1676. }
  1677. break;
  1678. }
  1679. case HW_VAR_AC_PARAM:{
  1680. u8 e_aci = *val;
  1681. u32 u4b_ac_param;
  1682. u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
  1683. u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
  1684. u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
  1685. u4b_ac_param = (u32) mac->ac[e_aci].aifs;
  1686. u4b_ac_param |= (u32) ((cw_min & 0xF) <<
  1687. AC_PARAM_ECW_MIN_OFFSET);
  1688. u4b_ac_param |= (u32) ((cw_max & 0xF) <<
  1689. AC_PARAM_ECW_MAX_OFFSET);
  1690. u4b_ac_param |= (u32) tx_op << AC_PARAM_TXOP_OFFSET;
  1691. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1692. "queue:%x, ac_param:%x\n",
  1693. e_aci, u4b_ac_param);
  1694. switch (e_aci) {
  1695. case AC1_BK:
  1696. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  1697. u4b_ac_param);
  1698. break;
  1699. case AC0_BE:
  1700. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  1701. u4b_ac_param);
  1702. break;
  1703. case AC2_VI:
  1704. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  1705. u4b_ac_param);
  1706. break;
  1707. case AC3_VO:
  1708. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  1709. u4b_ac_param);
  1710. break;
  1711. default:
  1712. RT_ASSERT(false, "invalid aci: %d !\n",
  1713. e_aci);
  1714. break;
  1715. }
  1716. break;
  1717. }
  1718. case HW_VAR_RCR:{
  1719. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  1720. mac->rx_conf = ((u32 *) (val))[0];
  1721. RT_TRACE(rtlpriv, COMP_RECV, DBG_DMESG,
  1722. "### Set RCR(0x%08x) ###\n", mac->rx_conf);
  1723. break;
  1724. }
  1725. case HW_VAR_RETRY_LIMIT:{
  1726. u8 retry_limit = val[0];
  1727. rtl_write_word(rtlpriv, REG_RL,
  1728. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  1729. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  1730. RT_TRACE(rtlpriv, COMP_MLME, DBG_DMESG,
  1731. "Set HW_VAR_RETRY_LIMIT(0x%08x)\n",
  1732. retry_limit);
  1733. break;
  1734. }
  1735. case HW_VAR_DUAL_TSF_RST:
  1736. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  1737. break;
  1738. case HW_VAR_EFUSE_BYTES:
  1739. rtlefuse->efuse_usedbytes = *((u16 *) val);
  1740. break;
  1741. case HW_VAR_EFUSE_USAGE:
  1742. rtlefuse->efuse_usedpercentage = *val;
  1743. break;
  1744. case HW_VAR_IO_CMD:
  1745. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  1746. break;
  1747. case HW_VAR_WPA_CONFIG:
  1748. rtl_write_byte(rtlpriv, REG_SECCFG, *val);
  1749. break;
  1750. case HW_VAR_SET_RPWM:{
  1751. u8 rpwm_val = rtl_read_byte(rtlpriv, REG_USB_HRPWM);
  1752. if (rpwm_val & BIT(7))
  1753. rtl_write_byte(rtlpriv, REG_USB_HRPWM, *val);
  1754. else
  1755. rtl_write_byte(rtlpriv, REG_USB_HRPWM,
  1756. *val | BIT(7));
  1757. break;
  1758. }
  1759. case HW_VAR_H2C_FW_PWRMODE:{
  1760. u8 psmode = *val;
  1761. if ((psmode != FW_PS_ACTIVE_MODE) &&
  1762. (!IS_92C_SERIAL(rtlhal->version)))
  1763. rtl92c_dm_rf_saving(hw, true);
  1764. rtl92c_set_fw_pwrmode_cmd(hw, (*val));
  1765. break;
  1766. }
  1767. case HW_VAR_FW_PSMODE_STATUS:
  1768. ppsc->fw_current_inpsmode = *((bool *) val);
  1769. break;
  1770. case HW_VAR_H2C_FW_JOINBSSRPT:{
  1771. u8 mstatus = *val;
  1772. u8 tmp_reg422;
  1773. bool recover = false;
  1774. if (mstatus == RT_MEDIA_CONNECT) {
  1775. rtlpriv->cfg->ops->set_hw_reg(hw,
  1776. HW_VAR_AID, NULL);
  1777. rtl_write_byte(rtlpriv, REG_CR + 1, 0x03);
  1778. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
  1779. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1780. tmp_reg422 = rtl_read_byte(rtlpriv,
  1781. REG_FWHW_TXQ_CTRL + 2);
  1782. if (tmp_reg422 & BIT(6))
  1783. recover = true;
  1784. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1785. tmp_reg422 & (~BIT(6)));
  1786. rtl92c_set_fw_rsvdpagepkt(hw,
  1787. &usb_cmd_send_packet);
  1788. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1789. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1790. if (recover)
  1791. rtl_write_byte(rtlpriv,
  1792. REG_FWHW_TXQ_CTRL + 2,
  1793. tmp_reg422 | BIT(6));
  1794. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  1795. }
  1796. rtl92c_set_fw_joinbss_report_cmd(hw, (*val));
  1797. break;
  1798. }
  1799. case HW_VAR_AID:{
  1800. u16 u2btmp;
  1801. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  1802. u2btmp &= 0xC000;
  1803. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
  1804. (u2btmp | mac->assoc_id));
  1805. break;
  1806. }
  1807. case HW_VAR_CORRECT_TSF:{
  1808. u8 btype_ibss = val[0];
  1809. if (btype_ibss)
  1810. _rtl92cu_stop_tx_beacon(hw);
  1811. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
  1812. rtl_write_dword(rtlpriv, REG_TSFTR, (u32)(mac->tsf &
  1813. 0xffffffff));
  1814. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  1815. (u32)((mac->tsf >> 32) & 0xffffffff));
  1816. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1817. if (btype_ibss)
  1818. _rtl92cu_resume_tx_beacon(hw);
  1819. break;
  1820. }
  1821. case HW_VAR_MGT_FILTER:
  1822. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *)val);
  1823. mac->rx_mgt_filter = *(u16 *)val;
  1824. break;
  1825. case HW_VAR_CTRL_FILTER:
  1826. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *)val);
  1827. mac->rx_ctrl_filter = *(u16 *)val;
  1828. break;
  1829. case HW_VAR_DATA_FILTER:
  1830. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *)val);
  1831. mac->rx_data_filter = *(u16 *)val;
  1832. break;
  1833. case HW_VAR_KEEP_ALIVE:{
  1834. u8 array[2];
  1835. array[0] = 0xff;
  1836. array[1] = *((u8 *)val);
  1837. rtl92c_fill_h2c_cmd(hw, H2C_92C_KEEP_ALIVE_CTRL, 2,
  1838. array);
  1839. break;
  1840. }
  1841. default:
  1842. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1843. "switch case not processed\n");
  1844. break;
  1845. }
  1846. }
  1847. static void rtl92cu_update_hal_rate_table(struct ieee80211_hw *hw,
  1848. struct ieee80211_sta *sta)
  1849. {
  1850. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1851. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1852. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1853. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1854. u32 ratr_value;
  1855. u8 ratr_index = 0;
  1856. u8 nmode = mac->ht_enable;
  1857. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1858. u16 shortgi_rate;
  1859. u32 tmp_ratr_value;
  1860. u8 curtxbw_40mhz = mac->bw_40;
  1861. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1862. 1 : 0;
  1863. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1864. 1 : 0;
  1865. enum wireless_mode wirelessmode = mac->mode;
  1866. if (rtlhal->current_bandtype == BAND_ON_5G)
  1867. ratr_value = sta->supp_rates[1] << 4;
  1868. else
  1869. ratr_value = sta->supp_rates[0];
  1870. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1871. ratr_value = 0xfff;
  1872. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1873. sta->ht_cap.mcs.rx_mask[0] << 12);
  1874. switch (wirelessmode) {
  1875. case WIRELESS_MODE_B:
  1876. if (ratr_value & 0x0000000c)
  1877. ratr_value &= 0x0000000d;
  1878. else
  1879. ratr_value &= 0x0000000f;
  1880. break;
  1881. case WIRELESS_MODE_G:
  1882. ratr_value &= 0x00000FF5;
  1883. break;
  1884. case WIRELESS_MODE_N_24G:
  1885. case WIRELESS_MODE_N_5G:
  1886. nmode = 1;
  1887. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1888. ratr_value &= 0x0007F005;
  1889. } else {
  1890. u32 ratr_mask;
  1891. if (get_rf_type(rtlphy) == RF_1T2R ||
  1892. get_rf_type(rtlphy) == RF_1T1R)
  1893. ratr_mask = 0x000ff005;
  1894. else
  1895. ratr_mask = 0x0f0ff005;
  1896. ratr_value &= ratr_mask;
  1897. }
  1898. break;
  1899. default:
  1900. if (rtlphy->rf_type == RF_1T2R)
  1901. ratr_value &= 0x000ff0ff;
  1902. else
  1903. ratr_value &= 0x0f0ff0ff;
  1904. break;
  1905. }
  1906. ratr_value &= 0x0FFFFFFF;
  1907. if (nmode && ((curtxbw_40mhz &&
  1908. curshortgi_40mhz) || (!curtxbw_40mhz &&
  1909. curshortgi_20mhz))) {
  1910. ratr_value |= 0x10000000;
  1911. tmp_ratr_value = (ratr_value >> 12);
  1912. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1913. if ((1 << shortgi_rate) & tmp_ratr_value)
  1914. break;
  1915. }
  1916. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1917. (shortgi_rate << 4) | (shortgi_rate);
  1918. }
  1919. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1920. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
  1921. rtl_read_dword(rtlpriv, REG_ARFR0));
  1922. }
  1923. static void rtl92cu_update_hal_rate_mask(struct ieee80211_hw *hw,
  1924. struct ieee80211_sta *sta,
  1925. u8 rssi_level)
  1926. {
  1927. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1928. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1929. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1930. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1931. struct rtl_sta_info *sta_entry = NULL;
  1932. u32 ratr_bitmap;
  1933. u8 ratr_index;
  1934. u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
  1935. u8 curshortgi_40mhz = curtxbw_40mhz &&
  1936. (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1937. 1 : 0;
  1938. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1939. 1 : 0;
  1940. enum wireless_mode wirelessmode = 0;
  1941. bool shortgi = false;
  1942. u8 rate_mask[5];
  1943. u8 macid = 0;
  1944. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1945. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1946. wirelessmode = sta_entry->wireless_mode;
  1947. if (mac->opmode == NL80211_IFTYPE_STATION ||
  1948. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  1949. curtxbw_40mhz = mac->bw_40;
  1950. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1951. mac->opmode == NL80211_IFTYPE_ADHOC)
  1952. macid = sta->aid + 1;
  1953. if (rtlhal->current_bandtype == BAND_ON_5G)
  1954. ratr_bitmap = sta->supp_rates[1] << 4;
  1955. else
  1956. ratr_bitmap = sta->supp_rates[0];
  1957. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1958. ratr_bitmap = 0xfff;
  1959. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1960. sta->ht_cap.mcs.rx_mask[0] << 12);
  1961. switch (wirelessmode) {
  1962. case WIRELESS_MODE_B:
  1963. ratr_index = RATR_INX_WIRELESS_B;
  1964. if (ratr_bitmap & 0x0000000c)
  1965. ratr_bitmap &= 0x0000000d;
  1966. else
  1967. ratr_bitmap &= 0x0000000f;
  1968. break;
  1969. case WIRELESS_MODE_G:
  1970. ratr_index = RATR_INX_WIRELESS_GB;
  1971. if (rssi_level == 1)
  1972. ratr_bitmap &= 0x00000f00;
  1973. else if (rssi_level == 2)
  1974. ratr_bitmap &= 0x00000ff0;
  1975. else
  1976. ratr_bitmap &= 0x00000ff5;
  1977. break;
  1978. case WIRELESS_MODE_A:
  1979. ratr_index = RATR_INX_WIRELESS_A;
  1980. ratr_bitmap &= 0x00000ff0;
  1981. break;
  1982. case WIRELESS_MODE_N_24G:
  1983. case WIRELESS_MODE_N_5G:
  1984. ratr_index = RATR_INX_WIRELESS_NGB;
  1985. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1986. if (rssi_level == 1)
  1987. ratr_bitmap &= 0x00070000;
  1988. else if (rssi_level == 2)
  1989. ratr_bitmap &= 0x0007f000;
  1990. else
  1991. ratr_bitmap &= 0x0007f005;
  1992. } else {
  1993. if (rtlphy->rf_type == RF_1T2R ||
  1994. rtlphy->rf_type == RF_1T1R) {
  1995. if (curtxbw_40mhz) {
  1996. if (rssi_level == 1)
  1997. ratr_bitmap &= 0x000f0000;
  1998. else if (rssi_level == 2)
  1999. ratr_bitmap &= 0x000ff000;
  2000. else
  2001. ratr_bitmap &= 0x000ff015;
  2002. } else {
  2003. if (rssi_level == 1)
  2004. ratr_bitmap &= 0x000f0000;
  2005. else if (rssi_level == 2)
  2006. ratr_bitmap &= 0x000ff000;
  2007. else
  2008. ratr_bitmap &= 0x000ff005;
  2009. }
  2010. } else {
  2011. if (curtxbw_40mhz) {
  2012. if (rssi_level == 1)
  2013. ratr_bitmap &= 0x0f0f0000;
  2014. else if (rssi_level == 2)
  2015. ratr_bitmap &= 0x0f0ff000;
  2016. else
  2017. ratr_bitmap &= 0x0f0ff015;
  2018. } else {
  2019. if (rssi_level == 1)
  2020. ratr_bitmap &= 0x0f0f0000;
  2021. else if (rssi_level == 2)
  2022. ratr_bitmap &= 0x0f0ff000;
  2023. else
  2024. ratr_bitmap &= 0x0f0ff005;
  2025. }
  2026. }
  2027. }
  2028. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  2029. (!curtxbw_40mhz && curshortgi_20mhz)) {
  2030. if (macid == 0)
  2031. shortgi = true;
  2032. else if (macid == 1)
  2033. shortgi = false;
  2034. }
  2035. break;
  2036. default:
  2037. ratr_index = RATR_INX_WIRELESS_NGB;
  2038. if (rtlphy->rf_type == RF_1T2R)
  2039. ratr_bitmap &= 0x000ff0ff;
  2040. else
  2041. ratr_bitmap &= 0x0f0ff0ff;
  2042. break;
  2043. }
  2044. sta_entry->ratr_index = ratr_index;
  2045. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2046. "ratr_bitmap :%x\n", ratr_bitmap);
  2047. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  2048. (ratr_index << 28);
  2049. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  2050. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2051. "Rate_index:%x, ratr_val:%x, %5phC\n",
  2052. ratr_index, ratr_bitmap, rate_mask);
  2053. memcpy(rtlpriv->rate_mask, rate_mask, 5);
  2054. /* rtl92c_fill_h2c_cmd() does USB I/O and will result in a
  2055. * "scheduled while atomic" if called directly */
  2056. schedule_work(&rtlpriv->works.fill_h2c_cmd);
  2057. if (macid != 0)
  2058. sta_entry->ratr_index = ratr_index;
  2059. }
  2060. void rtl92cu_update_hal_rate_tbl(struct ieee80211_hw *hw,
  2061. struct ieee80211_sta *sta,
  2062. u8 rssi_level)
  2063. {
  2064. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2065. if (rtlpriv->dm.useramask)
  2066. rtl92cu_update_hal_rate_mask(hw, sta, rssi_level);
  2067. else
  2068. rtl92cu_update_hal_rate_table(hw, sta);
  2069. }
  2070. void rtl92cu_update_channel_access_setting(struct ieee80211_hw *hw)
  2071. {
  2072. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2073. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2074. u16 sifs_timer;
  2075. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  2076. &mac->slot_time);
  2077. if (!mac->ht_enable)
  2078. sifs_timer = 0x0a0a;
  2079. else
  2080. sifs_timer = 0x0e0e;
  2081. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  2082. }
  2083. bool rtl92cu_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  2084. {
  2085. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2086. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2087. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  2088. u8 u1tmp = 0;
  2089. bool actuallyset = false;
  2090. unsigned long flag = 0;
  2091. /* to do - usb autosuspend */
  2092. u8 usb_autosuspend = 0;
  2093. if (ppsc->swrf_processing)
  2094. return false;
  2095. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2096. if (ppsc->rfchange_inprogress) {
  2097. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2098. return false;
  2099. } else {
  2100. ppsc->rfchange_inprogress = true;
  2101. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2102. }
  2103. cur_rfstate = ppsc->rfpwr_state;
  2104. if (usb_autosuspend) {
  2105. /* to do................... */
  2106. } else {
  2107. if (ppsc->pwrdown_mode) {
  2108. u1tmp = rtl_read_byte(rtlpriv, REG_HSISR);
  2109. e_rfpowerstate_toset = (u1tmp & BIT(7)) ?
  2110. ERFOFF : ERFON;
  2111. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  2112. "pwrdown, 0x5c(BIT7)=%02x\n", u1tmp);
  2113. } else {
  2114. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG,
  2115. rtl_read_byte(rtlpriv,
  2116. REG_MAC_PINMUX_CFG) & ~(BIT(3)));
  2117. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  2118. e_rfpowerstate_toset = (u1tmp & BIT(3)) ?
  2119. ERFON : ERFOFF;
  2120. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  2121. "GPIO_IN=%02x\n", u1tmp);
  2122. }
  2123. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "N-SS RF =%x\n",
  2124. e_rfpowerstate_toset);
  2125. }
  2126. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  2127. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2128. "GPIOChangeRF - HW Radio ON, RF ON\n");
  2129. ppsc->hwradiooff = false;
  2130. actuallyset = true;
  2131. } else if ((!ppsc->hwradiooff) && (e_rfpowerstate_toset ==
  2132. ERFOFF)) {
  2133. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2134. "GPIOChangeRF - HW Radio OFF\n");
  2135. ppsc->hwradiooff = true;
  2136. actuallyset = true;
  2137. } else {
  2138. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2139. "pHalData->bHwRadioOff and eRfPowerStateToSet do not match: pHalData->bHwRadioOff %x, eRfPowerStateToSet %x\n",
  2140. ppsc->hwradiooff, e_rfpowerstate_toset);
  2141. }
  2142. if (actuallyset) {
  2143. ppsc->hwradiooff = true;
  2144. if (e_rfpowerstate_toset == ERFON) {
  2145. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  2146. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM))
  2147. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2148. else if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2149. && RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3))
  2150. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2151. }
  2152. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2153. ppsc->rfchange_inprogress = false;
  2154. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2155. /* For power down module, we need to enable register block
  2156. * contrl reg at 0x1c. Then enable power down control bit
  2157. * of register 0x04 BIT4 and BIT15 as 1.
  2158. */
  2159. if (ppsc->pwrdown_mode && e_rfpowerstate_toset == ERFOFF) {
  2160. /* Enable register area 0x0-0xc. */
  2161. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  2162. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x8812);
  2163. }
  2164. if (e_rfpowerstate_toset == ERFOFF) {
  2165. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
  2166. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2167. else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2168. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2169. }
  2170. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  2171. /* Enter D3 or ASPM after GPIO had been done. */
  2172. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
  2173. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2174. else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2175. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2176. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2177. ppsc->rfchange_inprogress = false;
  2178. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2179. } else {
  2180. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2181. ppsc->rfchange_inprogress = false;
  2182. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2183. }
  2184. *valid = 1;
  2185. return !ppsc->hwradiooff;
  2186. }