trx.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92E_TRX_H__
  26. #define __RTL92E_TRX_H__
  27. #if (DMA_IS_64BIT == 1)
  28. #if (RTL8192EE_SEG_NUM == 2)
  29. #define TX_BD_DESC_SIZE 128
  30. #elif (RTL8192EE_SEG_NUM == 1)
  31. #define TX_BD_DESC_SIZE 64
  32. #elif (RTL8192EE_SEG_NUM == 0)
  33. #define TX_BD_DESC_SIZE 32
  34. #endif
  35. #else
  36. #if (RTL8192EE_SEG_NUM == 2)
  37. #define TX_BD_DESC_SIZE 64
  38. #elif (RTL8192EE_SEG_NUM == 1)
  39. #define TX_BD_DESC_SIZE 32
  40. #elif (RTL8192EE_SEG_NUM == 0)
  41. #define TX_BD_DESC_SIZE 16
  42. #endif
  43. #endif
  44. #define TX_DESC_SIZE 64
  45. #define RX_DRV_INFO_SIZE_UNIT 8
  46. #define TX_DESC_NEXT_DESC_OFFSET 40
  47. #define USB_HWDESC_HEADER_LEN 40
  48. #define RX_DESC_SIZE 24
  49. #define MAX_RECEIVE_BUFFER_SIZE 8192
  50. #define SET_TX_DESC_PKT_SIZE(__pdesc, __val) \
  51. SET_BITS_TO_LE_4BYTE(__pdesc, 0, 16, __val)
  52. #define SET_TX_DESC_OFFSET(__pdesc, __val) \
  53. SET_BITS_TO_LE_4BYTE(__pdesc, 16, 8, __val)
  54. #define SET_TX_DESC_BMC(__pdesc, __val) \
  55. SET_BITS_TO_LE_4BYTE(__pdesc, 24, 1, __val)
  56. #define SET_TX_DESC_HTC(__pdesc, __val) \
  57. SET_BITS_TO_LE_4BYTE(__pdesc, 25, 1, __val)
  58. #define SET_TX_DESC_LAST_SEG(__pdesc, __val) \
  59. SET_BITS_TO_LE_4BYTE(__pdesc, 26, 1, __val)
  60. #define SET_TX_DESC_FIRST_SEG(__pdesc, __val) \
  61. SET_BITS_TO_LE_4BYTE(__pdesc, 27, 1, __val)
  62. #define SET_TX_DESC_LINIP(__pdesc, __val) \
  63. SET_BITS_TO_LE_4BYTE(__pdesc, 28, 1, __val)
  64. #define SET_TX_DESC_NO_ACM(__pdesc, __val) \
  65. SET_BITS_TO_LE_4BYTE(__pdesc, 29, 1, __val)
  66. #define SET_TX_DESC_GF(__pdesc, __val) \
  67. SET_BITS_TO_LE_4BYTE(__pdesc, 30, 1, __val)
  68. #define SET_TX_DESC_OWN(__pdesc, __val) \
  69. SET_BITS_TO_LE_4BYTE(__pdesc, 31, 1, __val)
  70. #define GET_TX_DESC_PKT_SIZE(__pdesc) \
  71. LE_BITS_TO_4BYTE(__pdesc, 0, 16)
  72. #define GET_TX_DESC_OFFSET(__pdesc) \
  73. LE_BITS_TO_4BYTE(__pdesc, 16, 8)
  74. #define GET_TX_DESC_BMC(__pdesc) \
  75. LE_BITS_TO_4BYTE(__pdesc, 24, 1)
  76. #define GET_TX_DESC_HTC(__pdesc) \
  77. LE_BITS_TO_4BYTE(__pdesc, 25, 1)
  78. #define GET_TX_DESC_LAST_SEG(__pdesc) \
  79. LE_BITS_TO_4BYTE(__pdesc, 26, 1)
  80. #define GET_TX_DESC_FIRST_SEG(__pdesc) \
  81. LE_BITS_TO_4BYTE(__pdesc, 27, 1)
  82. #define GET_TX_DESC_LINIP(__pdesc) \
  83. LE_BITS_TO_4BYTE(__pdesc, 28, 1)
  84. #define GET_TX_DESC_NO_ACM(__pdesc) \
  85. LE_BITS_TO_4BYTE(__pdesc, 29, 1)
  86. #define GET_TX_DESC_GF(__pdesc) \
  87. LE_BITS_TO_4BYTE(__pdesc, 30, 1)
  88. #define GET_TX_DESC_OWN(__pdesc) \
  89. LE_BITS_TO_4BYTE(__pdesc, 31, 1)
  90. #define SET_TX_DESC_MACID(__pdesc, __val) \
  91. SET_BITS_TO_LE_4BYTE(__pdesc+4, 0, 7, __val)
  92. #define SET_TX_DESC_QUEUE_SEL(__pdesc, __val) \
  93. SET_BITS_TO_LE_4BYTE(__pdesc+4, 8, 5, __val)
  94. #define SET_TX_DESC_RDG_NAV_EXT(__pdesc, __val) \
  95. SET_BITS_TO_LE_4BYTE(__pdesc+4, 13, 1, __val)
  96. #define SET_TX_DESC_LSIG_TXOP_EN(__pdesc, __val) \
  97. SET_BITS_TO_LE_4BYTE(__pdesc+4, 14, 1, __val)
  98. #define SET_TX_DESC_PIFS(__pdesc, __val) \
  99. SET_BITS_TO_LE_4BYTE(__pdesc+4, 15, 1, __val)
  100. #define SET_TX_DESC_RATE_ID(__pdesc, __val) \
  101. SET_BITS_TO_LE_4BYTE(__pdesc+4, 16, 5, __val)
  102. #define SET_TX_DESC_EN_DESC_ID(__pdesc, __val) \
  103. SET_BITS_TO_LE_4BYTE(__pdesc+4, 21, 1, __val)
  104. #define SET_TX_DESC_SEC_TYPE(__pdesc, __val) \
  105. SET_BITS_TO_LE_4BYTE(__pdesc+4, 22, 2, __val)
  106. #define SET_TX_DESC_PKT_OFFSET(__pdesc, __val) \
  107. SET_BITS_TO_LE_4BYTE(__pdesc+4, 24, 5, __val)
  108. #define SET_TX_DESC_MORE_DATA(__pdesc, __val) \
  109. SET_BITS_TO_LE_4BYTE(__pdesc+4, 29, 1, __val)
  110. #define SET_TX_DESC_TXOP_PS_CAP(__pdesc, __val) \
  111. SET_BITS_TO_LE_4BYTE(__pdesc+4, 30, 1, __val)
  112. #define SET_TX_DESC_TXOP_PS_MODE(__pdesc, __val) \
  113. SET_BITS_TO_LE_4BYTE(__pdesc+4, 31, 1, __val)
  114. #define GET_TX_DESC_MACID(__pdesc) \
  115. LE_BITS_TO_4BYTE(__pdesc+4, 0, 5)
  116. #define GET_TX_DESC_AGG_ENABLE(__pdesc) \
  117. LE_BITS_TO_4BYTE(__pdesc+4, 5, 1)
  118. #define GET_TX_DESC_AGG_BREAK(__pdesc) \
  119. LE_BITS_TO_4BYTE(__pdesc+4, 6, 1)
  120. #define GET_TX_DESC_RDG_ENABLE(__pdesc) \
  121. LE_BITS_TO_4BYTE(__pdesc+4, 7, 1)
  122. #define GET_TX_DESC_QUEUE_SEL(__pdesc) \
  123. LE_BITS_TO_4BYTE(__pdesc+4, 8, 5)
  124. #define GET_TX_DESC_RDG_NAV_EXT(__pdesc) \
  125. LE_BITS_TO_4BYTE(__pdesc+4, 13, 1)
  126. #define GET_TX_DESC_LSIG_TXOP_EN(__pdesc) \
  127. LE_BITS_TO_4BYTE(__pdesc+4, 14, 1)
  128. #define GET_TX_DESC_PIFS(__pdesc) \
  129. LE_BITS_TO_4BYTE(__pdesc+4, 15, 1)
  130. #define GET_TX_DESC_RATE_ID(__pdesc) \
  131. LE_BITS_TO_4BYTE(__pdesc+4, 16, 4)
  132. #define GET_TX_DESC_NAV_USE_HDR(__pdesc) \
  133. LE_BITS_TO_4BYTE(__pdesc+4, 20, 1)
  134. #define GET_TX_DESC_EN_DESC_ID(__pdesc) \
  135. LE_BITS_TO_4BYTE(__pdesc+4, 21, 1)
  136. #define GET_TX_DESC_SEC_TYPE(__pdesc) \
  137. LE_BITS_TO_4BYTE(__pdesc+4, 22, 2)
  138. #define GET_TX_DESC_PKT_OFFSET(__pdesc) \
  139. LE_BITS_TO_4BYTE(__pdesc+4, 24, 5)
  140. #define SET_TX_DESC_PAID(__pdesc, __val) \
  141. SET_BITS_TO_LE_4BYTE(__pdesc+8, 0, 9, __val)
  142. #define SET_TX_DESC_CCA_RTS(__pdesc, __val) \
  143. SET_BITS_TO_LE_4BYTE(__pdesc+8, 10, 2, __val)
  144. #define SET_TX_DESC_AGG_ENABLE(__pdesc, __val) \
  145. SET_BITS_TO_LE_4BYTE(__pdesc+8, 12, 1, __val)
  146. #define SET_TX_DESC_RDG_ENABLE(__pdesc, __val) \
  147. SET_BITS_TO_LE_4BYTE(__pdesc+8, 13, 1, __val)
  148. #define SET_TX_DESC_NULL_0(__pdesc, __val) \
  149. SET_BITS_TO_LE_4BYTE(__pdesc+8, 14, 1, __val)
  150. #define SET_TX_DESC_NULL_1(__pdesc, __val) \
  151. SET_BITS_TO_LE_4BYTE(__pdesc+8, 15, 1, __val)
  152. #define SET_TX_DESC_BK(__pdesc, __val) \
  153. SET_BITS_TO_LE_4BYTE(__pdesc+8, 16, 1, __val)
  154. #define SET_TX_DESC_MORE_FRAG(__pdesc, __val) \
  155. SET_BITS_TO_LE_4BYTE(__pdesc+8, 17, 1, __val)
  156. #define SET_TX_DESC_RAW(__pdesc, __val) \
  157. SET_BITS_TO_LE_4BYTE(__pdesc+8, 18, 1, __val)
  158. #define SET_TX_DESC_SPE_RPT(__pdesc, __val) \
  159. SET_BITS_TO_LE_4BYTE(__pdesc+8, 19, 1, __val)
  160. #define SET_TX_DESC_AMPDU_DENSITY(__pdesc, __val) \
  161. SET_BITS_TO_LE_4BYTE(__pdesc+8, 20, 3, __val)
  162. #define SET_TX_DESC_BT_NULL(__pdesc, __val) \
  163. SET_BITS_TO_LE_4BYTE(__pdesc+8, 23, 1, __val)
  164. #define SET_TX_DESC_GID(__pdesc, __val) \
  165. SET_BITS_TO_LE_4BYTE(__pdesc+8, 24, 6, __val)
  166. #define SET_TX_DESC_WHEADER_LEN(__pdesc, __val) \
  167. SET_BITS_TO_LE_4BYTE(__pdesc+12, 0, 4, __val)
  168. #define SET_TX_DESC_CHK_EN(__pdesc, __val) \
  169. SET_BITS_TO_LE_4BYTE(__pdesc+12, 4, 1, __val)
  170. #define SET_TX_DESC_EARLY_RATE(__pdesc, __val) \
  171. SET_BITS_TO_LE_4BYTE(__pdesc+12, 5, 1, __val)
  172. #define SET_TX_DESC_HWSEQ_SEL(__pdesc, __val) \
  173. SET_BITS_TO_LE_4BYTE(__pdesc+12, 6, 2, __val)
  174. #define SET_TX_DESC_USE_RATE(__pdesc, __val) \
  175. SET_BITS_TO_LE_4BYTE(__pdesc+12, 8, 1, __val)
  176. #define SET_TX_DESC_DISABLE_RTS_FB(__pdesc, __val) \
  177. SET_BITS_TO_LE_4BYTE(__pdesc+12, 9, 1, __val)
  178. #define SET_TX_DESC_DISABLE_FB(__pdesc, __val) \
  179. SET_BITS_TO_LE_4BYTE(__pdesc+12, 10, 1, __val)
  180. #define SET_TX_DESC_CTS2SELF(__pdesc, __val) \
  181. SET_BITS_TO_LE_4BYTE(__pdesc+12, 11, 1, __val)
  182. #define SET_TX_DESC_RTS_ENABLE(__pdesc, __val) \
  183. SET_BITS_TO_LE_4BYTE(__pdesc+12, 12, 1, __val)
  184. #define SET_TX_DESC_HW_RTS_ENABLE(__pdesc, __val) \
  185. SET_BITS_TO_LE_4BYTE(__pdesc+12, 13, 1, __val)
  186. #define SET_TX_DESC_HW_PORT_ID(__pdesc, __val) \
  187. SET_BITS_TO_LE_4BYTE(__pdesc+12, 14, 1, __val)
  188. #define SET_TX_DESC_NAV_USE_HDR(__pdesc, __val) \
  189. SET_BITS_TO_LE_4BYTE(__pdesc+12, 15, 1, __val)
  190. #define SET_TX_DESC_USE_MAX_LEN(__pdesc, __val) \
  191. SET_BITS_TO_LE_4BYTE(__pdesc+12, 16, 1, __val)
  192. #define SET_TX_DESC_MAX_AGG_NUM(__pdesc, __val) \
  193. SET_BITS_TO_LE_4BYTE(__pdesc+12, 17, 5, __val)
  194. #define SET_TX_DESC_NDPA(__pdesc, __val) \
  195. SET_BITS_TO_LE_4BYTE(__pdesc+12, 22, 2, __val)
  196. #define SET_TX_DESC_AMPDU_MAX_TIME(__pdesc, __val) \
  197. SET_BITS_TO_LE_4BYTE(__pdesc+12, 24, 8, __val)
  198. /* Dword 4 */
  199. #define SET_TX_DESC_TX_RATE(__pdesc, __val) \
  200. SET_BITS_TO_LE_4BYTE(__pdesc+16, 0, 7, __val)
  201. #define SET_TX_DESC_TRY_RATE(__pdesc, __val) \
  202. SET_BITS_TO_LE_4BYTE(__pdesc+16, 7, 1, __val)
  203. #define SET_TX_DESC_DATA_RATE_FB_LIMIT(__pdesc, __val) \
  204. SET_BITS_TO_LE_4BYTE(__pdesc+16, 8, 5, __val)
  205. #define SET_TX_DESC_RTS_RATE_FB_LIMIT(__pdesc, __val) \
  206. SET_BITS_TO_LE_4BYTE(__pdesc+16, 13, 4, __val)
  207. #define SET_TX_DESC_RETRY_LIMIT_ENABLE(__pdesc, __val) \
  208. SET_BITS_TO_LE_4BYTE(__pdesc+16, 17, 1, __val)
  209. #define SET_TX_DESC_DATA_RETRY_LIMIT(__pdesc, __val) \
  210. SET_BITS_TO_LE_4BYTE(__pdesc+16, 18, 6, __val)
  211. #define SET_TX_DESC_RTS_RATE(__pdesc, __val) \
  212. SET_BITS_TO_LE_4BYTE(__pdesc+16, 24, 5, __val)
  213. #define SET_TX_DESC_PCTS_ENABLE(__pdesc, __val) \
  214. SET_BITS_TO_LE_4BYTE(__pdesc+16, 29, 1, __val)
  215. #define SET_TX_DESC_PCTS_MASK_IDX(__pdesc, __val) \
  216. SET_BITS_TO_LE_4BYTE(__pdesc+16, 30, 2, __val)
  217. /* Dword 5 */
  218. #define SET_TX_DESC_TX_SUB_CARRIER(__pdesc, __val) \
  219. SET_BITS_TO_LE_4BYTE(__pdesc+20, 0, 4, __val)
  220. #define SET_TX_DESC_DATA_SHORT(__pdesc, __val) \
  221. SET_BITS_TO_LE_4BYTE(__pdesc+20, 4, 1, __val)
  222. #define SET_TX_DESC_DATA_BW(__pdesc, __val) \
  223. SET_BITS_TO_LE_4BYTE(__pdesc+20, 5, 2, __val)
  224. #define SET_TX_DESC_DATA_LDPC(__pdesc, __val) \
  225. SET_BITS_TO_LE_4BYTE(__pdesc+20, 7, 1, __val)
  226. #define SET_TX_DESC_DATA_STBC(__pdesc, __val) \
  227. SET_BITS_TO_LE_4BYTE(__pdesc+20, 8, 2, __val)
  228. #define SET_TX_DESC_VCS_STBC(__pdesc, __val) \
  229. SET_BITS_TO_LE_4BYTE(__pdesc+20, 10, 2, __val)
  230. #define SET_TX_DESC_RTS_SHORT(__pdesc, __val) \
  231. SET_BITS_TO_LE_4BYTE(__pdesc+20, 12, 1, __val)
  232. #define SET_TX_DESC_RTS_SC(__pdesc, __val) \
  233. SET_BITS_TO_LE_4BYTE(__pdesc+20, 13, 4, __val)
  234. #define SET_TX_DESC_TX_ANT(__pdesc, __val) \
  235. SET_BITS_TO_LE_4BYTE(__pdesc+20, 24, 4, __val)
  236. #define SET_TX_DESC_TX_POWER_0_PSET(__pdesc, __val) \
  237. SET_BITS_TO_LE_4BYTE(__pdesc+20, 28, 3, __val)
  238. /* Dword 6 */
  239. #define SET_TX_DESC_SW_DEFINE(__pdesc, __val) \
  240. SET_BITS_TO_LE_4BYTE(__pdesc+24, 0, 12, __val)
  241. #define SET_TX_DESC_ANTSEL_A(__pdesc, __val) \
  242. SET_BITS_TO_LE_4BYTE(__pdesc+24, 16, 3, __val)
  243. #define SET_TX_DESC_ANTSEL_B(__pdesc, __val) \
  244. SET_BITS_TO_LE_4BYTE(__pdesc+24, 19, 3, __val)
  245. #define SET_TX_DESC_ANTSEL_C(__pdesc, __val) \
  246. SET_BITS_TO_LE_4BYTE(__pdesc+24, 22, 3, __val)
  247. #define SET_TX_DESC_ANTSEL_D(__pdesc, __val) \
  248. SET_BITS_TO_LE_4BYTE(__pdesc+24, 25, 3, __val)
  249. /* Dword 7 */
  250. #define SET_TX_DESC_TX_BUFFER_SIZE(__pdesc, __val) \
  251. SET_BITS_TO_LE_4BYTE(__pdesc+28, 0, 16, __val)
  252. #define SET_TX_DESC_USB_TXAGG_NUM(__pdesc, __val) \
  253. SET_BITS_TO_LE_4BYTE(__pdesc+28, 24, 8, __val)
  254. /* Dword 8 */
  255. #define SET_TX_DESC_RTS_RC(__pdesc, __val) \
  256. SET_BITS_TO_LE_4BYTE(__pdesc+32, 0, 6, __val)
  257. #define SET_TX_DESC_BAR_RTY_TH(__pdesc, __val) \
  258. SET_BITS_TO_LE_4BYTE(__pdesc+32, 6, 2, __val)
  259. #define SET_TX_DESC_DATA_RC(__pdesc, __val) \
  260. SET_BITS_TO_LE_4BYTE(__pdesc+32, 8, 6, __val)
  261. #define SET_TX_DESC_ENABLE_HW_SELECT(__pdesc, __val) \
  262. SET_BITS_TO_LE_4BYTE(__pdesc+32, 15, 1, __val)
  263. #define SET_TX_DESC_NEXT_HEAD_PAGE(__pdesc, __val) \
  264. SET_BITS_TO_LE_4BYTE(__pdesc+32, 16, 8, __val)
  265. #define SET_TX_DESC_TAIL_PAGE(__pdesc, __val) \
  266. SET_BITS_TO_LE_4BYTE(__pdesc+32, 24, 8, __val)
  267. /* Dword 9 */
  268. #define SET_TX_DESC_PADDING_LENGTH(__pdesc, __val) \
  269. SET_BITS_TO_LE_4BYTE(__pdesc+36, 0, 11, __val)
  270. #define SET_TX_DESC_TXBF_PATH(__pdesc, __val) \
  271. SET_BITS_TO_LE_4BYTE(__pdesc+36, 11, 1, __val)
  272. #define SET_TX_DESC_SEQ(__pdesc, __val) \
  273. SET_BITS_TO_LE_4BYTE(__pdesc+36, 12, 12, __val)
  274. #define SET_TX_DESC_FINAL_DATA_RATE(__pdesc, __val) \
  275. SET_BITS_TO_LE_4BYTE(__pdesc+36, 24, 8, __val)
  276. /* Dword 10 */
  277. #define SET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc, __val) \
  278. SET_BITS_TO_LE_4BYTE(__pdesc+40, 0, 32, __val)
  279. /* Dword 11*/
  280. #define SET_TX_DESC_NEXT_DESC_ADDRESS(__pdesc, __val) \
  281. SET_BITS_TO_LE_4BYTE(__pdesc+48, 0, 32, __val)
  282. #define SET_EARLYMODE_PKTNUM(__paddr, __val) \
  283. SET_BITS_TO_LE_4BYTE(__paddr, 0, 4, __val)
  284. #define SET_EARLYMODE_LEN0(__paddr, __val) \
  285. SET_BITS_TO_LE_4BYTE(__paddr, 4, 15, __val)
  286. #define SET_EARLYMODE_LEN1(__paddr, __val) \
  287. SET_BITS_TO_LE_4BYTE(__paddr, 16, 2, __val)
  288. #define SET_EARLYMODE_LEN1_1(__paddr, __val) \
  289. SET_BITS_TO_LE_4BYTE(__paddr, 19, 13, __val)
  290. #define SET_EARLYMODE_LEN1_2(__paddr, __val) \
  291. SET_BITS_TO_LE_4BYTE(__paddr+4, 0, 2, __val)
  292. #define SET_EARLYMODE_LEN2(__paddr, __val) \
  293. SET_BITS_TO_LE_4BYTE(__paddr+4, 2, 15, __val)
  294. #define SET_EARLYMODE_LEN2_1(__paddr, __val) \
  295. SET_BITS_TO_LE_4BYTE(__paddr, 2, 4, __val)
  296. #define SET_EARLYMODE_LEN2_2(__paddr, __val) \
  297. SET_BITS_TO_LE_4BYTE(__paddr+4, 0, 8, __val)
  298. #define SET_EARLYMODE_LEN3(__paddr, __val) \
  299. SET_BITS_TO_LE_4BYTE(__paddr+4, 17, 15, __val)
  300. #define SET_EARLYMODE_LEN4(__paddr, __val) \
  301. SET_BITS_TO_LE_4BYTE(__paddr+4, 20, 12, __val)
  302. /* TX/RX buffer descriptor */
  303. #define SET_TX_EXTBUFF_DESC_LEN(__pdesc, __val, __set) \
  304. SET_BITS_TO_LE_4BYTE(__pdesc+(__set*16), 0, 16, __val)
  305. #define SET_TX_EXTBUFF_DESC_ADDR_LOW(__pdesc, __val, __set)\
  306. SET_BITS_TO_LE_4BYTE(__pdesc+(__set*16)+4, 0, 32, __val)
  307. #define SET_TX_EXTBUFF_DESC_ADDR_HIGH(__pdesc, __val, __set)\
  308. SET_BITS_TO_LE_4BYTE(__pdesc+(__set*16)+8, 0, 32, __val)
  309. /* for Txfilldescroptor92ee, fill the desc content. */
  310. #if (DMA_IS_64BIT == 1)
  311. #define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pdesc, __offset, __val) \
  312. SET_BITS_TO_LE_4BYTE(__pdesc+(__offset*16), 0, 16, __val)
  313. #define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pdesc, __offset, __val) \
  314. SET_BITS_TO_LE_4BYTE(__pdesc+(__offset*16), 31, 1, __val)
  315. #define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pdesc, __offset, __val) \
  316. SET_BITS_TO_LE_4BYTE(__pdesc+(__offset*16)+4, 0, 32, __val)
  317. #define SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pdesc, __offset, __val)\
  318. SET_BITS_TO_LE_4BYTE(__pdesc+(__offset*16)+8, 0, 32, __val)
  319. #define GET_TXBUFFER_DESC_ADDR_LOW(__pdesc, __offset) \
  320. LE_BITS_TO_4BYTE(__pdesc+(__offset*16)+4, 0, 32)
  321. #else
  322. #define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pdesc, __offset, __val) \
  323. SET_BITS_TO_LE_4BYTE(__pdesc+(__offset*8), 0, 16, __val)
  324. #define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pdesc, __offset, __val) \
  325. SET_BITS_TO_LE_4BYTE(__pdesc+(__offset*8), 31, 1, __val)
  326. #define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pdesc, __offset, __val) \
  327. SET_BITS_TO_LE_4BYTE(__pdesc+(__offset*8)+4, 0, 32, __val)
  328. #define SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pdesc, __offset, __val)
  329. #define GET_TXBUFFER_DESC_ADDR_LOW(__pdesc, __offset) \
  330. LE_BITS_TO_4BYTE(__pdesc+(__offset*8)+4, 0, 32)
  331. #endif
  332. /* Dword 0 */
  333. #define SET_TX_BUFF_DESC_LEN_0(__pdesc, __val) \
  334. SET_BITS_TO_LE_4BYTE(__pdesc, 0, 14, __val)
  335. #define SET_TX_BUFF_DESC_PSB(__pdesc, __val) \
  336. SET_BITS_TO_LE_4BYTE(__pdesc, 16, 15, __val)
  337. #define SET_TX_BUFF_DESC_OWN(__pdesc, __val) \
  338. SET_BITS_TO_LE_4BYTE(__pdesc, 31, 1, __val)
  339. /* Dword 1 */
  340. #define SET_TX_BUFF_DESC_ADDR_LOW_0(__pdesc, __val) \
  341. SET_BITS_TO_LE_4BYTE(__pdesc+4, 0, 32, __val)
  342. #if (DMA_IS_64BIT == 1)
  343. /* Dword 2 */
  344. #define SET_TX_BUFF_DESC_ADDR_HIGH_0(__pdesc, __val) \
  345. SET_BITS_TO_LE_4BYTE(__pdesc+8, 0, 32, __val)
  346. /* Dword 3 / RESERVED 0 */
  347. /* Dword 4 */
  348. #define SET_TX_BUFF_DESC_LEN_1(__pdesc, __val) \
  349. SET_BITS_TO_LE_4BYTE(__pdesc+16, 0, 16, __val)
  350. #define SET_TX_BUFF_DESC_AMSDU_1(__pdesc, __val) \
  351. SET_BITS_TO_LE_4BYTE(__pdesc+16, 31, 1, __val)
  352. /* Dword 5 */
  353. #define SET_TX_BUFF_DESC_ADDR_LOW_1(__pdesc, __val) \
  354. SET_BITS_TO_LE_4BYTE(__pdesc+20, 0, 32, __val)
  355. /* Dword 6 */
  356. #define SET_TX_BUFF_DESC_ADDR_HIGH_1(__pdesc, __val) \
  357. SET_BITS_TO_LE_4BYTE(__pdesc+24, 0, 32, __val)
  358. /* Dword 7 / RESERVED 0 */
  359. /* Dword 8 */
  360. #define SET_TX_BUFF_DESC_LEN_2(__pdesc, __val) \
  361. SET_BITS_TO_LE_4BYTE(__pdesc+32, 0, 16, __val)
  362. #define SET_TX_BUFF_DESC_AMSDU_2(__pdesc, __val) \
  363. SET_BITS_TO_LE_4BYTE(__pdesc+32, 31, 1, __val)
  364. /* Dword 9 */
  365. #define SET_TX_BUFF_DESC_ADDR_LOW_2(__pdesc, __val) \
  366. SET_BITS_TO_LE_4BYTE(__pdesc+36, 0, 32, __val)
  367. /* Dword 10 */
  368. #define SET_TX_BUFF_DESC_ADDR_HIGH_2(__pdesc, __val) \
  369. SET_BITS_TO_LE_4BYTE(__pdesc+40, 0, 32, __val)
  370. /* Dword 11 / RESERVED 0 */
  371. /* Dword 12 */
  372. #define SET_TX_BUFF_DESC_LEN_3(__pdesc, __val) \
  373. SET_BITS_TO_LE_4BYTE(__pdesc+48, 0, 16, __val)
  374. #define SET_TX_BUFF_DESC_AMSDU_3(__pdesc, __val) \
  375. SET_BITS_TO_LE_4BYTE(__pdesc+48, 31, 1, __val)
  376. /* Dword 13 */
  377. #define SET_TX_BUFF_DESC_ADDR_LOW_3(__pdesc, __val) \
  378. SET_BITS_TO_LE_4BYTE(__pdesc+52, 0, 32, __val)
  379. /* Dword 14 */
  380. #define SET_TX_BUFF_DESC_ADDR_HIGH_3(__pdesc, __val) \
  381. SET_BITS_TO_LE_4BYTE(__pdesc+56, 0, 32, __val)
  382. /* Dword 15 / RESERVED 0 */
  383. #else
  384. #define SET_TX_BUFF_DESC_ADDR_HIGH_0(__pdesc, __val)
  385. /* Dword 2 */
  386. #define SET_TX_BUFF_DESC_LEN_1(__pdesc, __val) \
  387. SET_BITS_TO_LE_4BYTE(__pdesc+8, 0, 16, __val)
  388. #define SET_TX_BUFF_DESC_AMSDU_1(__pdesc, __val) \
  389. SET_BITS_TO_LE_4BYTE(__pdesc+8, 31, 1, __val)
  390. /* Dword 3 */
  391. #define SET_TX_BUFF_DESC_ADDR_LOW_1(__pdesc, __val) \
  392. SET_BITS_TO_LE_4BYTE(__pdesc+12, 0, 32, __val)
  393. #define SET_TX_BUFF_DESC_ADDR_HIGH_1(__pdesc, __val)
  394. /* Dword 4 */
  395. #define SET_TX_BUFF_DESC_LEN_2(__pdesc, __val) \
  396. SET_BITS_TO_LE_4BYTE(__pdesc+16, 0, 16, __val)
  397. #define SET_TX_BUFF_DESC_AMSDU_2(__pdesc, __val) \
  398. SET_BITS_TO_LE_4BYTE(__pdesc+16, 31, 1, __val)
  399. /* Dword 5 */
  400. #define SET_TX_BUFF_DESC_ADDR_LOW_2(__pdesc, __val) \
  401. SET_BITS_TO_LE_4BYTE(__pdesc+20, 0, 32, __val)
  402. #define SET_TX_BUFF_DESC_ADDR_HIGH_2(__pdesc, __val)
  403. /* Dword 6 */
  404. #define SET_TX_BUFF_DESC_LEN_3(__pdesc, __val) \
  405. SET_BITS_TO_LE_4BYTE(__pdesc+24, 0, 16, __val)
  406. #define SET_TX_BUFF_DESC_AMSDU_3(__pdesc, __val) \
  407. SET_BITS_TO_LE_4BYTE(__pdesc+24, 31, 1, __val)
  408. /* Dword 7 */
  409. #define SET_TX_BUFF_DESC_ADDR_LOW_3(__pdesc, __val) \
  410. SET_BITS_TO_LE_4BYTE(__pdesc+28, 0, 32, __val)
  411. #define SET_TX_BUFF_DESC_ADDR_HIGH_3(__pdesc, __val)
  412. #endif
  413. /* RX buffer */
  414. /* DWORD 0 */
  415. #define SET_RX_BUFFER_DESC_DATA_LENGTH(__status, __val) \
  416. SET_BITS_TO_LE_4BYTE(__status, 0, 14, __val)
  417. #define SET_RX_BUFFER_DESC_LS(__status, __val) \
  418. SET_BITS_TO_LE_4BYTE(__status, 15, 1, __val)
  419. #define SET_RX_BUFFER_DESC_FS(__status, __val) \
  420. SET_BITS_TO_LE_4BYTE(__status, 16, 1, __val)
  421. #define SET_RX_BUFFER_DESC_TOTAL_LENGTH(__status, __val) \
  422. SET_BITS_TO_LE_4BYTE(__status, 16, 15, __val)
  423. #define GET_RX_BUFFER_DESC_OWN(__status) \
  424. LE_BITS_TO_4BYTE(__status, 31, 1)
  425. #define GET_RX_BUFFER_DESC_LS(__status) \
  426. LE_BITS_TO_4BYTE(__status, 15, 1)
  427. #define GET_RX_BUFFER_DESC_FS(__status) \
  428. LE_BITS_TO_4BYTE(__status, 16, 1)
  429. #define GET_RX_BUFFER_DESC_TOTAL_LENGTH(__status) \
  430. LE_BITS_TO_4BYTE(__status, 16, 15)
  431. /* DWORD 1 */
  432. #define SET_RX_BUFFER_PHYSICAL_LOW(__status, __val) \
  433. SET_BITS_TO_LE_4BYTE(__status+4, 0, 32, __val)
  434. /* DWORD 2 */
  435. #define SET_RX_BUFFER_PHYSICAL_HIGH(__status, __val) \
  436. SET_BITS_TO_LE_4BYTE(__status+8, 0, 32, __val)
  437. #define GET_RX_DESC_PKT_LEN(__pdesc) \
  438. LE_BITS_TO_4BYTE(__pdesc, 0, 14)
  439. #define GET_RX_DESC_CRC32(__pdesc) \
  440. LE_BITS_TO_4BYTE(__pdesc, 14, 1)
  441. #define GET_RX_DESC_ICV(__pdesc) \
  442. LE_BITS_TO_4BYTE(__pdesc, 15, 1)
  443. #define GET_RX_DESC_DRV_INFO_SIZE(__pdesc) \
  444. LE_BITS_TO_4BYTE(__pdesc, 16, 4)
  445. #define GET_RX_DESC_SECURITY(__pdesc) \
  446. LE_BITS_TO_4BYTE(__pdesc, 20, 3)
  447. #define GET_RX_DESC_QOS(__pdesc) \
  448. LE_BITS_TO_4BYTE(__pdesc, 23, 1)
  449. #define GET_RX_DESC_SHIFT(__pdesc) \
  450. LE_BITS_TO_4BYTE(__pdesc, 24, 2)
  451. #define GET_RX_DESC_PHYST(__pdesc) \
  452. LE_BITS_TO_4BYTE(__pdesc, 26, 1)
  453. #define GET_RX_DESC_SWDEC(__pdesc) \
  454. LE_BITS_TO_4BYTE(__pdesc, 27, 1)
  455. #define GET_RX_DESC_LS(__pdesc) \
  456. LE_BITS_TO_4BYTE(__pdesc, 28, 1)
  457. #define GET_RX_DESC_FS(__pdesc) \
  458. LE_BITS_TO_4BYTE(__pdesc, 29, 1)
  459. #define GET_RX_DESC_EOR(__pdesc) \
  460. LE_BITS_TO_4BYTE(__pdesc, 30, 1)
  461. #define GET_RX_DESC_OWN(__pdesc) \
  462. LE_BITS_TO_4BYTE(__pdesc, 31, 1)
  463. #define SET_RX_DESC_PKT_LEN(__pdesc, __val) \
  464. SET_BITS_TO_LE_4BYTE(__pdesc, 0, 14, __val)
  465. #define SET_RX_DESC_EOR(__pdesc, __val) \
  466. SET_BITS_TO_LE_4BYTE(__pdesc, 30, 1, __val)
  467. #define SET_RX_DESC_OWN(__pdesc, __val) \
  468. SET_BITS_TO_LE_4BYTE(__pdesc, 31, 1, __val)
  469. #define GET_RX_DESC_MACID(__pdesc) \
  470. LE_BITS_TO_4BYTE(__pdesc+4, 0, 7)
  471. #define GET_RX_DESC_TID(__pdesc) \
  472. LE_BITS_TO_4BYTE(__pdesc+4, 8, 4)
  473. #define GET_RX_DESC_MACID_VLD(__pdesc) \
  474. LE_BITS_TO_4BYTE(__pdesc+4, 12, 1)
  475. #define GET_RX_DESC_AMSDU(__pdesc) \
  476. LE_BITS_TO_4BYTE(__pdesc+4, 13, 1)
  477. #define GET_RX_DESC_RXID_MATCH(__pdesc) \
  478. LE_BITS_TO_4BYTE(__pdesc+4, 14, 1)
  479. #define GET_RX_DESC_PAGGR(__pdesc) \
  480. LE_BITS_TO_4BYTE(__pdesc+4, 15, 1)
  481. #define GET_RX_DESC_A1_FIT(__pdesc) \
  482. LE_BITS_TO_4BYTE(__pdesc+4, 16, 4)
  483. #define GET_RX_DESC_TCPOFFLOAD_CHKERR(__pdesc) \
  484. LE_BITS_TO_4BYTE(__pdesc+4, 20, 1)
  485. #define GET_RX_DESC_TCPOFFLOAD_IPVER(__pdesc) \
  486. LE_BITS_TO_4BYTE(__pdesc+4, 21, 1)
  487. #define GET_RX_DESC_TCPOFFLOAD_IS_TCPUDP(__pdesc) \
  488. LE_BITS_TO_4BYTE(__pdesc+4, 22, 1)
  489. #define GET_RX_DESC_TCPOFFLOAD_CHK_VLD(__pdesc) \
  490. LE_BITS_TO_4BYTE(__pdesc+4, 23, 1)
  491. #define GET_RX_DESC_PAM(__pdesc) \
  492. LE_BITS_TO_4BYTE(__pdesc+4, 24, 1)
  493. #define GET_RX_DESC_PWR(__pdesc) \
  494. LE_BITS_TO_4BYTE(__pdesc+4, 25, 1)
  495. #define GET_RX_DESC_MD(__pdesc) \
  496. LE_BITS_TO_4BYTE(__pdesc+4, 26, 1)
  497. #define GET_RX_DESC_MF(__pdesc) \
  498. LE_BITS_TO_4BYTE(__pdesc+4, 27, 1)
  499. #define GET_RX_DESC_TYPE(__pdesc) \
  500. LE_BITS_TO_4BYTE(__pdesc+4, 28, 2)
  501. #define GET_RX_DESC_MC(__pdesc) \
  502. LE_BITS_TO_4BYTE(__pdesc+4, 30, 1)
  503. #define GET_RX_DESC_BC(__pdesc) \
  504. LE_BITS_TO_4BYTE(__pdesc+4, 31, 1)
  505. #define GET_RX_DESC_SEQ(__pdesc) \
  506. LE_BITS_TO_4BYTE(__pdesc+8, 0, 12)
  507. #define GET_RX_DESC_FRAG(__pdesc) \
  508. LE_BITS_TO_4BYTE(__pdesc+8, 12, 4)
  509. #define GET_RX_DESC_RX_IS_QOS(__pdesc) \
  510. LE_BITS_TO_4BYTE(__pdesc+8, 16, 1)
  511. #define GET_RX_STATUS_DESC_RPT_SEL(__pdesc) \
  512. LE_BITS_TO_4BYTE(__pdesc+8, 28, 1)
  513. #define GET_RX_DESC_RXMCS(__pdesc) \
  514. LE_BITS_TO_4BYTE(__pdesc+12, 0, 7)
  515. #define GET_RX_DESC_HTC(__pdesc) \
  516. LE_BITS_TO_4BYTE(__pdesc+12, 10, 1)
  517. #define GET_RX_STATUS_DESC_EOSP(__pdesc) \
  518. LE_BITS_TO_4BYTE(__pdesc+12, 11, 1)
  519. #define GET_RX_STATUS_DESC_BSSID_FIT(__pdesc) \
  520. LE_BITS_TO_4BYTE(__pdesc+12, 12, 2)
  521. #define GET_RX_STATUS_DESC_DMA_AGG_NUM(__pdesc) \
  522. LE_BITS_TO_4BYTE(__pdesc+12, 16, 8)
  523. #define GET_RX_STATUS_DESC_PATTERN_MATCH(__pdesc) \
  524. LE_BITS_TO_4BYTE(__pdesc+12, 29, 1)
  525. #define GET_RX_STATUS_DESC_UNICAST_MATCH(__pdesc) \
  526. LE_BITS_TO_4BYTE(__pdesc+12, 30, 1)
  527. #define GET_RX_STATUS_DESC_MAGIC_MATCH(__pdesc) \
  528. LE_BITS_TO_4BYTE(__pdesc+12, 31, 1)
  529. #define GET_RX_DESC_TSFL(__pdesc) \
  530. LE_BITS_TO_4BYTE(__pdesc+20, 0, 32)
  531. #define GET_RX_DESC_BUFF_ADDR(__pdesc) \
  532. LE_BITS_TO_4BYTE(__pdesc+24, 0, 32)
  533. #define GET_RX_DESC_BUFF_ADDR64(__pdesc) \
  534. LE_BITS_TO_4BYTE(__pdesc+28, 0, 32)
  535. #define SET_RX_DESC_BUFF_ADDR(__pdesc, __val) \
  536. SET_BITS_TO_LE_4BYTE(__pdesc+24, 0, 32, __val)
  537. #define SET_RX_DESC_BUFF_ADDR64(__pdesc, __val) \
  538. SET_BITS_TO_LE_4BYTE(__pdesc+28, 0, 32, __val)
  539. /* TX report 2 format in Rx desc*/
  540. #define GET_RX_RPT2_DESC_PKT_LEN(__status) \
  541. LE_BITS_TO_4BYTE(__status, 0, 9)
  542. #define GET_RX_RPT2_DESC_MACID_VALID_1(__status) \
  543. LE_BITS_TO_4BYTE(__status+16, 0, 32)
  544. #define GET_RX_RPT2_DESC_MACID_VALID_2(__status) \
  545. LE_BITS_TO_4BYTE(__status+20, 0, 32)
  546. #define CLEAR_PCI_TX_DESC_CONTENT(__pdesc, _size) \
  547. do { \
  548. if (_size > TX_DESC_NEXT_DESC_OFFSET) \
  549. memset(__pdesc, 0, TX_DESC_NEXT_DESC_OFFSET); \
  550. else \
  551. memset(__pdesc, 0, _size); \
  552. } while (0)
  553. #define RTL92EE_RX_HAL_IS_CCK_RATE(rxmcs)\
  554. (rxmcs == DESC_RATE1M ||\
  555. rxmcs == DESC_RATE2M ||\
  556. rxmcs == DESC_RATE5_5M ||\
  557. rxmcs == DESC_RATE11M)
  558. #define IS_LITTLE_ENDIAN 1
  559. struct phy_rx_agc_info_t {
  560. #if IS_LITTLE_ENDIAN
  561. u8 gain:7, trsw:1;
  562. #else
  563. u8 trsw:1, gain:7;
  564. #endif
  565. };
  566. struct phy_status_rpt {
  567. struct phy_rx_agc_info_t path_agc[2];
  568. u8 ch_corr[2];
  569. u8 cck_sig_qual_ofdm_pwdb_all;
  570. u8 cck_agc_rpt_ofdm_cfosho_a;
  571. u8 cck_rpt_b_ofdm_cfosho_b;
  572. u8 rsvd_1;
  573. u8 noise_power_db_msb;
  574. u8 path_cfotail[2];
  575. u8 pcts_mask[2];
  576. u8 stream_rxevm[2];
  577. u8 path_rxsnr[2];
  578. u8 noise_power_db_lsb;
  579. u8 rsvd_2[3];
  580. u8 stream_csi[2];
  581. u8 stream_target_csi[2];
  582. u8 sig_evm;
  583. u8 rsvd_3;
  584. #if IS_LITTLE_ENDIAN
  585. u8 antsel_rx_keep_2:1; /*ex_intf_flg:1;*/
  586. u8 sgi_en:1;
  587. u8 rxsc:2;
  588. u8 idle_long:1;
  589. u8 r_ant_train_en:1;
  590. u8 ant_sel_b:1;
  591. u8 ant_sel:1;
  592. #else /* _BIG_ENDIAN_ */
  593. u8 ant_sel:1;
  594. u8 ant_sel_b:1;
  595. u8 r_ant_train_en:1;
  596. u8 idle_long:1;
  597. u8 rxsc:2;
  598. u8 sgi_en:1;
  599. u8 antsel_rx_keep_2:1; /*ex_intf_flg:1;*/
  600. #endif
  601. } __packed;
  602. struct rx_fwinfo {
  603. u8 gain_trsw[4];
  604. u8 pwdb_all;
  605. u8 cfosho[4];
  606. u8 cfotail[4];
  607. char rxevm[2];
  608. char rxsnr[4];
  609. u8 pdsnr[2];
  610. u8 csi_current[2];
  611. u8 csi_target[2];
  612. u8 sigevm;
  613. u8 max_ex_pwr;
  614. u8 ex_intf_flag:1;
  615. u8 sgi_en:1;
  616. u8 rxsc:2;
  617. u8 reserve:4;
  618. } __packed;
  619. struct tx_desc {
  620. u32 pktsize:16;
  621. u32 offset:8;
  622. u32 bmc:1;
  623. u32 htc:1;
  624. u32 lastseg:1;
  625. u32 firstseg:1;
  626. u32 linip:1;
  627. u32 noacm:1;
  628. u32 gf:1;
  629. u32 own:1;
  630. u32 macid:6;
  631. u32 rsvd0:2;
  632. u32 queuesel:5;
  633. u32 rd_nav_ext:1;
  634. u32 lsig_txop_en:1;
  635. u32 pifs:1;
  636. u32 rateid:4;
  637. u32 nav_usehdr:1;
  638. u32 en_descid:1;
  639. u32 sectype:2;
  640. u32 pktoffset:8;
  641. u32 rts_rc:6;
  642. u32 data_rc:6;
  643. u32 agg_en:1;
  644. u32 rdg_en:1;
  645. u32 bar_retryht:2;
  646. u32 agg_break:1;
  647. u32 morefrag:1;
  648. u32 raw:1;
  649. u32 ccx:1;
  650. u32 ampdudensity:3;
  651. u32 bt_int:1;
  652. u32 ant_sela:1;
  653. u32 ant_selb:1;
  654. u32 txant_cck:2;
  655. u32 txant_l:2;
  656. u32 txant_ht:2;
  657. u32 nextheadpage:8;
  658. u32 tailpage:8;
  659. u32 seq:12;
  660. u32 cpu_handle:1;
  661. u32 tag1:1;
  662. u32 trigger_int:1;
  663. u32 hwseq_en:1;
  664. u32 rtsrate:5;
  665. u32 apdcfe:1;
  666. u32 qos:1;
  667. u32 hwseq_ssn:1;
  668. u32 userrate:1;
  669. u32 dis_rtsfb:1;
  670. u32 dis_datafb:1;
  671. u32 cts2self:1;
  672. u32 rts_en:1;
  673. u32 hwrts_en:1;
  674. u32 portid:1;
  675. u32 pwr_status:3;
  676. u32 waitdcts:1;
  677. u32 cts2ap_en:1;
  678. u32 txsc:2;
  679. u32 stbc:2;
  680. u32 txshort:1;
  681. u32 txbw:1;
  682. u32 rtsshort:1;
  683. u32 rtsbw:1;
  684. u32 rtssc:2;
  685. u32 rtsstbc:2;
  686. u32 txrate:6;
  687. u32 shortgi:1;
  688. u32 ccxt:1;
  689. u32 txrate_fb_lmt:5;
  690. u32 rtsrate_fb_lmt:4;
  691. u32 retrylmt_en:1;
  692. u32 txretrylmt:6;
  693. u32 usb_txaggnum:8;
  694. u32 txagca:5;
  695. u32 txagcb:5;
  696. u32 usemaxlen:1;
  697. u32 maxaggnum:5;
  698. u32 mcsg1maxlen:4;
  699. u32 mcsg2maxlen:4;
  700. u32 mcsg3maxlen:4;
  701. u32 mcs7sgimaxlen:4;
  702. u32 txbuffersize:16;
  703. u32 sw_offset30:8;
  704. u32 sw_offset31:4;
  705. u32 rsvd1:1;
  706. u32 antsel_c:1;
  707. u32 null_0:1;
  708. u32 null_1:1;
  709. u32 txbuffaddr;
  710. u32 txbufferaddr64;
  711. u32 nextdescaddress;
  712. u32 nextdescaddress64;
  713. u32 reserve_pass_pcie_mm_limit[4];
  714. } __packed;
  715. struct rx_desc {
  716. u32 length:14;
  717. u32 crc32:1;
  718. u32 icverror:1;
  719. u32 drv_infosize:4;
  720. u32 security:3;
  721. u32 qos:1;
  722. u32 shift:2;
  723. u32 phystatus:1;
  724. u32 swdec:1;
  725. u32 lastseg:1;
  726. u32 firstseg:1;
  727. u32 eor:1;
  728. u32 own:1;
  729. u32 macid:6;
  730. u32 tid:4;
  731. u32 hwrsvd:5;
  732. u32 paggr:1;
  733. u32 faggr:1;
  734. u32 a1_fit:4;
  735. u32 a2_fit:4;
  736. u32 pam:1;
  737. u32 pwr:1;
  738. u32 moredata:1;
  739. u32 morefrag:1;
  740. u32 type:2;
  741. u32 mc:1;
  742. u32 bc:1;
  743. u32 seq:12;
  744. u32 frag:4;
  745. u32 nextpktlen:14;
  746. u32 nextind:1;
  747. u32 rsvd:1;
  748. u32 rxmcs:6;
  749. u32 rxht:1;
  750. u32 amsdu:1;
  751. u32 splcp:1;
  752. u32 bandwidth:1;
  753. u32 htc:1;
  754. u32 tcpchk_rpt:1;
  755. u32 ipcchk_rpt:1;
  756. u32 tcpchk_valid:1;
  757. u32 hwpcerr:1;
  758. u32 hwpcind:1;
  759. u32 iv0:16;
  760. u32 iv1;
  761. u32 tsfl;
  762. u32 bufferaddress;
  763. u32 bufferaddress64;
  764. } __packed;
  765. void rtl92ee_rx_check_dma_ok(struct ieee80211_hw *hw, u8 *header_desc,
  766. u8 queue_index);
  767. u16 rtl92ee_rx_desc_buff_remained_cnt(struct ieee80211_hw *hw,
  768. u8 queue_index);
  769. u16 rtl92ee_get_available_desc(struct ieee80211_hw *hw, u8 queue_index);
  770. void rtl92ee_pre_fill_tx_bd_desc(struct ieee80211_hw *hw,
  771. u8 *tx_bd_desc, u8 *desc, u8 queue_index,
  772. struct sk_buff *skb, dma_addr_t addr);
  773. void rtl92ee_tx_fill_desc(struct ieee80211_hw *hw,
  774. struct ieee80211_hdr *hdr, u8 *pdesc_tx,
  775. u8 *pbd_desc_tx,
  776. struct ieee80211_tx_info *info,
  777. struct ieee80211_sta *sta,
  778. struct sk_buff *skb,
  779. u8 hw_queue, struct rtl_tcb_desc *ptcb_desc);
  780. bool rtl92ee_rx_query_desc(struct ieee80211_hw *hw,
  781. struct rtl_stats *status,
  782. struct ieee80211_rx_status *rx_status,
  783. u8 *pdesc, struct sk_buff *skb);
  784. void rtl92ee_set_desc(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
  785. u8 desc_name, u8 *val);
  786. u32 rtl92ee_get_desc(u8 *pdesc, bool istx, u8 desc_name);
  787. bool rtl92ee_is_tx_desc_closed(struct ieee80211_hw *hw, u8 hw_queue, u16 index);
  788. void rtl92ee_tx_polling(struct ieee80211_hw *hw, u8 hw_queue);
  789. void rtl92ee_tx_fill_cmddesc(struct ieee80211_hw *hw, u8 *pdesc,
  790. bool firstseg, bool lastseg,
  791. struct sk_buff *skb);
  792. u32 rtl92ee_rx_command_packet(struct ieee80211_hw *hw,
  793. struct rtl_stats status,
  794. struct sk_buff *skb);
  795. #endif