rt2400pci.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, see <http://www.gnu.org/licenses/>.
  14. */
  15. /*
  16. Module: rt2400pci
  17. Abstract: Data structures and registers for the rt2400pci module.
  18. Supported chipsets: RT2460.
  19. */
  20. #ifndef RT2400PCI_H
  21. #define RT2400PCI_H
  22. /*
  23. * RF chip defines.
  24. */
  25. #define RF2420 0x0000
  26. #define RF2421 0x0001
  27. /*
  28. * Signal information.
  29. * Default offset is required for RSSI <-> dBm conversion.
  30. */
  31. #define DEFAULT_RSSI_OFFSET 100
  32. /*
  33. * Register layout information.
  34. */
  35. #define CSR_REG_BASE 0x0000
  36. #define CSR_REG_SIZE 0x014c
  37. #define EEPROM_BASE 0x0000
  38. #define EEPROM_SIZE 0x0100
  39. #define BBP_BASE 0x0000
  40. #define BBP_SIZE 0x0020
  41. #define RF_BASE 0x0004
  42. #define RF_SIZE 0x000c
  43. /*
  44. * Number of TX queues.
  45. */
  46. #define NUM_TX_QUEUES 2
  47. /*
  48. * Control/Status Registers(CSR).
  49. * Some values are set in TU, whereas 1 TU == 1024 us.
  50. */
  51. /*
  52. * CSR0: ASIC revision number.
  53. */
  54. #define CSR0 0x0000
  55. #define CSR0_REVISION FIELD32(0x0000ffff)
  56. /*
  57. * CSR1: System control register.
  58. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  59. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  60. * HOST_READY: Host ready after initialization.
  61. */
  62. #define CSR1 0x0004
  63. #define CSR1_SOFT_RESET FIELD32(0x00000001)
  64. #define CSR1_BBP_RESET FIELD32(0x00000002)
  65. #define CSR1_HOST_READY FIELD32(0x00000004)
  66. /*
  67. * CSR2: System admin status register (invalid).
  68. */
  69. #define CSR2 0x0008
  70. /*
  71. * CSR3: STA MAC address register 0.
  72. */
  73. #define CSR3 0x000c
  74. #define CSR3_BYTE0 FIELD32(0x000000ff)
  75. #define CSR3_BYTE1 FIELD32(0x0000ff00)
  76. #define CSR3_BYTE2 FIELD32(0x00ff0000)
  77. #define CSR3_BYTE3 FIELD32(0xff000000)
  78. /*
  79. * CSR4: STA MAC address register 1.
  80. */
  81. #define CSR4 0x0010
  82. #define CSR4_BYTE4 FIELD32(0x000000ff)
  83. #define CSR4_BYTE5 FIELD32(0x0000ff00)
  84. /*
  85. * CSR5: BSSID register 0.
  86. */
  87. #define CSR5 0x0014
  88. #define CSR5_BYTE0 FIELD32(0x000000ff)
  89. #define CSR5_BYTE1 FIELD32(0x0000ff00)
  90. #define CSR5_BYTE2 FIELD32(0x00ff0000)
  91. #define CSR5_BYTE3 FIELD32(0xff000000)
  92. /*
  93. * CSR6: BSSID register 1.
  94. */
  95. #define CSR6 0x0018
  96. #define CSR6_BYTE4 FIELD32(0x000000ff)
  97. #define CSR6_BYTE5 FIELD32(0x0000ff00)
  98. /*
  99. * CSR7: Interrupt source register.
  100. * Write 1 to clear interrupt.
  101. * TBCN_EXPIRE: Beacon timer expired interrupt.
  102. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  103. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  104. * TXDONE_TXRING: Tx ring transmit done interrupt.
  105. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  106. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  107. * RXDONE: Receive done interrupt.
  108. */
  109. #define CSR7 0x001c
  110. #define CSR7_TBCN_EXPIRE FIELD32(0x00000001)
  111. #define CSR7_TWAKE_EXPIRE FIELD32(0x00000002)
  112. #define CSR7_TATIMW_EXPIRE FIELD32(0x00000004)
  113. #define CSR7_TXDONE_TXRING FIELD32(0x00000008)
  114. #define CSR7_TXDONE_ATIMRING FIELD32(0x00000010)
  115. #define CSR7_TXDONE_PRIORING FIELD32(0x00000020)
  116. #define CSR7_RXDONE FIELD32(0x00000040)
  117. /*
  118. * CSR8: Interrupt mask register.
  119. * Write 1 to mask interrupt.
  120. * TBCN_EXPIRE: Beacon timer expired interrupt.
  121. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  122. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  123. * TXDONE_TXRING: Tx ring transmit done interrupt.
  124. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  125. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  126. * RXDONE: Receive done interrupt.
  127. */
  128. #define CSR8 0x0020
  129. #define CSR8_TBCN_EXPIRE FIELD32(0x00000001)
  130. #define CSR8_TWAKE_EXPIRE FIELD32(0x00000002)
  131. #define CSR8_TATIMW_EXPIRE FIELD32(0x00000004)
  132. #define CSR8_TXDONE_TXRING FIELD32(0x00000008)
  133. #define CSR8_TXDONE_ATIMRING FIELD32(0x00000010)
  134. #define CSR8_TXDONE_PRIORING FIELD32(0x00000020)
  135. #define CSR8_RXDONE FIELD32(0x00000040)
  136. /*
  137. * CSR9: Maximum frame length register.
  138. * MAX_FRAME_UNIT: Maximum frame length in 128b unit, default: 12.
  139. */
  140. #define CSR9 0x0024
  141. #define CSR9_MAX_FRAME_UNIT FIELD32(0x00000f80)
  142. /*
  143. * CSR11: Back-off control register.
  144. * CWMIN: CWmin. Default cwmin is 31 (2^5 - 1).
  145. * CWMAX: CWmax. Default cwmax is 1023 (2^10 - 1).
  146. * SLOT_TIME: Slot time, default is 20us for 802.11b.
  147. * LONG_RETRY: Long retry count.
  148. * SHORT_RETRY: Short retry count.
  149. */
  150. #define CSR11 0x002c
  151. #define CSR11_CWMIN FIELD32(0x0000000f)
  152. #define CSR11_CWMAX FIELD32(0x000000f0)
  153. #define CSR11_SLOT_TIME FIELD32(0x00001f00)
  154. #define CSR11_LONG_RETRY FIELD32(0x00ff0000)
  155. #define CSR11_SHORT_RETRY FIELD32(0xff000000)
  156. /*
  157. * CSR12: Synchronization configuration register 0.
  158. * All units in 1/16 TU.
  159. * BEACON_INTERVAL: Beacon interval, default is 100 TU.
  160. * CFPMAX_DURATION: Cfp maximum duration, default is 100 TU.
  161. */
  162. #define CSR12 0x0030
  163. #define CSR12_BEACON_INTERVAL FIELD32(0x0000ffff)
  164. #define CSR12_CFP_MAX_DURATION FIELD32(0xffff0000)
  165. /*
  166. * CSR13: Synchronization configuration register 1.
  167. * All units in 1/16 TU.
  168. * ATIMW_DURATION: Atim window duration.
  169. * CFP_PERIOD: Cfp period, default is 0 TU.
  170. */
  171. #define CSR13 0x0034
  172. #define CSR13_ATIMW_DURATION FIELD32(0x0000ffff)
  173. #define CSR13_CFP_PERIOD FIELD32(0x00ff0000)
  174. /*
  175. * CSR14: Synchronization control register.
  176. * TSF_COUNT: Enable tsf auto counting.
  177. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  178. * TBCN: Enable tbcn with reload value.
  179. * TCFP: Enable tcfp & cfp / cp switching.
  180. * TATIMW: Enable tatimw & atim window switching.
  181. * BEACON_GEN: Enable beacon generator.
  182. * CFP_COUNT_PRELOAD: Cfp count preload value.
  183. * TBCM_PRELOAD: Tbcn preload value in units of 64us.
  184. */
  185. #define CSR14 0x0038
  186. #define CSR14_TSF_COUNT FIELD32(0x00000001)
  187. #define CSR14_TSF_SYNC FIELD32(0x00000006)
  188. #define CSR14_TBCN FIELD32(0x00000008)
  189. #define CSR14_TCFP FIELD32(0x00000010)
  190. #define CSR14_TATIMW FIELD32(0x00000020)
  191. #define CSR14_BEACON_GEN FIELD32(0x00000040)
  192. #define CSR14_CFP_COUNT_PRELOAD FIELD32(0x0000ff00)
  193. #define CSR14_TBCM_PRELOAD FIELD32(0xffff0000)
  194. /*
  195. * CSR15: Synchronization status register.
  196. * CFP: ASIC is in contention-free period.
  197. * ATIMW: ASIC is in ATIM window.
  198. * BEACON_SENT: Beacon is send.
  199. */
  200. #define CSR15 0x003c
  201. #define CSR15_CFP FIELD32(0x00000001)
  202. #define CSR15_ATIMW FIELD32(0x00000002)
  203. #define CSR15_BEACON_SENT FIELD32(0x00000004)
  204. /*
  205. * CSR16: TSF timer register 0.
  206. */
  207. #define CSR16 0x0040
  208. #define CSR16_LOW_TSFTIMER FIELD32(0xffffffff)
  209. /*
  210. * CSR17: TSF timer register 1.
  211. */
  212. #define CSR17 0x0044
  213. #define CSR17_HIGH_TSFTIMER FIELD32(0xffffffff)
  214. /*
  215. * CSR18: IFS timer register 0.
  216. * SIFS: Sifs, default is 10 us.
  217. * PIFS: Pifs, default is 30 us.
  218. */
  219. #define CSR18 0x0048
  220. #define CSR18_SIFS FIELD32(0x0000ffff)
  221. #define CSR18_PIFS FIELD32(0xffff0000)
  222. /*
  223. * CSR19: IFS timer register 1.
  224. * DIFS: Difs, default is 50 us.
  225. * EIFS: Eifs, default is 364 us.
  226. */
  227. #define CSR19 0x004c
  228. #define CSR19_DIFS FIELD32(0x0000ffff)
  229. #define CSR19_EIFS FIELD32(0xffff0000)
  230. /*
  231. * CSR20: Wakeup timer register.
  232. * DELAY_AFTER_TBCN: Delay after tbcn expired in units of 1/16 TU.
  233. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  234. * AUTOWAKE: Enable auto wakeup / sleep mechanism.
  235. */
  236. #define CSR20 0x0050
  237. #define CSR20_DELAY_AFTER_TBCN FIELD32(0x0000ffff)
  238. #define CSR20_TBCN_BEFORE_WAKEUP FIELD32(0x00ff0000)
  239. #define CSR20_AUTOWAKE FIELD32(0x01000000)
  240. /*
  241. * CSR21: EEPROM control register.
  242. * RELOAD: Write 1 to reload eeprom content.
  243. * TYPE_93C46: 1: 93c46, 0:93c66.
  244. */
  245. #define CSR21 0x0054
  246. #define CSR21_RELOAD FIELD32(0x00000001)
  247. #define CSR21_EEPROM_DATA_CLOCK FIELD32(0x00000002)
  248. #define CSR21_EEPROM_CHIP_SELECT FIELD32(0x00000004)
  249. #define CSR21_EEPROM_DATA_IN FIELD32(0x00000008)
  250. #define CSR21_EEPROM_DATA_OUT FIELD32(0x00000010)
  251. #define CSR21_TYPE_93C46 FIELD32(0x00000020)
  252. /*
  253. * CSR22: CFP control register.
  254. * CFP_DURATION_REMAIN: Cfp duration remain, in units of TU.
  255. * RELOAD_CFP_DURATION: Write 1 to reload cfp duration remain.
  256. */
  257. #define CSR22 0x0058
  258. #define CSR22_CFP_DURATION_REMAIN FIELD32(0x0000ffff)
  259. #define CSR22_RELOAD_CFP_DURATION FIELD32(0x00010000)
  260. /*
  261. * Transmit related CSRs.
  262. * Some values are set in TU, whereas 1 TU == 1024 us.
  263. */
  264. /*
  265. * TXCSR0: TX Control Register.
  266. * KICK_TX: Kick tx ring.
  267. * KICK_ATIM: Kick atim ring.
  268. * KICK_PRIO: Kick priority ring.
  269. * ABORT: Abort all transmit related ring operation.
  270. */
  271. #define TXCSR0 0x0060
  272. #define TXCSR0_KICK_TX FIELD32(0x00000001)
  273. #define TXCSR0_KICK_ATIM FIELD32(0x00000002)
  274. #define TXCSR0_KICK_PRIO FIELD32(0x00000004)
  275. #define TXCSR0_ABORT FIELD32(0x00000008)
  276. /*
  277. * TXCSR1: TX Configuration Register.
  278. * ACK_TIMEOUT: Ack timeout, default = sifs + 2*slottime + acktime @ 1mbps.
  279. * ACK_CONSUME_TIME: Ack consume time, default = sifs + acktime @ 1mbps.
  280. * TSF_OFFSET: Insert tsf offset.
  281. * AUTORESPONDER: Enable auto responder which include ack & cts.
  282. */
  283. #define TXCSR1 0x0064
  284. #define TXCSR1_ACK_TIMEOUT FIELD32(0x000001ff)
  285. #define TXCSR1_ACK_CONSUME_TIME FIELD32(0x0003fe00)
  286. #define TXCSR1_TSF_OFFSET FIELD32(0x00fc0000)
  287. #define TXCSR1_AUTORESPONDER FIELD32(0x01000000)
  288. /*
  289. * TXCSR2: Tx descriptor configuration register.
  290. * TXD_SIZE: Tx descriptor size, default is 48.
  291. * NUM_TXD: Number of tx entries in ring.
  292. * NUM_ATIM: Number of atim entries in ring.
  293. * NUM_PRIO: Number of priority entries in ring.
  294. */
  295. #define TXCSR2 0x0068
  296. #define TXCSR2_TXD_SIZE FIELD32(0x000000ff)
  297. #define TXCSR2_NUM_TXD FIELD32(0x0000ff00)
  298. #define TXCSR2_NUM_ATIM FIELD32(0x00ff0000)
  299. #define TXCSR2_NUM_PRIO FIELD32(0xff000000)
  300. /*
  301. * TXCSR3: TX Ring Base address register.
  302. */
  303. #define TXCSR3 0x006c
  304. #define TXCSR3_TX_RING_REGISTER FIELD32(0xffffffff)
  305. /*
  306. * TXCSR4: TX Atim Ring Base address register.
  307. */
  308. #define TXCSR4 0x0070
  309. #define TXCSR4_ATIM_RING_REGISTER FIELD32(0xffffffff)
  310. /*
  311. * TXCSR5: TX Prio Ring Base address register.
  312. */
  313. #define TXCSR5 0x0074
  314. #define TXCSR5_PRIO_RING_REGISTER FIELD32(0xffffffff)
  315. /*
  316. * TXCSR6: Beacon Base address register.
  317. */
  318. #define TXCSR6 0x0078
  319. #define TXCSR6_BEACON_RING_REGISTER FIELD32(0xffffffff)
  320. /*
  321. * TXCSR7: Auto responder control register.
  322. * AR_POWERMANAGEMENT: Auto responder power management bit.
  323. */
  324. #define TXCSR7 0x007c
  325. #define TXCSR7_AR_POWERMANAGEMENT FIELD32(0x00000001)
  326. /*
  327. * Receive related CSRs.
  328. * Some values are set in TU, whereas 1 TU == 1024 us.
  329. */
  330. /*
  331. * RXCSR0: RX Control Register.
  332. * DISABLE_RX: Disable rx engine.
  333. * DROP_CRC: Drop crc error.
  334. * DROP_PHYSICAL: Drop physical error.
  335. * DROP_CONTROL: Drop control frame.
  336. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  337. * DROP_TODS: Drop frame tods bit is true.
  338. * DROP_VERSION_ERROR: Drop version error frame.
  339. * PASS_CRC: Pass all packets with crc attached.
  340. */
  341. #define RXCSR0 0x0080
  342. #define RXCSR0_DISABLE_RX FIELD32(0x00000001)
  343. #define RXCSR0_DROP_CRC FIELD32(0x00000002)
  344. #define RXCSR0_DROP_PHYSICAL FIELD32(0x00000004)
  345. #define RXCSR0_DROP_CONTROL FIELD32(0x00000008)
  346. #define RXCSR0_DROP_NOT_TO_ME FIELD32(0x00000010)
  347. #define RXCSR0_DROP_TODS FIELD32(0x00000020)
  348. #define RXCSR0_DROP_VERSION_ERROR FIELD32(0x00000040)
  349. #define RXCSR0_PASS_CRC FIELD32(0x00000080)
  350. /*
  351. * RXCSR1: RX descriptor configuration register.
  352. * RXD_SIZE: Rx descriptor size, default is 32b.
  353. * NUM_RXD: Number of rx entries in ring.
  354. */
  355. #define RXCSR1 0x0084
  356. #define RXCSR1_RXD_SIZE FIELD32(0x000000ff)
  357. #define RXCSR1_NUM_RXD FIELD32(0x0000ff00)
  358. /*
  359. * RXCSR2: RX Ring base address register.
  360. */
  361. #define RXCSR2 0x0088
  362. #define RXCSR2_RX_RING_REGISTER FIELD32(0xffffffff)
  363. /*
  364. * RXCSR3: BBP ID register for Rx operation.
  365. * BBP_ID#: BBP register # id.
  366. * BBP_ID#_VALID: BBP register # id is valid or not.
  367. */
  368. #define RXCSR3 0x0090
  369. #define RXCSR3_BBP_ID0 FIELD32(0x0000007f)
  370. #define RXCSR3_BBP_ID0_VALID FIELD32(0x00000080)
  371. #define RXCSR3_BBP_ID1 FIELD32(0x00007f00)
  372. #define RXCSR3_BBP_ID1_VALID FIELD32(0x00008000)
  373. #define RXCSR3_BBP_ID2 FIELD32(0x007f0000)
  374. #define RXCSR3_BBP_ID2_VALID FIELD32(0x00800000)
  375. #define RXCSR3_BBP_ID3 FIELD32(0x7f000000)
  376. #define RXCSR3_BBP_ID3_VALID FIELD32(0x80000000)
  377. /*
  378. * RXCSR4: BBP ID register for Rx operation.
  379. * BBP_ID#: BBP register # id.
  380. * BBP_ID#_VALID: BBP register # id is valid or not.
  381. */
  382. #define RXCSR4 0x0094
  383. #define RXCSR4_BBP_ID4 FIELD32(0x0000007f)
  384. #define RXCSR4_BBP_ID4_VALID FIELD32(0x00000080)
  385. #define RXCSR4_BBP_ID5 FIELD32(0x00007f00)
  386. #define RXCSR4_BBP_ID5_VALID FIELD32(0x00008000)
  387. /*
  388. * ARCSR0: Auto Responder PLCP config register 0.
  389. * ARCSR0_AR_BBP_DATA#: Auto responder BBP register # data.
  390. * ARCSR0_AR_BBP_ID#: Auto responder BBP register # Id.
  391. */
  392. #define ARCSR0 0x0098
  393. #define ARCSR0_AR_BBP_DATA0 FIELD32(0x000000ff)
  394. #define ARCSR0_AR_BBP_ID0 FIELD32(0x0000ff00)
  395. #define ARCSR0_AR_BBP_DATA1 FIELD32(0x00ff0000)
  396. #define ARCSR0_AR_BBP_ID1 FIELD32(0xff000000)
  397. /*
  398. * ARCSR1: Auto Responder PLCP config register 1.
  399. * ARCSR0_AR_BBP_DATA#: Auto responder BBP register # data.
  400. * ARCSR0_AR_BBP_ID#: Auto responder BBP register # Id.
  401. */
  402. #define ARCSR1 0x009c
  403. #define ARCSR1_AR_BBP_DATA2 FIELD32(0x000000ff)
  404. #define ARCSR1_AR_BBP_ID2 FIELD32(0x0000ff00)
  405. #define ARCSR1_AR_BBP_DATA3 FIELD32(0x00ff0000)
  406. #define ARCSR1_AR_BBP_ID3 FIELD32(0xff000000)
  407. /*
  408. * Miscellaneous Registers.
  409. * Some values are set in TU, whereas 1 TU == 1024 us.
  410. */
  411. /*
  412. * PCICSR: PCI control register.
  413. * BIG_ENDIAN: 1: big endian, 0: little endian.
  414. * RX_TRESHOLD: Rx threshold in dw to start pci access
  415. * 0: 16dw (default), 1: 8dw, 2: 4dw, 3: 32dw.
  416. * TX_TRESHOLD: Tx threshold in dw to start pci access
  417. * 0: 0dw (default), 1: 1dw, 2: 4dw, 3: forward.
  418. * BURST_LENTH: Pci burst length 0: 4dw (default, 1: 8dw, 2: 16dw, 3:32dw.
  419. * ENABLE_CLK: Enable clk_run, pci clock can't going down to non-operational.
  420. */
  421. #define PCICSR 0x008c
  422. #define PCICSR_BIG_ENDIAN FIELD32(0x00000001)
  423. #define PCICSR_RX_TRESHOLD FIELD32(0x00000006)
  424. #define PCICSR_TX_TRESHOLD FIELD32(0x00000018)
  425. #define PCICSR_BURST_LENTH FIELD32(0x00000060)
  426. #define PCICSR_ENABLE_CLK FIELD32(0x00000080)
  427. /*
  428. * CNT0: FCS error count.
  429. * FCS_ERROR: FCS error count, cleared when read.
  430. */
  431. #define CNT0 0x00a0
  432. #define CNT0_FCS_ERROR FIELD32(0x0000ffff)
  433. /*
  434. * Statistic Register.
  435. * CNT1: PLCP error count.
  436. * CNT2: Long error count.
  437. * CNT3: CCA false alarm count.
  438. * CNT4: Rx FIFO overflow count.
  439. * CNT5: Tx FIFO underrun count.
  440. */
  441. #define TIMECSR2 0x00a8
  442. #define CNT1 0x00ac
  443. #define CNT2 0x00b0
  444. #define TIMECSR3 0x00b4
  445. #define CNT3 0x00b8
  446. #define CNT4 0x00bc
  447. #define CNT5 0x00c0
  448. /*
  449. * Baseband Control Register.
  450. */
  451. /*
  452. * PWRCSR0: Power mode configuration register.
  453. */
  454. #define PWRCSR0 0x00c4
  455. /*
  456. * Power state transition time registers.
  457. */
  458. #define PSCSR0 0x00c8
  459. #define PSCSR1 0x00cc
  460. #define PSCSR2 0x00d0
  461. #define PSCSR3 0x00d4
  462. /*
  463. * PWRCSR1: Manual power control / status register.
  464. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  465. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  466. * BBP_DESIRE_STATE: BBP desired state.
  467. * RF_DESIRE_STATE: RF desired state.
  468. * BBP_CURR_STATE: BBP current state.
  469. * RF_CURR_STATE: RF current state.
  470. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  471. */
  472. #define PWRCSR1 0x00d8
  473. #define PWRCSR1_SET_STATE FIELD32(0x00000001)
  474. #define PWRCSR1_BBP_DESIRE_STATE FIELD32(0x00000006)
  475. #define PWRCSR1_RF_DESIRE_STATE FIELD32(0x00000018)
  476. #define PWRCSR1_BBP_CURR_STATE FIELD32(0x00000060)
  477. #define PWRCSR1_RF_CURR_STATE FIELD32(0x00000180)
  478. #define PWRCSR1_PUT_TO_SLEEP FIELD32(0x00000200)
  479. /*
  480. * TIMECSR: Timer control register.
  481. * US_COUNT: 1 us timer count in units of clock cycles.
  482. * US_64_COUNT: 64 us timer count in units of 1 us timer.
  483. * BEACON_EXPECT: Beacon expect window.
  484. */
  485. #define TIMECSR 0x00dc
  486. #define TIMECSR_US_COUNT FIELD32(0x000000ff)
  487. #define TIMECSR_US_64_COUNT FIELD32(0x0000ff00)
  488. #define TIMECSR_BEACON_EXPECT FIELD32(0x00070000)
  489. /*
  490. * MACCSR0: MAC configuration register 0.
  491. */
  492. #define MACCSR0 0x00e0
  493. /*
  494. * MACCSR1: MAC configuration register 1.
  495. * KICK_RX: Kick one-shot rx in one-shot rx mode.
  496. * ONESHOT_RXMODE: Enable one-shot rx mode for debugging.
  497. * BBPRX_RESET_MODE: Ralink bbp rx reset mode.
  498. * AUTO_TXBBP: Auto tx logic access bbp control register.
  499. * AUTO_RXBBP: Auto rx logic access bbp control register.
  500. * LOOPBACK: Loopback mode. 0: normal, 1: internal, 2: external, 3:rsvd.
  501. * INTERSIL_IF: Intersil if calibration pin.
  502. */
  503. #define MACCSR1 0x00e4
  504. #define MACCSR1_KICK_RX FIELD32(0x00000001)
  505. #define MACCSR1_ONESHOT_RXMODE FIELD32(0x00000002)
  506. #define MACCSR1_BBPRX_RESET_MODE FIELD32(0x00000004)
  507. #define MACCSR1_AUTO_TXBBP FIELD32(0x00000008)
  508. #define MACCSR1_AUTO_RXBBP FIELD32(0x00000010)
  509. #define MACCSR1_LOOPBACK FIELD32(0x00000060)
  510. #define MACCSR1_INTERSIL_IF FIELD32(0x00000080)
  511. /*
  512. * RALINKCSR: Ralink Rx auto-reset BBCR.
  513. * AR_BBP_DATA#: Auto reset BBP register # data.
  514. * AR_BBP_ID#: Auto reset BBP register # id.
  515. */
  516. #define RALINKCSR 0x00e8
  517. #define RALINKCSR_AR_BBP_DATA0 FIELD32(0x000000ff)
  518. #define RALINKCSR_AR_BBP_ID0 FIELD32(0x0000ff00)
  519. #define RALINKCSR_AR_BBP_DATA1 FIELD32(0x00ff0000)
  520. #define RALINKCSR_AR_BBP_ID1 FIELD32(0xff000000)
  521. /*
  522. * BCNCSR: Beacon interval control register.
  523. * CHANGE: Write one to change beacon interval.
  524. * DELTATIME: The delta time value.
  525. * NUM_BEACON: Number of beacon according to mode.
  526. * MODE: Please refer to asic specs.
  527. * PLUS: Plus or minus delta time value.
  528. */
  529. #define BCNCSR 0x00ec
  530. #define BCNCSR_CHANGE FIELD32(0x00000001)
  531. #define BCNCSR_DELTATIME FIELD32(0x0000001e)
  532. #define BCNCSR_NUM_BEACON FIELD32(0x00001fe0)
  533. #define BCNCSR_MODE FIELD32(0x00006000)
  534. #define BCNCSR_PLUS FIELD32(0x00008000)
  535. /*
  536. * BBP / RF / IF Control Register.
  537. */
  538. /*
  539. * BBPCSR: BBP serial control register.
  540. * VALUE: Register value to program into BBP.
  541. * REGNUM: Selected BBP register.
  542. * BUSY: 1: asic is busy execute BBP programming.
  543. * WRITE_CONTROL: 1: write BBP, 0: read BBP.
  544. */
  545. #define BBPCSR 0x00f0
  546. #define BBPCSR_VALUE FIELD32(0x000000ff)
  547. #define BBPCSR_REGNUM FIELD32(0x00007f00)
  548. #define BBPCSR_BUSY FIELD32(0x00008000)
  549. #define BBPCSR_WRITE_CONTROL FIELD32(0x00010000)
  550. /*
  551. * RFCSR: RF serial control register.
  552. * VALUE: Register value + id to program into rf/if.
  553. * NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  554. * IF_SELECT: Chip to program: 0: rf, 1: if.
  555. * PLL_LD: Rf pll_ld status.
  556. * BUSY: 1: asic is busy execute rf programming.
  557. */
  558. #define RFCSR 0x00f4
  559. #define RFCSR_VALUE FIELD32(0x00ffffff)
  560. #define RFCSR_NUMBER_OF_BITS FIELD32(0x1f000000)
  561. #define RFCSR_IF_SELECT FIELD32(0x20000000)
  562. #define RFCSR_PLL_LD FIELD32(0x40000000)
  563. #define RFCSR_BUSY FIELD32(0x80000000)
  564. /*
  565. * LEDCSR: LED control register.
  566. * ON_PERIOD: On period, default 70ms.
  567. * OFF_PERIOD: Off period, default 30ms.
  568. * LINK: 0: linkoff, 1: linkup.
  569. * ACTIVITY: 0: idle, 1: active.
  570. */
  571. #define LEDCSR 0x00f8
  572. #define LEDCSR_ON_PERIOD FIELD32(0x000000ff)
  573. #define LEDCSR_OFF_PERIOD FIELD32(0x0000ff00)
  574. #define LEDCSR_LINK FIELD32(0x00010000)
  575. #define LEDCSR_ACTIVITY FIELD32(0x00020000)
  576. /*
  577. * ASIC pointer information.
  578. * RXPTR: Current RX ring address.
  579. * TXPTR: Current Tx ring address.
  580. * PRIPTR: Current Priority ring address.
  581. * ATIMPTR: Current ATIM ring address.
  582. */
  583. #define RXPTR 0x0100
  584. #define TXPTR 0x0104
  585. #define PRIPTR 0x0108
  586. #define ATIMPTR 0x010c
  587. /*
  588. * GPIO and others.
  589. */
  590. /*
  591. * GPIOCSR: GPIO control register.
  592. * GPIOCSR_VALx: Actual GPIO pin x value
  593. * GPIOCSR_DIRx: GPIO direction: 0 = output; 1 = input
  594. */
  595. #define GPIOCSR 0x0120
  596. #define GPIOCSR_VAL0 FIELD32(0x00000001)
  597. #define GPIOCSR_VAL1 FIELD32(0x00000002)
  598. #define GPIOCSR_VAL2 FIELD32(0x00000004)
  599. #define GPIOCSR_VAL3 FIELD32(0x00000008)
  600. #define GPIOCSR_VAL4 FIELD32(0x00000010)
  601. #define GPIOCSR_VAL5 FIELD32(0x00000020)
  602. #define GPIOCSR_VAL6 FIELD32(0x00000040)
  603. #define GPIOCSR_VAL7 FIELD32(0x00000080)
  604. #define GPIOCSR_DIR0 FIELD32(0x00000100)
  605. #define GPIOCSR_DIR1 FIELD32(0x00000200)
  606. #define GPIOCSR_DIR2 FIELD32(0x00000400)
  607. #define GPIOCSR_DIR3 FIELD32(0x00000800)
  608. #define GPIOCSR_DIR4 FIELD32(0x00001000)
  609. #define GPIOCSR_DIR5 FIELD32(0x00002000)
  610. #define GPIOCSR_DIR6 FIELD32(0x00004000)
  611. #define GPIOCSR_DIR7 FIELD32(0x00008000)
  612. /*
  613. * BBPPCSR: BBP Pin control register.
  614. */
  615. #define BBPPCSR 0x0124
  616. /*
  617. * BCNCSR1: Tx BEACON offset time control register.
  618. * PRELOAD: Beacon timer offset in units of usec.
  619. */
  620. #define BCNCSR1 0x0130
  621. #define BCNCSR1_PRELOAD FIELD32(0x0000ffff)
  622. /*
  623. * MACCSR2: TX_PE to RX_PE turn-around time control register
  624. * DELAY: RX_PE low width, in units of pci clock cycle.
  625. */
  626. #define MACCSR2 0x0134
  627. #define MACCSR2_DELAY FIELD32(0x000000ff)
  628. /*
  629. * ARCSR2: 1 Mbps ACK/CTS PLCP.
  630. */
  631. #define ARCSR2 0x013c
  632. #define ARCSR2_SIGNAL FIELD32(0x000000ff)
  633. #define ARCSR2_SERVICE FIELD32(0x0000ff00)
  634. #define ARCSR2_LENGTH_LOW FIELD32(0x00ff0000)
  635. #define ARCSR2_LENGTH FIELD32(0xffff0000)
  636. /*
  637. * ARCSR3: 2 Mbps ACK/CTS PLCP.
  638. */
  639. #define ARCSR3 0x0140
  640. #define ARCSR3_SIGNAL FIELD32(0x000000ff)
  641. #define ARCSR3_SERVICE FIELD32(0x0000ff00)
  642. #define ARCSR3_LENGTH FIELD32(0xffff0000)
  643. /*
  644. * ARCSR4: 5.5 Mbps ACK/CTS PLCP.
  645. */
  646. #define ARCSR4 0x0144
  647. #define ARCSR4_SIGNAL FIELD32(0x000000ff)
  648. #define ARCSR4_SERVICE FIELD32(0x0000ff00)
  649. #define ARCSR4_LENGTH FIELD32(0xffff0000)
  650. /*
  651. * ARCSR5: 11 Mbps ACK/CTS PLCP.
  652. */
  653. #define ARCSR5 0x0148
  654. #define ARCSR5_SIGNAL FIELD32(0x000000ff)
  655. #define ARCSR5_SERVICE FIELD32(0x0000ff00)
  656. #define ARCSR5_LENGTH FIELD32(0xffff0000)
  657. /*
  658. * BBP registers.
  659. * The wordsize of the BBP is 8 bits.
  660. */
  661. /*
  662. * R1: TX antenna control
  663. */
  664. #define BBP_R1_TX_ANTENNA FIELD8(0x03)
  665. /*
  666. * R4: RX antenna control
  667. */
  668. #define BBP_R4_RX_ANTENNA FIELD8(0x06)
  669. /*
  670. * RF registers
  671. */
  672. /*
  673. * RF 1
  674. */
  675. #define RF1_TUNER FIELD32(0x00020000)
  676. /*
  677. * RF 3
  678. */
  679. #define RF3_TUNER FIELD32(0x00000100)
  680. #define RF3_TXPOWER FIELD32(0x00003e00)
  681. /*
  682. * EEPROM content.
  683. * The wordsize of the EEPROM is 16 bits.
  684. */
  685. /*
  686. * HW MAC address.
  687. */
  688. #define EEPROM_MAC_ADDR_0 0x0002
  689. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  690. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  691. #define EEPROM_MAC_ADDR1 0x0003
  692. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  693. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  694. #define EEPROM_MAC_ADDR_2 0x0004
  695. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  696. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  697. /*
  698. * EEPROM antenna.
  699. * ANTENNA_NUM: Number of antenna's.
  700. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  701. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  702. * RF_TYPE: Rf_type of this adapter.
  703. * LED_MODE: 0: default, 1: TX/RX activity,2: Single (ignore link), 3: rsvd.
  704. * RX_AGCVGC: 0: disable, 1:enable BBP R13 tuning.
  705. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  706. */
  707. #define EEPROM_ANTENNA 0x0b
  708. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  709. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  710. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  711. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0040)
  712. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x0180)
  713. #define EEPROM_ANTENNA_RX_AGCVGC_TUNING FIELD16(0x0200)
  714. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  715. /*
  716. * EEPROM BBP.
  717. */
  718. #define EEPROM_BBP_START 0x0c
  719. #define EEPROM_BBP_SIZE 7
  720. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  721. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  722. /*
  723. * EEPROM TXPOWER
  724. */
  725. #define EEPROM_TXPOWER_START 0x13
  726. #define EEPROM_TXPOWER_SIZE 7
  727. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  728. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  729. /*
  730. * DMA descriptor defines.
  731. */
  732. #define TXD_DESC_SIZE (8 * sizeof(__le32))
  733. #define RXD_DESC_SIZE (8 * sizeof(__le32))
  734. /*
  735. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  736. */
  737. /*
  738. * Word0
  739. */
  740. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  741. #define TXD_W0_VALID FIELD32(0x00000002)
  742. #define TXD_W0_RESULT FIELD32(0x0000001c)
  743. #define TXD_W0_RETRY_COUNT FIELD32(0x000000e0)
  744. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  745. #define TXD_W0_ACK FIELD32(0x00000200)
  746. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  747. #define TXD_W0_RTS FIELD32(0x00000800)
  748. #define TXD_W0_IFS FIELD32(0x00006000)
  749. #define TXD_W0_RETRY_MODE FIELD32(0x00008000)
  750. #define TXD_W0_AGC FIELD32(0x00ff0000)
  751. #define TXD_W0_R2 FIELD32(0xff000000)
  752. /*
  753. * Word1
  754. */
  755. #define TXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  756. /*
  757. * Word2
  758. */
  759. #define TXD_W2_BUFFER_LENGTH FIELD32(0x0000ffff)
  760. #define TXD_W2_DATABYTE_COUNT FIELD32(0xffff0000)
  761. /*
  762. * Word3 & 4: PLCP information
  763. * The PLCP values should be treated as if they were BBP values.
  764. */
  765. #define TXD_W3_PLCP_SIGNAL FIELD32(0x000000ff)
  766. #define TXD_W3_PLCP_SIGNAL_REGNUM FIELD32(0x00007f00)
  767. #define TXD_W3_PLCP_SIGNAL_BUSY FIELD32(0x00008000)
  768. #define TXD_W3_PLCP_SERVICE FIELD32(0x00ff0000)
  769. #define TXD_W3_PLCP_SERVICE_REGNUM FIELD32(0x7f000000)
  770. #define TXD_W3_PLCP_SERVICE_BUSY FIELD32(0x80000000)
  771. #define TXD_W4_PLCP_LENGTH_LOW FIELD32(0x000000ff)
  772. #define TXD_W3_PLCP_LENGTH_LOW_REGNUM FIELD32(0x00007f00)
  773. #define TXD_W3_PLCP_LENGTH_LOW_BUSY FIELD32(0x00008000)
  774. #define TXD_W4_PLCP_LENGTH_HIGH FIELD32(0x00ff0000)
  775. #define TXD_W3_PLCP_LENGTH_HIGH_REGNUM FIELD32(0x7f000000)
  776. #define TXD_W3_PLCP_LENGTH_HIGH_BUSY FIELD32(0x80000000)
  777. /*
  778. * Word5
  779. */
  780. #define TXD_W5_BBCR4 FIELD32(0x0000ffff)
  781. #define TXD_W5_AGC_REG FIELD32(0x007f0000)
  782. #define TXD_W5_AGC_REG_VALID FIELD32(0x00800000)
  783. #define TXD_W5_XXX_REG FIELD32(0x7f000000)
  784. #define TXD_W5_XXX_REG_VALID FIELD32(0x80000000)
  785. /*
  786. * Word6
  787. */
  788. #define TXD_W6_SK_BUFF FIELD32(0xffffffff)
  789. /*
  790. * Word7
  791. */
  792. #define TXD_W7_RESERVED FIELD32(0xffffffff)
  793. /*
  794. * RX descriptor format for RX Ring.
  795. */
  796. /*
  797. * Word0
  798. */
  799. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  800. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  801. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  802. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  803. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  804. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  805. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  806. #define RXD_W0_DATABYTE_COUNT FIELD32(0xffff0000)
  807. /*
  808. * Word1
  809. */
  810. #define RXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  811. /*
  812. * Word2
  813. */
  814. #define RXD_W2_BUFFER_LENGTH FIELD32(0x0000ffff)
  815. #define RXD_W2_BBR0 FIELD32(0x00ff0000)
  816. #define RXD_W2_SIGNAL FIELD32(0xff000000)
  817. /*
  818. * Word3
  819. */
  820. #define RXD_W3_RSSI FIELD32(0x000000ff)
  821. #define RXD_W3_BBR3 FIELD32(0x0000ff00)
  822. #define RXD_W3_BBR4 FIELD32(0x00ff0000)
  823. #define RXD_W3_BBR5 FIELD32(0xff000000)
  824. /*
  825. * Word4
  826. */
  827. #define RXD_W4_RX_END_TIME FIELD32(0xffffffff)
  828. /*
  829. * Word5 & 6 & 7: Reserved
  830. */
  831. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  832. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  833. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  834. /*
  835. * Macros for converting txpower from EEPROM to mac80211 value
  836. * and from mac80211 value to register value.
  837. * NOTE: Logics in rt2400pci for txpower are reversed
  838. * compared to the other rt2x00 drivers. A higher txpower
  839. * value means that the txpower must be lowered. This is
  840. * important when converting the value coming from the
  841. * mac80211 stack to the rt2400 acceptable value.
  842. */
  843. #define MIN_TXPOWER 31
  844. #define MAX_TXPOWER 62
  845. #define DEFAULT_TXPOWER 39
  846. #define __CLAMP_TX(__txpower) \
  847. clamp_t(char, (__txpower), MIN_TXPOWER, MAX_TXPOWER)
  848. #define TXPOWER_FROM_DEV(__txpower) \
  849. ((__CLAMP_TX(__txpower) - MAX_TXPOWER) + MIN_TXPOWER)
  850. #define TXPOWER_TO_DEV(__txpower) \
  851. (MAX_TXPOWER - (__CLAMP_TX(__txpower) - MIN_TXPOWER))
  852. #endif /* RT2400PCI_H */