ccio-dma.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596
  1. /*
  2. ** ccio-dma.c:
  3. ** DMA management routines for first generation cache-coherent machines.
  4. ** Program U2/Uturn in "Virtual Mode" and use the I/O MMU.
  5. **
  6. ** (c) Copyright 2000 Grant Grundler
  7. ** (c) Copyright 2000 Ryan Bradetich
  8. ** (c) Copyright 2000 Hewlett-Packard Company
  9. **
  10. ** This program is free software; you can redistribute it and/or modify
  11. ** it under the terms of the GNU General Public License as published by
  12. ** the Free Software Foundation; either version 2 of the License, or
  13. ** (at your option) any later version.
  14. **
  15. **
  16. ** "Real Mode" operation refers to U2/Uturn chip operation.
  17. ** U2/Uturn were designed to perform coherency checks w/o using
  18. ** the I/O MMU - basically what x86 does.
  19. **
  20. ** Philipp Rumpf has a "Real Mode" driver for PCX-W machines at:
  21. ** CVSROOT=:pserver:anonymous@198.186.203.37:/cvsroot/linux-parisc
  22. ** cvs -z3 co linux/arch/parisc/kernel/dma-rm.c
  23. **
  24. ** I've rewritten his code to work under TPG's tree. See ccio-rm-dma.c.
  25. **
  26. ** Drawbacks of using Real Mode are:
  27. ** o outbound DMA is slower - U2 won't prefetch data (GSC+ XQL signal).
  28. ** o Inbound DMA less efficient - U2 can't use DMA_FAST attribute.
  29. ** o Ability to do scatter/gather in HW is lost.
  30. ** o Doesn't work under PCX-U/U+ machines since they didn't follow
  31. ** the coherency design originally worked out. Only PCX-W does.
  32. */
  33. #include <linux/types.h>
  34. #include <linux/kernel.h>
  35. #include <linux/init.h>
  36. #include <linux/mm.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/slab.h>
  39. #include <linux/string.h>
  40. #include <linux/pci.h>
  41. #include <linux/reboot.h>
  42. #include <linux/proc_fs.h>
  43. #include <linux/seq_file.h>
  44. #include <linux/scatterlist.h>
  45. #include <linux/iommu-helper.h>
  46. #include <linux/export.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/cache.h> /* for L1_CACHE_BYTES */
  49. #include <asm/uaccess.h>
  50. #include <asm/page.h>
  51. #include <asm/dma.h>
  52. #include <asm/io.h>
  53. #include <asm/hardware.h> /* for register_module() */
  54. #include <asm/parisc-device.h>
  55. /*
  56. ** Choose "ccio" since that's what HP-UX calls it.
  57. ** Make it easier for folks to migrate from one to the other :^)
  58. */
  59. #define MODULE_NAME "ccio"
  60. #undef DEBUG_CCIO_RES
  61. #undef DEBUG_CCIO_RUN
  62. #undef DEBUG_CCIO_INIT
  63. #undef DEBUG_CCIO_RUN_SG
  64. #ifdef CONFIG_PROC_FS
  65. /* depends on proc fs support. But costs CPU performance. */
  66. #undef CCIO_COLLECT_STATS
  67. #endif
  68. #include <asm/runway.h> /* for proc_runway_root */
  69. #ifdef DEBUG_CCIO_INIT
  70. #define DBG_INIT(x...) printk(x)
  71. #else
  72. #define DBG_INIT(x...)
  73. #endif
  74. #ifdef DEBUG_CCIO_RUN
  75. #define DBG_RUN(x...) printk(x)
  76. #else
  77. #define DBG_RUN(x...)
  78. #endif
  79. #ifdef DEBUG_CCIO_RES
  80. #define DBG_RES(x...) printk(x)
  81. #else
  82. #define DBG_RES(x...)
  83. #endif
  84. #ifdef DEBUG_CCIO_RUN_SG
  85. #define DBG_RUN_SG(x...) printk(x)
  86. #else
  87. #define DBG_RUN_SG(x...)
  88. #endif
  89. #define CCIO_INLINE inline
  90. #define WRITE_U32(value, addr) __raw_writel(value, addr)
  91. #define READ_U32(addr) __raw_readl(addr)
  92. #define U2_IOA_RUNWAY 0x580
  93. #define U2_BC_GSC 0x501
  94. #define UTURN_IOA_RUNWAY 0x581
  95. #define UTURN_BC_GSC 0x502
  96. #define IOA_NORMAL_MODE 0x00020080 /* IO_CONTROL to turn on CCIO */
  97. #define CMD_TLB_DIRECT_WRITE 35 /* IO_COMMAND for I/O TLB Writes */
  98. #define CMD_TLB_PURGE 33 /* IO_COMMAND to Purge I/O TLB entry */
  99. struct ioa_registers {
  100. /* Runway Supervisory Set */
  101. int32_t unused1[12];
  102. uint32_t io_command; /* Offset 12 */
  103. uint32_t io_status; /* Offset 13 */
  104. uint32_t io_control; /* Offset 14 */
  105. int32_t unused2[1];
  106. /* Runway Auxiliary Register Set */
  107. uint32_t io_err_resp; /* Offset 0 */
  108. uint32_t io_err_info; /* Offset 1 */
  109. uint32_t io_err_req; /* Offset 2 */
  110. uint32_t io_err_resp_hi; /* Offset 3 */
  111. uint32_t io_tlb_entry_m; /* Offset 4 */
  112. uint32_t io_tlb_entry_l; /* Offset 5 */
  113. uint32_t unused3[1];
  114. uint32_t io_pdir_base; /* Offset 7 */
  115. uint32_t io_io_low_hv; /* Offset 8 */
  116. uint32_t io_io_high_hv; /* Offset 9 */
  117. uint32_t unused4[1];
  118. uint32_t io_chain_id_mask; /* Offset 11 */
  119. uint32_t unused5[2];
  120. uint32_t io_io_low; /* Offset 14 */
  121. uint32_t io_io_high; /* Offset 15 */
  122. };
  123. /*
  124. ** IOA Registers
  125. ** -------------
  126. **
  127. ** Runway IO_CONTROL Register (+0x38)
  128. **
  129. ** The Runway IO_CONTROL register controls the forwarding of transactions.
  130. **
  131. ** | 0 ... 13 | 14 15 | 16 ... 21 | 22 | 23 24 | 25 ... 31 |
  132. ** | HV | TLB | reserved | HV | mode | reserved |
  133. **
  134. ** o mode field indicates the address translation of transactions
  135. ** forwarded from Runway to GSC+:
  136. ** Mode Name Value Definition
  137. ** Off (default) 0 Opaque to matching addresses.
  138. ** Include 1 Transparent for matching addresses.
  139. ** Peek 3 Map matching addresses.
  140. **
  141. ** + "Off" mode: Runway transactions which match the I/O range
  142. ** specified by the IO_IO_LOW/IO_IO_HIGH registers will be ignored.
  143. ** + "Include" mode: all addresses within the I/O range specified
  144. ** by the IO_IO_LOW and IO_IO_HIGH registers are transparently
  145. ** forwarded. This is the I/O Adapter's normal operating mode.
  146. ** + "Peek" mode: used during system configuration to initialize the
  147. ** GSC+ bus. Runway Write_Shorts in the address range specified by
  148. ** IO_IO_LOW and IO_IO_HIGH are forwarded through the I/O Adapter
  149. ** *AND* the GSC+ address is remapped to the Broadcast Physical
  150. ** Address space by setting the 14 high order address bits of the
  151. ** 32 bit GSC+ address to ones.
  152. **
  153. ** o TLB field affects transactions which are forwarded from GSC+ to Runway.
  154. ** "Real" mode is the poweron default.
  155. **
  156. ** TLB Mode Value Description
  157. ** Real 0 No TLB translation. Address is directly mapped and the
  158. ** virtual address is composed of selected physical bits.
  159. ** Error 1 Software fills the TLB manually.
  160. ** Normal 2 IOA fetches IO TLB misses from IO PDIR (in host memory).
  161. **
  162. **
  163. ** IO_IO_LOW_HV +0x60 (HV dependent)
  164. ** IO_IO_HIGH_HV +0x64 (HV dependent)
  165. ** IO_IO_LOW +0x78 (Architected register)
  166. ** IO_IO_HIGH +0x7c (Architected register)
  167. **
  168. ** IO_IO_LOW and IO_IO_HIGH set the lower and upper bounds of the
  169. ** I/O Adapter address space, respectively.
  170. **
  171. ** 0 ... 7 | 8 ... 15 | 16 ... 31 |
  172. ** 11111111 | 11111111 | address |
  173. **
  174. ** Each LOW/HIGH pair describes a disjoint address space region.
  175. ** (2 per GSC+ port). Each incoming Runway transaction address is compared
  176. ** with both sets of LOW/HIGH registers. If the address is in the range
  177. ** greater than or equal to IO_IO_LOW and less than IO_IO_HIGH the transaction
  178. ** for forwarded to the respective GSC+ bus.
  179. ** Specify IO_IO_LOW equal to or greater than IO_IO_HIGH to avoid specifying
  180. ** an address space region.
  181. **
  182. ** In order for a Runway address to reside within GSC+ extended address space:
  183. ** Runway Address [0:7] must identically compare to 8'b11111111
  184. ** Runway Address [8:11] must be equal to IO_IO_LOW(_HV)[16:19]
  185. ** Runway Address [12:23] must be greater than or equal to
  186. ** IO_IO_LOW(_HV)[20:31] and less than IO_IO_HIGH(_HV)[20:31].
  187. ** Runway Address [24:39] is not used in the comparison.
  188. **
  189. ** When the Runway transaction is forwarded to GSC+, the GSC+ address is
  190. ** as follows:
  191. ** GSC+ Address[0:3] 4'b1111
  192. ** GSC+ Address[4:29] Runway Address[12:37]
  193. ** GSC+ Address[30:31] 2'b00
  194. **
  195. ** All 4 Low/High registers must be initialized (by PDC) once the lower bus
  196. ** is interrogated and address space is defined. The operating system will
  197. ** modify the architectural IO_IO_LOW and IO_IO_HIGH registers following
  198. ** the PDC initialization. However, the hardware version dependent IO_IO_LOW
  199. ** and IO_IO_HIGH registers should not be subsequently altered by the OS.
  200. **
  201. ** Writes to both sets of registers will take effect immediately, bypassing
  202. ** the queues, which ensures that subsequent Runway transactions are checked
  203. ** against the updated bounds values. However reads are queued, introducing
  204. ** the possibility of a read being bypassed by a subsequent write to the same
  205. ** register. This sequence can be avoided by having software wait for read
  206. ** returns before issuing subsequent writes.
  207. */
  208. struct ioc {
  209. struct ioa_registers __iomem *ioc_regs; /* I/O MMU base address */
  210. u8 *res_map; /* resource map, bit == pdir entry */
  211. u64 *pdir_base; /* physical base address */
  212. u32 pdir_size; /* bytes, function of IOV Space size */
  213. u32 res_hint; /* next available IOVP -
  214. circular search */
  215. u32 res_size; /* size of resource map in bytes */
  216. spinlock_t res_lock;
  217. #ifdef CCIO_COLLECT_STATS
  218. #define CCIO_SEARCH_SAMPLE 0x100
  219. unsigned long avg_search[CCIO_SEARCH_SAMPLE];
  220. unsigned long avg_idx; /* current index into avg_search */
  221. unsigned long used_pages;
  222. unsigned long msingle_calls;
  223. unsigned long msingle_pages;
  224. unsigned long msg_calls;
  225. unsigned long msg_pages;
  226. unsigned long usingle_calls;
  227. unsigned long usingle_pages;
  228. unsigned long usg_calls;
  229. unsigned long usg_pages;
  230. #endif
  231. unsigned short cujo20_bug;
  232. /* STUFF We don't need in performance path */
  233. u32 chainid_shift; /* specify bit location of chain_id */
  234. struct ioc *next; /* Linked list of discovered iocs */
  235. const char *name; /* device name from firmware */
  236. unsigned int hw_path; /* the hardware path this ioc is associatd with */
  237. struct pci_dev *fake_pci_dev; /* the fake pci_dev for non-pci devs */
  238. struct resource mmio_region[2]; /* The "routed" MMIO regions */
  239. };
  240. static struct ioc *ioc_list;
  241. static int ioc_count;
  242. /**************************************************************
  243. *
  244. * I/O Pdir Resource Management
  245. *
  246. * Bits set in the resource map are in use.
  247. * Each bit can represent a number of pages.
  248. * LSbs represent lower addresses (IOVA's).
  249. *
  250. * This was was copied from sba_iommu.c. Don't try to unify
  251. * the two resource managers unless a way to have different
  252. * allocation policies is also adjusted. We'd like to avoid
  253. * I/O TLB thrashing by having resource allocation policy
  254. * match the I/O TLB replacement policy.
  255. *
  256. ***************************************************************/
  257. #define IOVP_SIZE PAGE_SIZE
  258. #define IOVP_SHIFT PAGE_SHIFT
  259. #define IOVP_MASK PAGE_MASK
  260. /* Convert from IOVP to IOVA and vice versa. */
  261. #define CCIO_IOVA(iovp,offset) ((iovp) | (offset))
  262. #define CCIO_IOVP(iova) ((iova) & IOVP_MASK)
  263. #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
  264. #define MKIOVP(pdir_idx) ((long)(pdir_idx) << IOVP_SHIFT)
  265. #define MKIOVA(iovp,offset) (dma_addr_t)((long)iovp | (long)offset)
  266. /*
  267. ** Don't worry about the 150% average search length on a miss.
  268. ** If the search wraps around, and passes the res_hint, it will
  269. ** cause the kernel to panic anyhow.
  270. */
  271. #define CCIO_SEARCH_LOOP(ioc, res_idx, mask, size) \
  272. for(; res_ptr < res_end; ++res_ptr) { \
  273. int ret;\
  274. unsigned int idx;\
  275. idx = (unsigned int)((unsigned long)res_ptr - (unsigned long)ioc->res_map); \
  276. ret = iommu_is_span_boundary(idx << 3, pages_needed, 0, boundary_size);\
  277. if ((0 == (*res_ptr & mask)) && !ret) { \
  278. *res_ptr |= mask; \
  279. res_idx = idx;\
  280. ioc->res_hint = res_idx + (size >> 3); \
  281. goto resource_found; \
  282. } \
  283. }
  284. #define CCIO_FIND_FREE_MAPPING(ioa, res_idx, mask, size) \
  285. u##size *res_ptr = (u##size *)&((ioc)->res_map[ioa->res_hint & ~((size >> 3) - 1)]); \
  286. u##size *res_end = (u##size *)&(ioc)->res_map[ioa->res_size]; \
  287. CCIO_SEARCH_LOOP(ioc, res_idx, mask, size); \
  288. res_ptr = (u##size *)&(ioc)->res_map[0]; \
  289. CCIO_SEARCH_LOOP(ioa, res_idx, mask, size);
  290. /*
  291. ** Find available bit in this ioa's resource map.
  292. ** Use a "circular" search:
  293. ** o Most IOVA's are "temporary" - avg search time should be small.
  294. ** o keep a history of what happened for debugging
  295. ** o KISS.
  296. **
  297. ** Perf optimizations:
  298. ** o search for log2(size) bits at a time.
  299. ** o search for available resource bits using byte/word/whatever.
  300. ** o use different search for "large" (eg > 4 pages) or "very large"
  301. ** (eg > 16 pages) mappings.
  302. */
  303. /**
  304. * ccio_alloc_range - Allocate pages in the ioc's resource map.
  305. * @ioc: The I/O Controller.
  306. * @pages_needed: The requested number of pages to be mapped into the
  307. * I/O Pdir...
  308. *
  309. * This function searches the resource map of the ioc to locate a range
  310. * of available pages for the requested size.
  311. */
  312. static int
  313. ccio_alloc_range(struct ioc *ioc, struct device *dev, size_t size)
  314. {
  315. unsigned int pages_needed = size >> IOVP_SHIFT;
  316. unsigned int res_idx;
  317. unsigned long boundary_size;
  318. #ifdef CCIO_COLLECT_STATS
  319. unsigned long cr_start = mfctl(16);
  320. #endif
  321. BUG_ON(pages_needed == 0);
  322. BUG_ON((pages_needed * IOVP_SIZE) > DMA_CHUNK_SIZE);
  323. DBG_RES("%s() size: %d pages_needed %d\n",
  324. __func__, size, pages_needed);
  325. /*
  326. ** "seek and ye shall find"...praying never hurts either...
  327. ** ggg sacrifices another 710 to the computer gods.
  328. */
  329. boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
  330. 1ULL << IOVP_SHIFT) >> IOVP_SHIFT;
  331. if (pages_needed <= 8) {
  332. /*
  333. * LAN traffic will not thrash the TLB IFF the same NIC
  334. * uses 8 adjacent pages to map separate payload data.
  335. * ie the same byte in the resource bit map.
  336. */
  337. #if 0
  338. /* FIXME: bit search should shift it's way through
  339. * an unsigned long - not byte at a time. As it is now,
  340. * we effectively allocate this byte to this mapping.
  341. */
  342. unsigned long mask = ~(~0UL >> pages_needed);
  343. CCIO_FIND_FREE_MAPPING(ioc, res_idx, mask, 8);
  344. #else
  345. CCIO_FIND_FREE_MAPPING(ioc, res_idx, 0xff, 8);
  346. #endif
  347. } else if (pages_needed <= 16) {
  348. CCIO_FIND_FREE_MAPPING(ioc, res_idx, 0xffff, 16);
  349. } else if (pages_needed <= 32) {
  350. CCIO_FIND_FREE_MAPPING(ioc, res_idx, ~(unsigned int)0, 32);
  351. #ifdef __LP64__
  352. } else if (pages_needed <= 64) {
  353. CCIO_FIND_FREE_MAPPING(ioc, res_idx, ~0UL, 64);
  354. #endif
  355. } else {
  356. panic("%s: %s() Too many pages to map. pages_needed: %u\n",
  357. __FILE__, __func__, pages_needed);
  358. }
  359. panic("%s: %s() I/O MMU is out of mapping resources.\n", __FILE__,
  360. __func__);
  361. resource_found:
  362. DBG_RES("%s() res_idx %d res_hint: %d\n",
  363. __func__, res_idx, ioc->res_hint);
  364. #ifdef CCIO_COLLECT_STATS
  365. {
  366. unsigned long cr_end = mfctl(16);
  367. unsigned long tmp = cr_end - cr_start;
  368. /* check for roll over */
  369. cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
  370. }
  371. ioc->avg_search[ioc->avg_idx++] = cr_start;
  372. ioc->avg_idx &= CCIO_SEARCH_SAMPLE - 1;
  373. ioc->used_pages += pages_needed;
  374. #endif
  375. /*
  376. ** return the bit address.
  377. */
  378. return res_idx << 3;
  379. }
  380. #define CCIO_FREE_MAPPINGS(ioc, res_idx, mask, size) \
  381. u##size *res_ptr = (u##size *)&((ioc)->res_map[res_idx]); \
  382. BUG_ON((*res_ptr & mask) != mask); \
  383. *res_ptr &= ~(mask);
  384. /**
  385. * ccio_free_range - Free pages from the ioc's resource map.
  386. * @ioc: The I/O Controller.
  387. * @iova: The I/O Virtual Address.
  388. * @pages_mapped: The requested number of pages to be freed from the
  389. * I/O Pdir.
  390. *
  391. * This function frees the resouces allocated for the iova.
  392. */
  393. static void
  394. ccio_free_range(struct ioc *ioc, dma_addr_t iova, unsigned long pages_mapped)
  395. {
  396. unsigned long iovp = CCIO_IOVP(iova);
  397. unsigned int res_idx = PDIR_INDEX(iovp) >> 3;
  398. BUG_ON(pages_mapped == 0);
  399. BUG_ON((pages_mapped * IOVP_SIZE) > DMA_CHUNK_SIZE);
  400. BUG_ON(pages_mapped > BITS_PER_LONG);
  401. DBG_RES("%s(): res_idx: %d pages_mapped %d\n",
  402. __func__, res_idx, pages_mapped);
  403. #ifdef CCIO_COLLECT_STATS
  404. ioc->used_pages -= pages_mapped;
  405. #endif
  406. if(pages_mapped <= 8) {
  407. #if 0
  408. /* see matching comments in alloc_range */
  409. unsigned long mask = ~(~0UL >> pages_mapped);
  410. CCIO_FREE_MAPPINGS(ioc, res_idx, mask, 8);
  411. #else
  412. CCIO_FREE_MAPPINGS(ioc, res_idx, 0xffUL, 8);
  413. #endif
  414. } else if(pages_mapped <= 16) {
  415. CCIO_FREE_MAPPINGS(ioc, res_idx, 0xffffUL, 16);
  416. } else if(pages_mapped <= 32) {
  417. CCIO_FREE_MAPPINGS(ioc, res_idx, ~(unsigned int)0, 32);
  418. #ifdef __LP64__
  419. } else if(pages_mapped <= 64) {
  420. CCIO_FREE_MAPPINGS(ioc, res_idx, ~0UL, 64);
  421. #endif
  422. } else {
  423. panic("%s:%s() Too many pages to unmap.\n", __FILE__,
  424. __func__);
  425. }
  426. }
  427. /****************************************************************
  428. **
  429. ** CCIO dma_ops support routines
  430. **
  431. *****************************************************************/
  432. typedef unsigned long space_t;
  433. #define KERNEL_SPACE 0
  434. /*
  435. ** DMA "Page Type" and Hints
  436. ** o if SAFE_DMA isn't set, mapping is for FAST_DMA. SAFE_DMA should be
  437. ** set for subcacheline DMA transfers since we don't want to damage the
  438. ** other part of a cacheline.
  439. ** o SAFE_DMA must be set for "memory" allocated via pci_alloc_consistent().
  440. ** This bit tells U2 to do R/M/W for partial cachelines. "Streaming"
  441. ** data can avoid this if the mapping covers full cache lines.
  442. ** o STOP_MOST is needed for atomicity across cachelines.
  443. ** Apparently only "some EISA devices" need this.
  444. ** Using CONFIG_ISA is hack. Only the IOA with EISA under it needs
  445. ** to use this hint iff the EISA devices needs this feature.
  446. ** According to the U2 ERS, STOP_MOST enabled pages hurt performance.
  447. ** o PREFETCH should *not* be set for cases like Multiple PCI devices
  448. ** behind GSCtoPCI (dino) bus converter. Only one cacheline per GSC
  449. ** device can be fetched and multiply DMA streams will thrash the
  450. ** prefetch buffer and burn memory bandwidth. See 6.7.3 "Prefetch Rules
  451. ** and Invalidation of Prefetch Entries".
  452. **
  453. ** FIXME: the default hints need to be per GSC device - not global.
  454. **
  455. ** HP-UX dorks: linux device driver programming model is totally different
  456. ** than HP-UX's. HP-UX always sets HINT_PREFETCH since it's drivers
  457. ** do special things to work on non-coherent platforms...linux has to
  458. ** be much more careful with this.
  459. */
  460. #define IOPDIR_VALID 0x01UL
  461. #define HINT_SAFE_DMA 0x02UL /* used for pci_alloc_consistent() pages */
  462. #ifdef CONFIG_EISA
  463. #define HINT_STOP_MOST 0x04UL /* LSL support */
  464. #else
  465. #define HINT_STOP_MOST 0x00UL /* only needed for "some EISA devices" */
  466. #endif
  467. #define HINT_UDPATE_ENB 0x08UL /* not used/supported by U2 */
  468. #define HINT_PREFETCH 0x10UL /* for outbound pages which are not SAFE */
  469. /*
  470. ** Use direction (ie PCI_DMA_TODEVICE) to pick hint.
  471. ** ccio_alloc_consistent() depends on this to get SAFE_DMA
  472. ** when it passes in BIDIRECTIONAL flag.
  473. */
  474. static u32 hint_lookup[] = {
  475. [PCI_DMA_BIDIRECTIONAL] = HINT_STOP_MOST | HINT_SAFE_DMA | IOPDIR_VALID,
  476. [PCI_DMA_TODEVICE] = HINT_STOP_MOST | HINT_PREFETCH | IOPDIR_VALID,
  477. [PCI_DMA_FROMDEVICE] = HINT_STOP_MOST | IOPDIR_VALID,
  478. };
  479. /**
  480. * ccio_io_pdir_entry - Initialize an I/O Pdir.
  481. * @pdir_ptr: A pointer into I/O Pdir.
  482. * @sid: The Space Identifier.
  483. * @vba: The virtual address.
  484. * @hints: The DMA Hint.
  485. *
  486. * Given a virtual address (vba, arg2) and space id, (sid, arg1),
  487. * load the I/O PDIR entry pointed to by pdir_ptr (arg0). Each IO Pdir
  488. * entry consists of 8 bytes as shown below (MSB == bit 0):
  489. *
  490. *
  491. * WORD 0:
  492. * +------+----------------+-----------------------------------------------+
  493. * | Phys | Virtual Index | Phys |
  494. * | 0:3 | 0:11 | 4:19 |
  495. * |4 bits| 12 bits | 16 bits |
  496. * +------+----------------+-----------------------------------------------+
  497. * WORD 1:
  498. * +-----------------------+-----------------------------------------------+
  499. * | Phys | Rsvd | Prefetch |Update |Rsvd |Lock |Safe |Valid |
  500. * | 20:39 | | Enable |Enable | |Enable|DMA | |
  501. * | 20 bits | 5 bits | 1 bit |1 bit |2 bits|1 bit |1 bit |1 bit |
  502. * +-----------------------+-----------------------------------------------+
  503. *
  504. * The virtual index field is filled with the results of the LCI
  505. * (Load Coherence Index) instruction. The 8 bits used for the virtual
  506. * index are bits 12:19 of the value returned by LCI.
  507. */
  508. static void CCIO_INLINE
  509. ccio_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
  510. unsigned long hints)
  511. {
  512. register unsigned long pa;
  513. register unsigned long ci; /* coherent index */
  514. /* We currently only support kernel addresses */
  515. BUG_ON(sid != KERNEL_SPACE);
  516. mtsp(sid,1);
  517. /*
  518. ** WORD 1 - low order word
  519. ** "hints" parm includes the VALID bit!
  520. ** "dep" clobbers the physical address offset bits as well.
  521. */
  522. pa = virt_to_phys(vba);
  523. asm volatile("depw %1,31,12,%0" : "+r" (pa) : "r" (hints));
  524. ((u32 *)pdir_ptr)[1] = (u32) pa;
  525. /*
  526. ** WORD 0 - high order word
  527. */
  528. #ifdef __LP64__
  529. /*
  530. ** get bits 12:15 of physical address
  531. ** shift bits 16:31 of physical address
  532. ** and deposit them
  533. */
  534. asm volatile ("extrd,u %1,15,4,%0" : "=r" (ci) : "r" (pa));
  535. asm volatile ("extrd,u %1,31,16,%0" : "+r" (pa) : "r" (pa));
  536. asm volatile ("depd %1,35,4,%0" : "+r" (pa) : "r" (ci));
  537. #else
  538. pa = 0;
  539. #endif
  540. /*
  541. ** get CPU coherency index bits
  542. ** Grab virtual index [0:11]
  543. ** Deposit virt_idx bits into I/O PDIR word
  544. */
  545. asm volatile ("lci %%r0(%%sr1, %1), %0" : "=r" (ci) : "r" (vba));
  546. asm volatile ("extru %1,19,12,%0" : "+r" (ci) : "r" (ci));
  547. asm volatile ("depw %1,15,12,%0" : "+r" (pa) : "r" (ci));
  548. ((u32 *)pdir_ptr)[0] = (u32) pa;
  549. /* FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)
  550. ** PCX-U/U+ do. (eg C200/C240)
  551. ** PCX-T'? Don't know. (eg C110 or similar K-class)
  552. **
  553. ** See PDC_MODEL/option 0/SW_CAP word for "Non-coherent IO-PDIR bit".
  554. ** Hopefully we can patch (NOP) these out at boot time somehow.
  555. **
  556. ** "Since PCX-U employs an offset hash that is incompatible with
  557. ** the real mode coherence index generation of U2, the PDIR entry
  558. ** must be flushed to memory to retain coherence."
  559. */
  560. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  561. asm volatile("sync");
  562. }
  563. /**
  564. * ccio_clear_io_tlb - Remove stale entries from the I/O TLB.
  565. * @ioc: The I/O Controller.
  566. * @iovp: The I/O Virtual Page.
  567. * @byte_cnt: The requested number of bytes to be freed from the I/O Pdir.
  568. *
  569. * Purge invalid I/O PDIR entries from the I/O TLB.
  570. *
  571. * FIXME: Can we change the byte_cnt to pages_mapped?
  572. */
  573. static CCIO_INLINE void
  574. ccio_clear_io_tlb(struct ioc *ioc, dma_addr_t iovp, size_t byte_cnt)
  575. {
  576. u32 chain_size = 1 << ioc->chainid_shift;
  577. iovp &= IOVP_MASK; /* clear offset bits, just want pagenum */
  578. byte_cnt += chain_size;
  579. while(byte_cnt > chain_size) {
  580. WRITE_U32(CMD_TLB_PURGE | iovp, &ioc->ioc_regs->io_command);
  581. iovp += chain_size;
  582. byte_cnt -= chain_size;
  583. }
  584. }
  585. /**
  586. * ccio_mark_invalid - Mark the I/O Pdir entries invalid.
  587. * @ioc: The I/O Controller.
  588. * @iova: The I/O Virtual Address.
  589. * @byte_cnt: The requested number of bytes to be freed from the I/O Pdir.
  590. *
  591. * Mark the I/O Pdir entries invalid and blow away the corresponding I/O
  592. * TLB entries.
  593. *
  594. * FIXME: at some threshold it might be "cheaper" to just blow
  595. * away the entire I/O TLB instead of individual entries.
  596. *
  597. * FIXME: Uturn has 256 TLB entries. We don't need to purge every
  598. * PDIR entry - just once for each possible TLB entry.
  599. * (We do need to maker I/O PDIR entries invalid regardless).
  600. *
  601. * FIXME: Can we change byte_cnt to pages_mapped?
  602. */
  603. static CCIO_INLINE void
  604. ccio_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  605. {
  606. u32 iovp = (u32)CCIO_IOVP(iova);
  607. size_t saved_byte_cnt;
  608. /* round up to nearest page size */
  609. saved_byte_cnt = byte_cnt = ALIGN(byte_cnt, IOVP_SIZE);
  610. while(byte_cnt > 0) {
  611. /* invalidate one page at a time */
  612. unsigned int idx = PDIR_INDEX(iovp);
  613. char *pdir_ptr = (char *) &(ioc->pdir_base[idx]);
  614. BUG_ON(idx >= (ioc->pdir_size / sizeof(u64)));
  615. pdir_ptr[7] = 0; /* clear only VALID bit */
  616. /*
  617. ** FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)
  618. ** PCX-U/U+ do. (eg C200/C240)
  619. ** See PDC_MODEL/option 0/SW_CAP for "Non-coherent IO-PDIR bit".
  620. **
  621. ** Hopefully someone figures out how to patch (NOP) the
  622. ** FDC/SYNC out at boot time.
  623. */
  624. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr[7]));
  625. iovp += IOVP_SIZE;
  626. byte_cnt -= IOVP_SIZE;
  627. }
  628. asm volatile("sync");
  629. ccio_clear_io_tlb(ioc, CCIO_IOVP(iova), saved_byte_cnt);
  630. }
  631. /****************************************************************
  632. **
  633. ** CCIO dma_ops
  634. **
  635. *****************************************************************/
  636. /**
  637. * ccio_dma_supported - Verify the IOMMU supports the DMA address range.
  638. * @dev: The PCI device.
  639. * @mask: A bit mask describing the DMA address range of the device.
  640. */
  641. static int
  642. ccio_dma_supported(struct device *dev, u64 mask)
  643. {
  644. if(dev == NULL) {
  645. printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
  646. BUG();
  647. return 0;
  648. }
  649. /* only support 32-bit devices (ie PCI/GSC) */
  650. return (int)(mask == 0xffffffffUL);
  651. }
  652. /**
  653. * ccio_map_single - Map an address range into the IOMMU.
  654. * @dev: The PCI device.
  655. * @addr: The start address of the DMA region.
  656. * @size: The length of the DMA region.
  657. * @direction: The direction of the DMA transaction (to/from device).
  658. *
  659. * This function implements the pci_map_single function.
  660. */
  661. static dma_addr_t
  662. ccio_map_single(struct device *dev, void *addr, size_t size,
  663. enum dma_data_direction direction)
  664. {
  665. int idx;
  666. struct ioc *ioc;
  667. unsigned long flags;
  668. dma_addr_t iovp;
  669. dma_addr_t offset;
  670. u64 *pdir_start;
  671. unsigned long hint = hint_lookup[(int)direction];
  672. BUG_ON(!dev);
  673. ioc = GET_IOC(dev);
  674. if (!ioc)
  675. return DMA_ERROR_CODE;
  676. BUG_ON(size <= 0);
  677. /* save offset bits */
  678. offset = ((unsigned long) addr) & ~IOVP_MASK;
  679. /* round up to nearest IOVP_SIZE */
  680. size = ALIGN(size + offset, IOVP_SIZE);
  681. spin_lock_irqsave(&ioc->res_lock, flags);
  682. #ifdef CCIO_COLLECT_STATS
  683. ioc->msingle_calls++;
  684. ioc->msingle_pages += size >> IOVP_SHIFT;
  685. #endif
  686. idx = ccio_alloc_range(ioc, dev, size);
  687. iovp = (dma_addr_t)MKIOVP(idx);
  688. pdir_start = &(ioc->pdir_base[idx]);
  689. DBG_RUN("%s() 0x%p -> 0x%lx size: %0x%x\n",
  690. __func__, addr, (long)iovp | offset, size);
  691. /* If not cacheline aligned, force SAFE_DMA on the whole mess */
  692. if((size % L1_CACHE_BYTES) || ((unsigned long)addr % L1_CACHE_BYTES))
  693. hint |= HINT_SAFE_DMA;
  694. while(size > 0) {
  695. ccio_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long)addr, hint);
  696. DBG_RUN(" pdir %p %08x%08x\n",
  697. pdir_start,
  698. (u32) (((u32 *) pdir_start)[0]),
  699. (u32) (((u32 *) pdir_start)[1]));
  700. ++pdir_start;
  701. addr += IOVP_SIZE;
  702. size -= IOVP_SIZE;
  703. }
  704. spin_unlock_irqrestore(&ioc->res_lock, flags);
  705. /* form complete address */
  706. return CCIO_IOVA(iovp, offset);
  707. }
  708. /**
  709. * ccio_unmap_single - Unmap an address range from the IOMMU.
  710. * @dev: The PCI device.
  711. * @addr: The start address of the DMA region.
  712. * @size: The length of the DMA region.
  713. * @direction: The direction of the DMA transaction (to/from device).
  714. *
  715. * This function implements the pci_unmap_single function.
  716. */
  717. static void
  718. ccio_unmap_single(struct device *dev, dma_addr_t iova, size_t size,
  719. enum dma_data_direction direction)
  720. {
  721. struct ioc *ioc;
  722. unsigned long flags;
  723. dma_addr_t offset = iova & ~IOVP_MASK;
  724. BUG_ON(!dev);
  725. ioc = GET_IOC(dev);
  726. if (!ioc) {
  727. WARN_ON(!ioc);
  728. return;
  729. }
  730. DBG_RUN("%s() iovp 0x%lx/%x\n",
  731. __func__, (long)iova, size);
  732. iova ^= offset; /* clear offset bits */
  733. size += offset;
  734. size = ALIGN(size, IOVP_SIZE);
  735. spin_lock_irqsave(&ioc->res_lock, flags);
  736. #ifdef CCIO_COLLECT_STATS
  737. ioc->usingle_calls++;
  738. ioc->usingle_pages += size >> IOVP_SHIFT;
  739. #endif
  740. ccio_mark_invalid(ioc, iova, size);
  741. ccio_free_range(ioc, iova, (size >> IOVP_SHIFT));
  742. spin_unlock_irqrestore(&ioc->res_lock, flags);
  743. }
  744. /**
  745. * ccio_alloc_consistent - Allocate a consistent DMA mapping.
  746. * @dev: The PCI device.
  747. * @size: The length of the DMA region.
  748. * @dma_handle: The DMA address handed back to the device (not the cpu).
  749. *
  750. * This function implements the pci_alloc_consistent function.
  751. */
  752. static void *
  753. ccio_alloc_consistent(struct device *dev, size_t size, dma_addr_t *dma_handle, gfp_t flag)
  754. {
  755. void *ret;
  756. #if 0
  757. /* GRANT Need to establish hierarchy for non-PCI devs as well
  758. ** and then provide matching gsc_map_xxx() functions for them as well.
  759. */
  760. if(!hwdev) {
  761. /* only support PCI */
  762. *dma_handle = 0;
  763. return 0;
  764. }
  765. #endif
  766. ret = (void *) __get_free_pages(flag, get_order(size));
  767. if (ret) {
  768. memset(ret, 0, size);
  769. *dma_handle = ccio_map_single(dev, ret, size, PCI_DMA_BIDIRECTIONAL);
  770. }
  771. return ret;
  772. }
  773. /**
  774. * ccio_free_consistent - Free a consistent DMA mapping.
  775. * @dev: The PCI device.
  776. * @size: The length of the DMA region.
  777. * @cpu_addr: The cpu address returned from the ccio_alloc_consistent.
  778. * @dma_handle: The device address returned from the ccio_alloc_consistent.
  779. *
  780. * This function implements the pci_free_consistent function.
  781. */
  782. static void
  783. ccio_free_consistent(struct device *dev, size_t size, void *cpu_addr,
  784. dma_addr_t dma_handle)
  785. {
  786. ccio_unmap_single(dev, dma_handle, size, 0);
  787. free_pages((unsigned long)cpu_addr, get_order(size));
  788. }
  789. /*
  790. ** Since 0 is a valid pdir_base index value, can't use that
  791. ** to determine if a value is valid or not. Use a flag to indicate
  792. ** the SG list entry contains a valid pdir index.
  793. */
  794. #define PIDE_FLAG 0x80000000UL
  795. #ifdef CCIO_COLLECT_STATS
  796. #define IOMMU_MAP_STATS
  797. #endif
  798. #include "iommu-helpers.h"
  799. /**
  800. * ccio_map_sg - Map the scatter/gather list into the IOMMU.
  801. * @dev: The PCI device.
  802. * @sglist: The scatter/gather list to be mapped in the IOMMU.
  803. * @nents: The number of entries in the scatter/gather list.
  804. * @direction: The direction of the DMA transaction (to/from device).
  805. *
  806. * This function implements the pci_map_sg function.
  807. */
  808. static int
  809. ccio_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
  810. enum dma_data_direction direction)
  811. {
  812. struct ioc *ioc;
  813. int coalesced, filled = 0;
  814. unsigned long flags;
  815. unsigned long hint = hint_lookup[(int)direction];
  816. unsigned long prev_len = 0, current_len = 0;
  817. int i;
  818. BUG_ON(!dev);
  819. ioc = GET_IOC(dev);
  820. if (!ioc)
  821. return 0;
  822. DBG_RUN_SG("%s() START %d entries\n", __func__, nents);
  823. /* Fast path single entry scatterlists. */
  824. if (nents == 1) {
  825. sg_dma_address(sglist) = ccio_map_single(dev,
  826. sg_virt(sglist), sglist->length,
  827. direction);
  828. sg_dma_len(sglist) = sglist->length;
  829. return 1;
  830. }
  831. for(i = 0; i < nents; i++)
  832. prev_len += sglist[i].length;
  833. spin_lock_irqsave(&ioc->res_lock, flags);
  834. #ifdef CCIO_COLLECT_STATS
  835. ioc->msg_calls++;
  836. #endif
  837. /*
  838. ** First coalesce the chunks and allocate I/O pdir space
  839. **
  840. ** If this is one DMA stream, we can properly map using the
  841. ** correct virtual address associated with each DMA page.
  842. ** w/o this association, we wouldn't have coherent DMA!
  843. ** Access to the virtual address is what forces a two pass algorithm.
  844. */
  845. coalesced = iommu_coalesce_chunks(ioc, dev, sglist, nents, ccio_alloc_range);
  846. /*
  847. ** Program the I/O Pdir
  848. **
  849. ** map the virtual addresses to the I/O Pdir
  850. ** o dma_address will contain the pdir index
  851. ** o dma_len will contain the number of bytes to map
  852. ** o page/offset contain the virtual address.
  853. */
  854. filled = iommu_fill_pdir(ioc, sglist, nents, hint, ccio_io_pdir_entry);
  855. spin_unlock_irqrestore(&ioc->res_lock, flags);
  856. BUG_ON(coalesced != filled);
  857. DBG_RUN_SG("%s() DONE %d mappings\n", __func__, filled);
  858. for (i = 0; i < filled; i++)
  859. current_len += sg_dma_len(sglist + i);
  860. BUG_ON(current_len != prev_len);
  861. return filled;
  862. }
  863. /**
  864. * ccio_unmap_sg - Unmap the scatter/gather list from the IOMMU.
  865. * @dev: The PCI device.
  866. * @sglist: The scatter/gather list to be unmapped from the IOMMU.
  867. * @nents: The number of entries in the scatter/gather list.
  868. * @direction: The direction of the DMA transaction (to/from device).
  869. *
  870. * This function implements the pci_unmap_sg function.
  871. */
  872. static void
  873. ccio_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
  874. enum dma_data_direction direction)
  875. {
  876. struct ioc *ioc;
  877. BUG_ON(!dev);
  878. ioc = GET_IOC(dev);
  879. if (!ioc) {
  880. WARN_ON(!ioc);
  881. return;
  882. }
  883. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  884. __func__, nents, sg_virt(sglist), sglist->length);
  885. #ifdef CCIO_COLLECT_STATS
  886. ioc->usg_calls++;
  887. #endif
  888. while(sg_dma_len(sglist) && nents--) {
  889. #ifdef CCIO_COLLECT_STATS
  890. ioc->usg_pages += sg_dma_len(sglist) >> PAGE_SHIFT;
  891. #endif
  892. ccio_unmap_single(dev, sg_dma_address(sglist),
  893. sg_dma_len(sglist), direction);
  894. ++sglist;
  895. }
  896. DBG_RUN_SG("%s() DONE (nents %d)\n", __func__, nents);
  897. }
  898. static struct hppa_dma_ops ccio_ops = {
  899. .dma_supported = ccio_dma_supported,
  900. .alloc_consistent = ccio_alloc_consistent,
  901. .alloc_noncoherent = ccio_alloc_consistent,
  902. .free_consistent = ccio_free_consistent,
  903. .map_single = ccio_map_single,
  904. .unmap_single = ccio_unmap_single,
  905. .map_sg = ccio_map_sg,
  906. .unmap_sg = ccio_unmap_sg,
  907. .dma_sync_single_for_cpu = NULL, /* NOP for U2/Uturn */
  908. .dma_sync_single_for_device = NULL, /* NOP for U2/Uturn */
  909. .dma_sync_sg_for_cpu = NULL, /* ditto */
  910. .dma_sync_sg_for_device = NULL, /* ditto */
  911. };
  912. #ifdef CONFIG_PROC_FS
  913. static int ccio_proc_info(struct seq_file *m, void *p)
  914. {
  915. struct ioc *ioc = ioc_list;
  916. while (ioc != NULL) {
  917. unsigned int total_pages = ioc->res_size << 3;
  918. #ifdef CCIO_COLLECT_STATS
  919. unsigned long avg = 0, min, max;
  920. int j;
  921. #endif
  922. seq_printf(m, "%s\n", ioc->name);
  923. seq_printf(m, "Cujo 2.0 bug : %s\n",
  924. (ioc->cujo20_bug ? "yes" : "no"));
  925. seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
  926. total_pages * 8, total_pages);
  927. #ifdef CCIO_COLLECT_STATS
  928. seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
  929. total_pages - ioc->used_pages, ioc->used_pages,
  930. (int)(ioc->used_pages * 100 / total_pages));
  931. #endif
  932. seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
  933. ioc->res_size, total_pages);
  934. #ifdef CCIO_COLLECT_STATS
  935. min = max = ioc->avg_search[0];
  936. for(j = 0; j < CCIO_SEARCH_SAMPLE; ++j) {
  937. avg += ioc->avg_search[j];
  938. if(ioc->avg_search[j] > max)
  939. max = ioc->avg_search[j];
  940. if(ioc->avg_search[j] < min)
  941. min = ioc->avg_search[j];
  942. }
  943. avg /= CCIO_SEARCH_SAMPLE;
  944. seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
  945. min, avg, max);
  946. seq_printf(m, "pci_map_single(): %8ld calls %8ld pages (avg %d/1000)\n",
  947. ioc->msingle_calls, ioc->msingle_pages,
  948. (int)((ioc->msingle_pages * 1000)/ioc->msingle_calls));
  949. /* KLUGE - unmap_sg calls unmap_single for each mapped page */
  950. min = ioc->usingle_calls - ioc->usg_calls;
  951. max = ioc->usingle_pages - ioc->usg_pages;
  952. seq_printf(m, "pci_unmap_single: %8ld calls %8ld pages (avg %d/1000)\n",
  953. min, max, (int)((max * 1000)/min));
  954. seq_printf(m, "pci_map_sg() : %8ld calls %8ld pages (avg %d/1000)\n",
  955. ioc->msg_calls, ioc->msg_pages,
  956. (int)((ioc->msg_pages * 1000)/ioc->msg_calls));
  957. seq_printf(m, "pci_unmap_sg() : %8ld calls %8ld pages (avg %d/1000)\n\n\n",
  958. ioc->usg_calls, ioc->usg_pages,
  959. (int)((ioc->usg_pages * 1000)/ioc->usg_calls));
  960. #endif /* CCIO_COLLECT_STATS */
  961. ioc = ioc->next;
  962. }
  963. return 0;
  964. }
  965. static int ccio_proc_info_open(struct inode *inode, struct file *file)
  966. {
  967. return single_open(file, &ccio_proc_info, NULL);
  968. }
  969. static const struct file_operations ccio_proc_info_fops = {
  970. .owner = THIS_MODULE,
  971. .open = ccio_proc_info_open,
  972. .read = seq_read,
  973. .llseek = seq_lseek,
  974. .release = single_release,
  975. };
  976. static int ccio_proc_bitmap_info(struct seq_file *m, void *p)
  977. {
  978. struct ioc *ioc = ioc_list;
  979. while (ioc != NULL) {
  980. seq_hex_dump(m, " ", DUMP_PREFIX_NONE, 32, 4, ioc->res_map,
  981. ioc->res_size, false);
  982. seq_putc(m, '\n');
  983. ioc = ioc->next;
  984. break; /* XXX - remove me */
  985. }
  986. return 0;
  987. }
  988. static int ccio_proc_bitmap_open(struct inode *inode, struct file *file)
  989. {
  990. return single_open(file, &ccio_proc_bitmap_info, NULL);
  991. }
  992. static const struct file_operations ccio_proc_bitmap_fops = {
  993. .owner = THIS_MODULE,
  994. .open = ccio_proc_bitmap_open,
  995. .read = seq_read,
  996. .llseek = seq_lseek,
  997. .release = single_release,
  998. };
  999. #endif /* CONFIG_PROC_FS */
  1000. /**
  1001. * ccio_find_ioc - Find the ioc in the ioc_list
  1002. * @hw_path: The hardware path of the ioc.
  1003. *
  1004. * This function searches the ioc_list for an ioc that matches
  1005. * the provide hardware path.
  1006. */
  1007. static struct ioc * ccio_find_ioc(int hw_path)
  1008. {
  1009. int i;
  1010. struct ioc *ioc;
  1011. ioc = ioc_list;
  1012. for (i = 0; i < ioc_count; i++) {
  1013. if (ioc->hw_path == hw_path)
  1014. return ioc;
  1015. ioc = ioc->next;
  1016. }
  1017. return NULL;
  1018. }
  1019. /**
  1020. * ccio_get_iommu - Find the iommu which controls this device
  1021. * @dev: The parisc device.
  1022. *
  1023. * This function searches through the registered IOMMU's and returns
  1024. * the appropriate IOMMU for the device based on its hardware path.
  1025. */
  1026. void * ccio_get_iommu(const struct parisc_device *dev)
  1027. {
  1028. dev = find_pa_parent_type(dev, HPHW_IOA);
  1029. if (!dev)
  1030. return NULL;
  1031. return ccio_find_ioc(dev->hw_path);
  1032. }
  1033. #define CUJO_20_STEP 0x10000000 /* inc upper nibble */
  1034. /* Cujo 2.0 has a bug which will silently corrupt data being transferred
  1035. * to/from certain pages. To avoid this happening, we mark these pages
  1036. * as `used', and ensure that nothing will try to allocate from them.
  1037. */
  1038. void ccio_cujo20_fixup(struct parisc_device *cujo, u32 iovp)
  1039. {
  1040. unsigned int idx;
  1041. struct parisc_device *dev = parisc_parent(cujo);
  1042. struct ioc *ioc = ccio_get_iommu(dev);
  1043. u8 *res_ptr;
  1044. ioc->cujo20_bug = 1;
  1045. res_ptr = ioc->res_map;
  1046. idx = PDIR_INDEX(iovp) >> 3;
  1047. while (idx < ioc->res_size) {
  1048. res_ptr[idx] |= 0xff;
  1049. idx += PDIR_INDEX(CUJO_20_STEP) >> 3;
  1050. }
  1051. }
  1052. #if 0
  1053. /* GRANT - is this needed for U2 or not? */
  1054. /*
  1055. ** Get the size of the I/O TLB for this I/O MMU.
  1056. **
  1057. ** If spa_shift is non-zero (ie probably U2),
  1058. ** then calculate the I/O TLB size using spa_shift.
  1059. **
  1060. ** Otherwise we are supposed to get the IODC entry point ENTRY TLB
  1061. ** and execute it. However, both U2 and Uturn firmware supplies spa_shift.
  1062. ** I think only Java (K/D/R-class too?) systems don't do this.
  1063. */
  1064. static int
  1065. ccio_get_iotlb_size(struct parisc_device *dev)
  1066. {
  1067. if (dev->spa_shift == 0) {
  1068. panic("%s() : Can't determine I/O TLB size.\n", __func__);
  1069. }
  1070. return (1 << dev->spa_shift);
  1071. }
  1072. #else
  1073. /* Uturn supports 256 TLB entries */
  1074. #define CCIO_CHAINID_SHIFT 8
  1075. #define CCIO_CHAINID_MASK 0xff
  1076. #endif /* 0 */
  1077. /* We *can't* support JAVA (T600). Venture there at your own risk. */
  1078. static const struct parisc_device_id ccio_tbl[] = {
  1079. { HPHW_IOA, HVERSION_REV_ANY_ID, U2_IOA_RUNWAY, 0xb }, /* U2 */
  1080. { HPHW_IOA, HVERSION_REV_ANY_ID, UTURN_IOA_RUNWAY, 0xb }, /* UTurn */
  1081. { 0, }
  1082. };
  1083. static int ccio_probe(struct parisc_device *dev);
  1084. static struct parisc_driver ccio_driver = {
  1085. .name = "ccio",
  1086. .id_table = ccio_tbl,
  1087. .probe = ccio_probe,
  1088. };
  1089. /**
  1090. * ccio_ioc_init - Initialize the I/O Controller
  1091. * @ioc: The I/O Controller.
  1092. *
  1093. * Initialize the I/O Controller which includes setting up the
  1094. * I/O Page Directory, the resource map, and initalizing the
  1095. * U2/Uturn chip into virtual mode.
  1096. */
  1097. static void
  1098. ccio_ioc_init(struct ioc *ioc)
  1099. {
  1100. int i;
  1101. unsigned int iov_order;
  1102. u32 iova_space_size;
  1103. /*
  1104. ** Determine IOVA Space size from memory size.
  1105. **
  1106. ** Ideally, PCI drivers would register the maximum number
  1107. ** of DMA they can have outstanding for each device they
  1108. ** own. Next best thing would be to guess how much DMA
  1109. ** can be outstanding based on PCI Class/sub-class. Both
  1110. ** methods still require some "extra" to support PCI
  1111. ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
  1112. */
  1113. iova_space_size = (u32) (totalram_pages / count_parisc_driver(&ccio_driver));
  1114. /* limit IOVA space size to 1MB-1GB */
  1115. if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
  1116. iova_space_size = 1 << (20 - PAGE_SHIFT);
  1117. #ifdef __LP64__
  1118. } else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
  1119. iova_space_size = 1 << (30 - PAGE_SHIFT);
  1120. #endif
  1121. }
  1122. /*
  1123. ** iova space must be log2() in size.
  1124. ** thus, pdir/res_map will also be log2().
  1125. */
  1126. /* We could use larger page sizes in order to *decrease* the number
  1127. ** of mappings needed. (ie 8k pages means 1/2 the mappings).
  1128. **
  1129. ** Note: Grant Grunder says "Using 8k I/O pages isn't trivial either
  1130. ** since the pages must also be physically contiguous - typically
  1131. ** this is the case under linux."
  1132. */
  1133. iov_order = get_order(iova_space_size << PAGE_SHIFT);
  1134. /* iova_space_size is now bytes, not pages */
  1135. iova_space_size = 1 << (iov_order + PAGE_SHIFT);
  1136. ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
  1137. BUG_ON(ioc->pdir_size > 8 * 1024 * 1024); /* max pdir size <= 8MB */
  1138. /* Verify it's a power of two */
  1139. BUG_ON((1 << get_order(ioc->pdir_size)) != (ioc->pdir_size >> PAGE_SHIFT));
  1140. DBG_INIT("%s() hpa 0x%p mem %luMB IOV %dMB (%d bits)\n",
  1141. __func__, ioc->ioc_regs,
  1142. (unsigned long) totalram_pages >> (20 - PAGE_SHIFT),
  1143. iova_space_size>>20,
  1144. iov_order + PAGE_SHIFT);
  1145. ioc->pdir_base = (u64 *)__get_free_pages(GFP_KERNEL,
  1146. get_order(ioc->pdir_size));
  1147. if(NULL == ioc->pdir_base) {
  1148. panic("%s() could not allocate I/O Page Table\n", __func__);
  1149. }
  1150. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1151. BUG_ON((((unsigned long)ioc->pdir_base) & PAGE_MASK) != (unsigned long)ioc->pdir_base);
  1152. DBG_INIT(" base %p\n", ioc->pdir_base);
  1153. /* resource map size dictated by pdir_size */
  1154. ioc->res_size = (ioc->pdir_size / sizeof(u64)) >> 3;
  1155. DBG_INIT("%s() res_size 0x%x\n", __func__, ioc->res_size);
  1156. ioc->res_map = (u8 *)__get_free_pages(GFP_KERNEL,
  1157. get_order(ioc->res_size));
  1158. if(NULL == ioc->res_map) {
  1159. panic("%s() could not allocate resource map\n", __func__);
  1160. }
  1161. memset(ioc->res_map, 0, ioc->res_size);
  1162. /* Initialize the res_hint to 16 */
  1163. ioc->res_hint = 16;
  1164. /* Initialize the spinlock */
  1165. spin_lock_init(&ioc->res_lock);
  1166. /*
  1167. ** Chainid is the upper most bits of an IOVP used to determine
  1168. ** which TLB entry an IOVP will use.
  1169. */
  1170. ioc->chainid_shift = get_order(iova_space_size) + PAGE_SHIFT - CCIO_CHAINID_SHIFT;
  1171. DBG_INIT(" chainid_shift 0x%x\n", ioc->chainid_shift);
  1172. /*
  1173. ** Initialize IOA hardware
  1174. */
  1175. WRITE_U32(CCIO_CHAINID_MASK << ioc->chainid_shift,
  1176. &ioc->ioc_regs->io_chain_id_mask);
  1177. WRITE_U32(virt_to_phys(ioc->pdir_base),
  1178. &ioc->ioc_regs->io_pdir_base);
  1179. /*
  1180. ** Go to "Virtual Mode"
  1181. */
  1182. WRITE_U32(IOA_NORMAL_MODE, &ioc->ioc_regs->io_control);
  1183. /*
  1184. ** Initialize all I/O TLB entries to 0 (Valid bit off).
  1185. */
  1186. WRITE_U32(0, &ioc->ioc_regs->io_tlb_entry_m);
  1187. WRITE_U32(0, &ioc->ioc_regs->io_tlb_entry_l);
  1188. for(i = 1 << CCIO_CHAINID_SHIFT; i ; i--) {
  1189. WRITE_U32((CMD_TLB_DIRECT_WRITE | (i << ioc->chainid_shift)),
  1190. &ioc->ioc_regs->io_command);
  1191. }
  1192. }
  1193. static void __init
  1194. ccio_init_resource(struct resource *res, char *name, void __iomem *ioaddr)
  1195. {
  1196. int result;
  1197. res->parent = NULL;
  1198. res->flags = IORESOURCE_MEM;
  1199. /*
  1200. * bracing ((signed) ...) are required for 64bit kernel because
  1201. * we only want to sign extend the lower 16 bits of the register.
  1202. * The upper 16-bits of range registers are hardcoded to 0xffff.
  1203. */
  1204. res->start = (unsigned long)((signed) READ_U32(ioaddr) << 16);
  1205. res->end = (unsigned long)((signed) (READ_U32(ioaddr + 4) << 16) - 1);
  1206. res->name = name;
  1207. /*
  1208. * Check if this MMIO range is disable
  1209. */
  1210. if (res->end + 1 == res->start)
  1211. return;
  1212. /* On some platforms (e.g. K-Class), we have already registered
  1213. * resources for devices reported by firmware. Some are children
  1214. * of ccio.
  1215. * "insert" ccio ranges in the mmio hierarchy (/proc/iomem).
  1216. */
  1217. result = insert_resource(&iomem_resource, res);
  1218. if (result < 0) {
  1219. printk(KERN_ERR "%s() failed to claim CCIO bus address space (%08lx,%08lx)\n",
  1220. __func__, (unsigned long)res->start, (unsigned long)res->end);
  1221. }
  1222. }
  1223. static void __init ccio_init_resources(struct ioc *ioc)
  1224. {
  1225. struct resource *res = ioc->mmio_region;
  1226. char *name = kmalloc(14, GFP_KERNEL);
  1227. snprintf(name, 14, "GSC Bus [%d/]", ioc->hw_path);
  1228. ccio_init_resource(res, name, &ioc->ioc_regs->io_io_low);
  1229. ccio_init_resource(res + 1, name, &ioc->ioc_regs->io_io_low_hv);
  1230. }
  1231. static int new_ioc_area(struct resource *res, unsigned long size,
  1232. unsigned long min, unsigned long max, unsigned long align)
  1233. {
  1234. if (max <= min)
  1235. return -EBUSY;
  1236. res->start = (max - size + 1) &~ (align - 1);
  1237. res->end = res->start + size;
  1238. /* We might be trying to expand the MMIO range to include
  1239. * a child device that has already registered it's MMIO space.
  1240. * Use "insert" instead of request_resource().
  1241. */
  1242. if (!insert_resource(&iomem_resource, res))
  1243. return 0;
  1244. return new_ioc_area(res, size, min, max - size, align);
  1245. }
  1246. static int expand_ioc_area(struct resource *res, unsigned long size,
  1247. unsigned long min, unsigned long max, unsigned long align)
  1248. {
  1249. unsigned long start, len;
  1250. if (!res->parent)
  1251. return new_ioc_area(res, size, min, max, align);
  1252. start = (res->start - size) &~ (align - 1);
  1253. len = res->end - start + 1;
  1254. if (start >= min) {
  1255. if (!adjust_resource(res, start, len))
  1256. return 0;
  1257. }
  1258. start = res->start;
  1259. len = ((size + res->end + align) &~ (align - 1)) - start;
  1260. if (start + len <= max) {
  1261. if (!adjust_resource(res, start, len))
  1262. return 0;
  1263. }
  1264. return -EBUSY;
  1265. }
  1266. /*
  1267. * Dino calls this function. Beware that we may get called on systems
  1268. * which have no IOC (725, B180, C160L, etc) but do have a Dino.
  1269. * So it's legal to find no parent IOC.
  1270. *
  1271. * Some other issues: one of the resources in the ioc may be unassigned.
  1272. */
  1273. int ccio_allocate_resource(const struct parisc_device *dev,
  1274. struct resource *res, unsigned long size,
  1275. unsigned long min, unsigned long max, unsigned long align)
  1276. {
  1277. struct resource *parent = &iomem_resource;
  1278. struct ioc *ioc = ccio_get_iommu(dev);
  1279. if (!ioc)
  1280. goto out;
  1281. parent = ioc->mmio_region;
  1282. if (parent->parent &&
  1283. !allocate_resource(parent, res, size, min, max, align, NULL, NULL))
  1284. return 0;
  1285. if ((parent + 1)->parent &&
  1286. !allocate_resource(parent + 1, res, size, min, max, align,
  1287. NULL, NULL))
  1288. return 0;
  1289. if (!expand_ioc_area(parent, size, min, max, align)) {
  1290. __raw_writel(((parent->start)>>16) | 0xffff0000,
  1291. &ioc->ioc_regs->io_io_low);
  1292. __raw_writel(((parent->end)>>16) | 0xffff0000,
  1293. &ioc->ioc_regs->io_io_high);
  1294. } else if (!expand_ioc_area(parent + 1, size, min, max, align)) {
  1295. parent++;
  1296. __raw_writel(((parent->start)>>16) | 0xffff0000,
  1297. &ioc->ioc_regs->io_io_low_hv);
  1298. __raw_writel(((parent->end)>>16) | 0xffff0000,
  1299. &ioc->ioc_regs->io_io_high_hv);
  1300. } else {
  1301. return -EBUSY;
  1302. }
  1303. out:
  1304. return allocate_resource(parent, res, size, min, max, align, NULL,NULL);
  1305. }
  1306. int ccio_request_resource(const struct parisc_device *dev,
  1307. struct resource *res)
  1308. {
  1309. struct resource *parent;
  1310. struct ioc *ioc = ccio_get_iommu(dev);
  1311. if (!ioc) {
  1312. parent = &iomem_resource;
  1313. } else if ((ioc->mmio_region->start <= res->start) &&
  1314. (res->end <= ioc->mmio_region->end)) {
  1315. parent = ioc->mmio_region;
  1316. } else if (((ioc->mmio_region + 1)->start <= res->start) &&
  1317. (res->end <= (ioc->mmio_region + 1)->end)) {
  1318. parent = ioc->mmio_region + 1;
  1319. } else {
  1320. return -EBUSY;
  1321. }
  1322. /* "transparent" bus bridges need to register MMIO resources
  1323. * firmware assigned them. e.g. children of hppb.c (e.g. K-class)
  1324. * registered their resources in the PDC "bus walk" (See
  1325. * arch/parisc/kernel/inventory.c).
  1326. */
  1327. return insert_resource(parent, res);
  1328. }
  1329. /**
  1330. * ccio_probe - Determine if ccio should claim this device.
  1331. * @dev: The device which has been found
  1332. *
  1333. * Determine if ccio should claim this chip (return 0) or not (return 1).
  1334. * If so, initialize the chip and tell other partners in crime they
  1335. * have work to do.
  1336. */
  1337. static int __init ccio_probe(struct parisc_device *dev)
  1338. {
  1339. int i;
  1340. struct ioc *ioc, **ioc_p = &ioc_list;
  1341. ioc = kzalloc(sizeof(struct ioc), GFP_KERNEL);
  1342. if (ioc == NULL) {
  1343. printk(KERN_ERR MODULE_NAME ": memory allocation failure\n");
  1344. return 1;
  1345. }
  1346. ioc->name = dev->id.hversion == U2_IOA_RUNWAY ? "U2" : "UTurn";
  1347. printk(KERN_INFO "Found %s at 0x%lx\n", ioc->name,
  1348. (unsigned long)dev->hpa.start);
  1349. for (i = 0; i < ioc_count; i++) {
  1350. ioc_p = &(*ioc_p)->next;
  1351. }
  1352. *ioc_p = ioc;
  1353. ioc->hw_path = dev->hw_path;
  1354. ioc->ioc_regs = ioremap_nocache(dev->hpa.start, 4096);
  1355. ccio_ioc_init(ioc);
  1356. ccio_init_resources(ioc);
  1357. hppa_dma_ops = &ccio_ops;
  1358. dev->dev.platform_data = kzalloc(sizeof(struct pci_hba_data), GFP_KERNEL);
  1359. /* if this fails, no I/O cards will work, so may as well bug */
  1360. BUG_ON(dev->dev.platform_data == NULL);
  1361. HBA_DATA(dev->dev.platform_data)->iommu = ioc;
  1362. #ifdef CONFIG_PROC_FS
  1363. if (ioc_count == 0) {
  1364. proc_create(MODULE_NAME, 0, proc_runway_root,
  1365. &ccio_proc_info_fops);
  1366. proc_create(MODULE_NAME"-bitmap", 0, proc_runway_root,
  1367. &ccio_proc_bitmap_fops);
  1368. }
  1369. #endif
  1370. ioc_count++;
  1371. parisc_has_iommu();
  1372. return 0;
  1373. }
  1374. /**
  1375. * ccio_init - ccio initialization procedure.
  1376. *
  1377. * Register this driver.
  1378. */
  1379. void __init ccio_init(void)
  1380. {
  1381. register_parisc_driver(&ccio_driver);
  1382. }