pci-keystone-dw.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * Designware application register space functions for Keystone PCI controller
  3. *
  4. * Copyright (C) 2013-2014 Texas Instruments., Ltd.
  5. * http://www.ti.com
  6. *
  7. * Author: Murali Karicheri <m-karicheri2@ti.com>
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/irq.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/of_pci.h>
  19. #include <linux/pci.h>
  20. #include <linux/platform_device.h>
  21. #include "pcie-designware.h"
  22. #include "pci-keystone.h"
  23. /* Application register defines */
  24. #define LTSSM_EN_VAL 1
  25. #define LTSSM_STATE_MASK 0x1f
  26. #define LTSSM_STATE_L0 0x11
  27. #define DBI_CS2_EN_VAL 0x20
  28. #define OB_XLAT_EN_VAL 2
  29. /* Application registers */
  30. #define CMD_STATUS 0x004
  31. #define CFG_SETUP 0x008
  32. #define OB_SIZE 0x030
  33. #define CFG_PCIM_WIN_SZ_IDX 3
  34. #define CFG_PCIM_WIN_CNT 32
  35. #define SPACE0_REMOTE_CFG_OFFSET 0x1000
  36. #define OB_OFFSET_INDEX(n) (0x200 + (8 * n))
  37. #define OB_OFFSET_HI(n) (0x204 + (8 * n))
  38. /* IRQ register defines */
  39. #define IRQ_EOI 0x050
  40. #define IRQ_STATUS 0x184
  41. #define IRQ_ENABLE_SET 0x188
  42. #define IRQ_ENABLE_CLR 0x18c
  43. #define MSI_IRQ 0x054
  44. #define MSI0_IRQ_STATUS 0x104
  45. #define MSI0_IRQ_ENABLE_SET 0x108
  46. #define MSI0_IRQ_ENABLE_CLR 0x10c
  47. #define IRQ_STATUS 0x184
  48. #define MSI_IRQ_OFFSET 4
  49. /* Config space registers */
  50. #define DEBUG0 0x728
  51. #define to_keystone_pcie(x) container_of(x, struct keystone_pcie, pp)
  52. static inline void update_reg_offset_bit_pos(u32 offset, u32 *reg_offset,
  53. u32 *bit_pos)
  54. {
  55. *reg_offset = offset % 8;
  56. *bit_pos = offset >> 3;
  57. }
  58. phys_addr_t ks_dw_pcie_get_msi_addr(struct pcie_port *pp)
  59. {
  60. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  61. return ks_pcie->app.start + MSI_IRQ;
  62. }
  63. void ks_dw_pcie_handle_msi_irq(struct keystone_pcie *ks_pcie, int offset)
  64. {
  65. struct pcie_port *pp = &ks_pcie->pp;
  66. u32 pending, vector;
  67. int src, virq;
  68. pending = readl(ks_pcie->va_app_base + MSI0_IRQ_STATUS + (offset << 4));
  69. /*
  70. * MSI0 status bit 0-3 shows vectors 0, 8, 16, 24, MSI1 status bit
  71. * shows 1, 9, 17, 25 and so forth
  72. */
  73. for (src = 0; src < 4; src++) {
  74. if (BIT(src) & pending) {
  75. vector = offset + (src << 3);
  76. virq = irq_linear_revmap(pp->irq_domain, vector);
  77. dev_dbg(pp->dev, "irq: bit %d, vector %d, virq %d\n",
  78. src, vector, virq);
  79. generic_handle_irq(virq);
  80. }
  81. }
  82. }
  83. static void ks_dw_pcie_msi_irq_ack(struct irq_data *d)
  84. {
  85. u32 offset, reg_offset, bit_pos;
  86. struct keystone_pcie *ks_pcie;
  87. struct msi_desc *msi;
  88. struct pcie_port *pp;
  89. msi = irq_data_get_msi_desc(d);
  90. pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
  91. ks_pcie = to_keystone_pcie(pp);
  92. offset = d->irq - irq_linear_revmap(pp->irq_domain, 0);
  93. update_reg_offset_bit_pos(offset, &reg_offset, &bit_pos);
  94. writel(BIT(bit_pos),
  95. ks_pcie->va_app_base + MSI0_IRQ_STATUS + (reg_offset << 4));
  96. writel(reg_offset + MSI_IRQ_OFFSET, ks_pcie->va_app_base + IRQ_EOI);
  97. }
  98. void ks_dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
  99. {
  100. u32 reg_offset, bit_pos;
  101. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  102. update_reg_offset_bit_pos(irq, &reg_offset, &bit_pos);
  103. writel(BIT(bit_pos),
  104. ks_pcie->va_app_base + MSI0_IRQ_ENABLE_SET + (reg_offset << 4));
  105. }
  106. void ks_dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
  107. {
  108. u32 reg_offset, bit_pos;
  109. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  110. update_reg_offset_bit_pos(irq, &reg_offset, &bit_pos);
  111. writel(BIT(bit_pos),
  112. ks_pcie->va_app_base + MSI0_IRQ_ENABLE_CLR + (reg_offset << 4));
  113. }
  114. static void ks_dw_pcie_msi_irq_mask(struct irq_data *d)
  115. {
  116. struct keystone_pcie *ks_pcie;
  117. struct msi_desc *msi;
  118. struct pcie_port *pp;
  119. u32 offset;
  120. msi = irq_data_get_msi_desc(d);
  121. pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
  122. ks_pcie = to_keystone_pcie(pp);
  123. offset = d->irq - irq_linear_revmap(pp->irq_domain, 0);
  124. /* Mask the end point if PVM implemented */
  125. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  126. if (msi->msi_attrib.maskbit)
  127. pci_msi_mask_irq(d);
  128. }
  129. ks_dw_pcie_msi_clear_irq(pp, offset);
  130. }
  131. static void ks_dw_pcie_msi_irq_unmask(struct irq_data *d)
  132. {
  133. struct keystone_pcie *ks_pcie;
  134. struct msi_desc *msi;
  135. struct pcie_port *pp;
  136. u32 offset;
  137. msi = irq_data_get_msi_desc(d);
  138. pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
  139. ks_pcie = to_keystone_pcie(pp);
  140. offset = d->irq - irq_linear_revmap(pp->irq_domain, 0);
  141. /* Mask the end point if PVM implemented */
  142. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  143. if (msi->msi_attrib.maskbit)
  144. pci_msi_unmask_irq(d);
  145. }
  146. ks_dw_pcie_msi_set_irq(pp, offset);
  147. }
  148. static struct irq_chip ks_dw_pcie_msi_irq_chip = {
  149. .name = "Keystone-PCIe-MSI-IRQ",
  150. .irq_ack = ks_dw_pcie_msi_irq_ack,
  151. .irq_mask = ks_dw_pcie_msi_irq_mask,
  152. .irq_unmask = ks_dw_pcie_msi_irq_unmask,
  153. };
  154. static int ks_dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
  155. irq_hw_number_t hwirq)
  156. {
  157. irq_set_chip_and_handler(irq, &ks_dw_pcie_msi_irq_chip,
  158. handle_level_irq);
  159. irq_set_chip_data(irq, domain->host_data);
  160. return 0;
  161. }
  162. static const struct irq_domain_ops ks_dw_pcie_msi_domain_ops = {
  163. .map = ks_dw_pcie_msi_map,
  164. };
  165. int ks_dw_pcie_msi_host_init(struct pcie_port *pp, struct msi_controller *chip)
  166. {
  167. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  168. int i;
  169. pp->irq_domain = irq_domain_add_linear(ks_pcie->msi_intc_np,
  170. MAX_MSI_IRQS,
  171. &ks_dw_pcie_msi_domain_ops,
  172. chip);
  173. if (!pp->irq_domain) {
  174. dev_err(pp->dev, "irq domain init failed\n");
  175. return -ENXIO;
  176. }
  177. for (i = 0; i < MAX_MSI_IRQS; i++)
  178. irq_create_mapping(pp->irq_domain, i);
  179. return 0;
  180. }
  181. void ks_dw_pcie_enable_legacy_irqs(struct keystone_pcie *ks_pcie)
  182. {
  183. int i;
  184. for (i = 0; i < MAX_LEGACY_IRQS; i++)
  185. writel(0x1, ks_pcie->va_app_base + IRQ_ENABLE_SET + (i << 4));
  186. }
  187. void ks_dw_pcie_handle_legacy_irq(struct keystone_pcie *ks_pcie, int offset)
  188. {
  189. struct pcie_port *pp = &ks_pcie->pp;
  190. u32 pending;
  191. int virq;
  192. pending = readl(ks_pcie->va_app_base + IRQ_STATUS + (offset << 4));
  193. if (BIT(0) & pending) {
  194. virq = irq_linear_revmap(ks_pcie->legacy_irq_domain, offset);
  195. dev_dbg(pp->dev, ": irq: irq_offset %d, virq %d\n", offset,
  196. virq);
  197. generic_handle_irq(virq);
  198. }
  199. /* EOI the INTx interrupt */
  200. writel(offset, ks_pcie->va_app_base + IRQ_EOI);
  201. }
  202. static void ks_dw_pcie_ack_legacy_irq(struct irq_data *d)
  203. {
  204. }
  205. static void ks_dw_pcie_mask_legacy_irq(struct irq_data *d)
  206. {
  207. }
  208. static void ks_dw_pcie_unmask_legacy_irq(struct irq_data *d)
  209. {
  210. }
  211. static struct irq_chip ks_dw_pcie_legacy_irq_chip = {
  212. .name = "Keystone-PCI-Legacy-IRQ",
  213. .irq_ack = ks_dw_pcie_ack_legacy_irq,
  214. .irq_mask = ks_dw_pcie_mask_legacy_irq,
  215. .irq_unmask = ks_dw_pcie_unmask_legacy_irq,
  216. };
  217. static int ks_dw_pcie_init_legacy_irq_map(struct irq_domain *d,
  218. unsigned int irq, irq_hw_number_t hw_irq)
  219. {
  220. irq_set_chip_and_handler(irq, &ks_dw_pcie_legacy_irq_chip,
  221. handle_level_irq);
  222. irq_set_chip_data(irq, d->host_data);
  223. return 0;
  224. }
  225. static const struct irq_domain_ops ks_dw_pcie_legacy_irq_domain_ops = {
  226. .map = ks_dw_pcie_init_legacy_irq_map,
  227. .xlate = irq_domain_xlate_onetwocell,
  228. };
  229. /**
  230. * ks_dw_pcie_set_dbi_mode() - Set DBI mode to access overlaid BAR mask
  231. * registers
  232. *
  233. * Since modification of dbi_cs2 involves different clock domain, read the
  234. * status back to ensure the transition is complete.
  235. */
  236. static void ks_dw_pcie_set_dbi_mode(void __iomem *reg_virt)
  237. {
  238. u32 val;
  239. writel(DBI_CS2_EN_VAL | readl(reg_virt + CMD_STATUS),
  240. reg_virt + CMD_STATUS);
  241. do {
  242. val = readl(reg_virt + CMD_STATUS);
  243. } while (!(val & DBI_CS2_EN_VAL));
  244. }
  245. /**
  246. * ks_dw_pcie_clear_dbi_mode() - Disable DBI mode
  247. *
  248. * Since modification of dbi_cs2 involves different clock domain, read the
  249. * status back to ensure the transition is complete.
  250. */
  251. static void ks_dw_pcie_clear_dbi_mode(void __iomem *reg_virt)
  252. {
  253. u32 val;
  254. writel(~DBI_CS2_EN_VAL & readl(reg_virt + CMD_STATUS),
  255. reg_virt + CMD_STATUS);
  256. do {
  257. val = readl(reg_virt + CMD_STATUS);
  258. } while (val & DBI_CS2_EN_VAL);
  259. }
  260. void ks_dw_pcie_setup_rc_app_regs(struct keystone_pcie *ks_pcie)
  261. {
  262. struct pcie_port *pp = &ks_pcie->pp;
  263. u32 start = pp->mem->start, end = pp->mem->end;
  264. int i, tr_size;
  265. /* Disable BARs for inbound access */
  266. ks_dw_pcie_set_dbi_mode(ks_pcie->va_app_base);
  267. writel(0, pp->dbi_base + PCI_BASE_ADDRESS_0);
  268. writel(0, pp->dbi_base + PCI_BASE_ADDRESS_1);
  269. ks_dw_pcie_clear_dbi_mode(ks_pcie->va_app_base);
  270. /* Set outbound translation size per window division */
  271. writel(CFG_PCIM_WIN_SZ_IDX & 0x7, ks_pcie->va_app_base + OB_SIZE);
  272. tr_size = (1 << (CFG_PCIM_WIN_SZ_IDX & 0x7)) * SZ_1M;
  273. /* Using Direct 1:1 mapping of RC <-> PCI memory space */
  274. for (i = 0; (i < CFG_PCIM_WIN_CNT) && (start < end); i++) {
  275. writel(start | 1, ks_pcie->va_app_base + OB_OFFSET_INDEX(i));
  276. writel(0, ks_pcie->va_app_base + OB_OFFSET_HI(i));
  277. start += tr_size;
  278. }
  279. /* Enable OB translation */
  280. writel(OB_XLAT_EN_VAL | readl(ks_pcie->va_app_base + CMD_STATUS),
  281. ks_pcie->va_app_base + CMD_STATUS);
  282. }
  283. /**
  284. * ks_pcie_cfg_setup() - Set up configuration space address for a device
  285. *
  286. * @ks_pcie: ptr to keystone_pcie structure
  287. * @bus: Bus number the device is residing on
  288. * @devfn: device, function number info
  289. *
  290. * Forms and returns the address of configuration space mapped in PCIESS
  291. * address space 0. Also configures CFG_SETUP for remote configuration space
  292. * access.
  293. *
  294. * The address space has two regions to access configuration - local and remote.
  295. * We access local region for bus 0 (as RC is attached on bus 0) and remote
  296. * region for others with TYPE 1 access when bus > 1. As for device on bus = 1,
  297. * we will do TYPE 0 access as it will be on our secondary bus (logical).
  298. * CFG_SETUP is needed only for remote configuration access.
  299. */
  300. static void __iomem *ks_pcie_cfg_setup(struct keystone_pcie *ks_pcie, u8 bus,
  301. unsigned int devfn)
  302. {
  303. u8 device = PCI_SLOT(devfn), function = PCI_FUNC(devfn);
  304. struct pcie_port *pp = &ks_pcie->pp;
  305. u32 regval;
  306. if (bus == 0)
  307. return pp->dbi_base;
  308. regval = (bus << 16) | (device << 8) | function;
  309. /*
  310. * Since Bus#1 will be a virtual bus, we need to have TYPE0
  311. * access only.
  312. * TYPE 1
  313. */
  314. if (bus != 1)
  315. regval |= BIT(24);
  316. writel(regval, ks_pcie->va_app_base + CFG_SETUP);
  317. return pp->va_cfg0_base;
  318. }
  319. int ks_dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
  320. unsigned int devfn, int where, int size, u32 *val)
  321. {
  322. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  323. u8 bus_num = bus->number;
  324. void __iomem *addr;
  325. addr = ks_pcie_cfg_setup(ks_pcie, bus_num, devfn);
  326. return dw_pcie_cfg_read(addr + where, size, val);
  327. }
  328. int ks_dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
  329. unsigned int devfn, int where, int size, u32 val)
  330. {
  331. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  332. u8 bus_num = bus->number;
  333. void __iomem *addr;
  334. addr = ks_pcie_cfg_setup(ks_pcie, bus_num, devfn);
  335. return dw_pcie_cfg_write(addr + where, size, val);
  336. }
  337. /**
  338. * ks_dw_pcie_v3_65_scan_bus() - keystone scan_bus post initialization
  339. *
  340. * This sets BAR0 to enable inbound access for MSI_IRQ register
  341. */
  342. void ks_dw_pcie_v3_65_scan_bus(struct pcie_port *pp)
  343. {
  344. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  345. /* Configure and set up BAR0 */
  346. ks_dw_pcie_set_dbi_mode(ks_pcie->va_app_base);
  347. /* Enable BAR0 */
  348. writel(1, pp->dbi_base + PCI_BASE_ADDRESS_0);
  349. writel(SZ_4K - 1, pp->dbi_base + PCI_BASE_ADDRESS_0);
  350. ks_dw_pcie_clear_dbi_mode(ks_pcie->va_app_base);
  351. /*
  352. * For BAR0, just setting bus address for inbound writes (MSI) should
  353. * be sufficient. Use physical address to avoid any conflicts.
  354. */
  355. writel(ks_pcie->app.start, pp->dbi_base + PCI_BASE_ADDRESS_0);
  356. }
  357. /**
  358. * ks_dw_pcie_link_up() - Check if link up
  359. */
  360. int ks_dw_pcie_link_up(struct pcie_port *pp)
  361. {
  362. u32 val = readl(pp->dbi_base + DEBUG0);
  363. return (val & LTSSM_STATE_MASK) == LTSSM_STATE_L0;
  364. }
  365. void ks_dw_pcie_initiate_link_train(struct keystone_pcie *ks_pcie)
  366. {
  367. u32 val;
  368. /* Disable Link training */
  369. val = readl(ks_pcie->va_app_base + CMD_STATUS);
  370. val &= ~LTSSM_EN_VAL;
  371. writel(LTSSM_EN_VAL | val, ks_pcie->va_app_base + CMD_STATUS);
  372. /* Initiate Link Training */
  373. val = readl(ks_pcie->va_app_base + CMD_STATUS);
  374. writel(LTSSM_EN_VAL | val, ks_pcie->va_app_base + CMD_STATUS);
  375. }
  376. /**
  377. * ks_dw_pcie_host_init() - initialize host for v3_65 dw hardware
  378. *
  379. * Ioremap the register resources, initialize legacy irq domain
  380. * and call dw_pcie_v3_65_host_init() API to initialize the Keystone
  381. * PCI host controller.
  382. */
  383. int __init ks_dw_pcie_host_init(struct keystone_pcie *ks_pcie,
  384. struct device_node *msi_intc_np)
  385. {
  386. struct pcie_port *pp = &ks_pcie->pp;
  387. struct platform_device *pdev = to_platform_device(pp->dev);
  388. struct resource *res;
  389. /* Index 0 is the config reg. space address */
  390. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  391. pp->dbi_base = devm_ioremap_resource(pp->dev, res);
  392. if (IS_ERR(pp->dbi_base))
  393. return PTR_ERR(pp->dbi_base);
  394. /*
  395. * We set these same and is used in pcie rd/wr_other_conf
  396. * functions
  397. */
  398. pp->va_cfg0_base = pp->dbi_base + SPACE0_REMOTE_CFG_OFFSET;
  399. pp->va_cfg1_base = pp->va_cfg0_base;
  400. /* Index 1 is the application reg. space address */
  401. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  402. ks_pcie->va_app_base = devm_ioremap_resource(pp->dev, res);
  403. if (IS_ERR(ks_pcie->va_app_base))
  404. return PTR_ERR(ks_pcie->va_app_base);
  405. ks_pcie->app = *res;
  406. /* Create legacy IRQ domain */
  407. ks_pcie->legacy_irq_domain =
  408. irq_domain_add_linear(ks_pcie->legacy_intc_np,
  409. MAX_LEGACY_IRQS,
  410. &ks_dw_pcie_legacy_irq_domain_ops,
  411. NULL);
  412. if (!ks_pcie->legacy_irq_domain) {
  413. dev_err(pp->dev, "Failed to add irq domain for legacy irqs\n");
  414. return -EINVAL;
  415. }
  416. return dw_pcie_host_init(pp);
  417. }