pci-rcar-gen2.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * pci-rcar-gen2: internal PCI bus support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Cogent Embedded, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/io.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/of_pci.h>
  18. #include <linux/pci.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/sizes.h>
  22. #include <linux/slab.h>
  23. /* AHB-PCI Bridge PCI communication registers */
  24. #define RCAR_AHBPCI_PCICOM_OFFSET 0x800
  25. #define RCAR_PCIAHB_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x00)
  26. #define RCAR_PCIAHB_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x04)
  27. #define RCAR_PCIAHB_PREFETCH0 0x0
  28. #define RCAR_PCIAHB_PREFETCH4 0x1
  29. #define RCAR_PCIAHB_PREFETCH8 0x2
  30. #define RCAR_PCIAHB_PREFETCH16 0x3
  31. #define RCAR_AHBPCI_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x10)
  32. #define RCAR_AHBPCI_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x14)
  33. #define RCAR_AHBPCI_WIN_CTR_MEM (3 << 1)
  34. #define RCAR_AHBPCI_WIN_CTR_CFG (5 << 1)
  35. #define RCAR_AHBPCI_WIN1_HOST (1 << 30)
  36. #define RCAR_AHBPCI_WIN1_DEVICE (1 << 31)
  37. #define RCAR_PCI_INT_ENABLE_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x20)
  38. #define RCAR_PCI_INT_STATUS_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x24)
  39. #define RCAR_PCI_INT_SIGTABORT (1 << 0)
  40. #define RCAR_PCI_INT_SIGRETABORT (1 << 1)
  41. #define RCAR_PCI_INT_REMABORT (1 << 2)
  42. #define RCAR_PCI_INT_PERR (1 << 3)
  43. #define RCAR_PCI_INT_SIGSERR (1 << 4)
  44. #define RCAR_PCI_INT_RESERR (1 << 5)
  45. #define RCAR_PCI_INT_WIN1ERR (1 << 12)
  46. #define RCAR_PCI_INT_WIN2ERR (1 << 13)
  47. #define RCAR_PCI_INT_A (1 << 16)
  48. #define RCAR_PCI_INT_B (1 << 17)
  49. #define RCAR_PCI_INT_PME (1 << 19)
  50. #define RCAR_PCI_INT_ALLERRORS (RCAR_PCI_INT_SIGTABORT | \
  51. RCAR_PCI_INT_SIGRETABORT | \
  52. RCAR_PCI_INT_SIGRETABORT | \
  53. RCAR_PCI_INT_REMABORT | \
  54. RCAR_PCI_INT_PERR | \
  55. RCAR_PCI_INT_SIGSERR | \
  56. RCAR_PCI_INT_RESERR | \
  57. RCAR_PCI_INT_WIN1ERR | \
  58. RCAR_PCI_INT_WIN2ERR)
  59. #define RCAR_AHB_BUS_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x30)
  60. #define RCAR_AHB_BUS_MMODE_HTRANS (1 << 0)
  61. #define RCAR_AHB_BUS_MMODE_BYTE_BURST (1 << 1)
  62. #define RCAR_AHB_BUS_MMODE_WR_INCR (1 << 2)
  63. #define RCAR_AHB_BUS_MMODE_HBUS_REQ (1 << 7)
  64. #define RCAR_AHB_BUS_SMODE_READYCTR (1 << 17)
  65. #define RCAR_AHB_BUS_MODE (RCAR_AHB_BUS_MMODE_HTRANS | \
  66. RCAR_AHB_BUS_MMODE_BYTE_BURST | \
  67. RCAR_AHB_BUS_MMODE_WR_INCR | \
  68. RCAR_AHB_BUS_MMODE_HBUS_REQ | \
  69. RCAR_AHB_BUS_SMODE_READYCTR)
  70. #define RCAR_USBCTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x34)
  71. #define RCAR_USBCTR_USBH_RST (1 << 0)
  72. #define RCAR_USBCTR_PCICLK_MASK (1 << 1)
  73. #define RCAR_USBCTR_PLL_RST (1 << 2)
  74. #define RCAR_USBCTR_DIRPD (1 << 8)
  75. #define RCAR_USBCTR_PCIAHB_WIN2_EN (1 << 9)
  76. #define RCAR_USBCTR_PCIAHB_WIN1_256M (0 << 10)
  77. #define RCAR_USBCTR_PCIAHB_WIN1_512M (1 << 10)
  78. #define RCAR_USBCTR_PCIAHB_WIN1_1G (2 << 10)
  79. #define RCAR_USBCTR_PCIAHB_WIN1_2G (3 << 10)
  80. #define RCAR_USBCTR_PCIAHB_WIN1_MASK (3 << 10)
  81. #define RCAR_PCI_ARBITER_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x40)
  82. #define RCAR_PCI_ARBITER_PCIREQ0 (1 << 0)
  83. #define RCAR_PCI_ARBITER_PCIREQ1 (1 << 1)
  84. #define RCAR_PCI_ARBITER_PCIBP_MODE (1 << 12)
  85. #define RCAR_PCI_UNIT_REV_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x48)
  86. struct rcar_pci_priv {
  87. struct device *dev;
  88. void __iomem *reg;
  89. struct resource io_res;
  90. struct resource mem_res;
  91. struct resource *cfg_res;
  92. unsigned busnr;
  93. int irq;
  94. unsigned long window_size;
  95. };
  96. /* PCI configuration space operations */
  97. static void __iomem *rcar_pci_cfg_base(struct pci_bus *bus, unsigned int devfn,
  98. int where)
  99. {
  100. struct pci_sys_data *sys = bus->sysdata;
  101. struct rcar_pci_priv *priv = sys->private_data;
  102. int slot, val;
  103. if (sys->busnr != bus->number || PCI_FUNC(devfn))
  104. return NULL;
  105. /* Only one EHCI/OHCI device built-in */
  106. slot = PCI_SLOT(devfn);
  107. if (slot > 2)
  108. return NULL;
  109. /* bridge logic only has registers to 0x40 */
  110. if (slot == 0x0 && where >= 0x40)
  111. return NULL;
  112. val = slot ? RCAR_AHBPCI_WIN1_DEVICE | RCAR_AHBPCI_WIN_CTR_CFG :
  113. RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG;
  114. iowrite32(val, priv->reg + RCAR_AHBPCI_WIN1_CTR_REG);
  115. return priv->reg + (slot >> 1) * 0x100 + where;
  116. }
  117. /* PCI interrupt mapping */
  118. static int rcar_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  119. {
  120. struct pci_sys_data *sys = dev->bus->sysdata;
  121. struct rcar_pci_priv *priv = sys->private_data;
  122. int irq;
  123. irq = of_irq_parse_and_map_pci(dev, slot, pin);
  124. if (!irq)
  125. irq = priv->irq;
  126. return irq;
  127. }
  128. #ifdef CONFIG_PCI_DEBUG
  129. /* if debug enabled, then attach an error handler irq to the bridge */
  130. static irqreturn_t rcar_pci_err_irq(int irq, void *pw)
  131. {
  132. struct rcar_pci_priv *priv = pw;
  133. u32 status = ioread32(priv->reg + RCAR_PCI_INT_STATUS_REG);
  134. if (status & RCAR_PCI_INT_ALLERRORS) {
  135. dev_err(priv->dev, "error irq: status %08x\n", status);
  136. /* clear the error(s) */
  137. iowrite32(status & RCAR_PCI_INT_ALLERRORS,
  138. priv->reg + RCAR_PCI_INT_STATUS_REG);
  139. return IRQ_HANDLED;
  140. }
  141. return IRQ_NONE;
  142. }
  143. static void rcar_pci_setup_errirq(struct rcar_pci_priv *priv)
  144. {
  145. int ret;
  146. u32 val;
  147. ret = devm_request_irq(priv->dev, priv->irq, rcar_pci_err_irq,
  148. IRQF_SHARED, "error irq", priv);
  149. if (ret) {
  150. dev_err(priv->dev, "cannot claim IRQ for error handling\n");
  151. return;
  152. }
  153. val = ioread32(priv->reg + RCAR_PCI_INT_ENABLE_REG);
  154. val |= RCAR_PCI_INT_ALLERRORS;
  155. iowrite32(val, priv->reg + RCAR_PCI_INT_ENABLE_REG);
  156. }
  157. #else
  158. static inline void rcar_pci_setup_errirq(struct rcar_pci_priv *priv) { }
  159. #endif
  160. /* PCI host controller setup */
  161. static int rcar_pci_setup(int nr, struct pci_sys_data *sys)
  162. {
  163. struct rcar_pci_priv *priv = sys->private_data;
  164. void __iomem *reg = priv->reg;
  165. u32 val;
  166. pm_runtime_enable(priv->dev);
  167. pm_runtime_get_sync(priv->dev);
  168. val = ioread32(reg + RCAR_PCI_UNIT_REV_REG);
  169. dev_info(priv->dev, "PCI: bus%u revision %x\n", sys->busnr, val);
  170. /* Disable Direct Power Down State and assert reset */
  171. val = ioread32(reg + RCAR_USBCTR_REG) & ~RCAR_USBCTR_DIRPD;
  172. val |= RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST;
  173. iowrite32(val, reg + RCAR_USBCTR_REG);
  174. udelay(4);
  175. /* De-assert reset and reset PCIAHB window1 size */
  176. val &= ~(RCAR_USBCTR_PCIAHB_WIN1_MASK | RCAR_USBCTR_PCICLK_MASK |
  177. RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST);
  178. /* Setup PCIAHB window1 size */
  179. switch (priv->window_size) {
  180. case SZ_2G:
  181. val |= RCAR_USBCTR_PCIAHB_WIN1_2G;
  182. break;
  183. case SZ_1G:
  184. val |= RCAR_USBCTR_PCIAHB_WIN1_1G;
  185. break;
  186. case SZ_512M:
  187. val |= RCAR_USBCTR_PCIAHB_WIN1_512M;
  188. break;
  189. default:
  190. pr_warn("unknown window size %ld - defaulting to 256M\n",
  191. priv->window_size);
  192. priv->window_size = SZ_256M;
  193. /* fall-through */
  194. case SZ_256M:
  195. val |= RCAR_USBCTR_PCIAHB_WIN1_256M;
  196. break;
  197. }
  198. iowrite32(val, reg + RCAR_USBCTR_REG);
  199. /* Configure AHB master and slave modes */
  200. iowrite32(RCAR_AHB_BUS_MODE, reg + RCAR_AHB_BUS_CTR_REG);
  201. /* Configure PCI arbiter */
  202. val = ioread32(reg + RCAR_PCI_ARBITER_CTR_REG);
  203. val |= RCAR_PCI_ARBITER_PCIREQ0 | RCAR_PCI_ARBITER_PCIREQ1 |
  204. RCAR_PCI_ARBITER_PCIBP_MODE;
  205. iowrite32(val, reg + RCAR_PCI_ARBITER_CTR_REG);
  206. /* PCI-AHB mapping: 0x40000000 base */
  207. iowrite32(0x40000000 | RCAR_PCIAHB_PREFETCH16,
  208. reg + RCAR_PCIAHB_WIN1_CTR_REG);
  209. /* AHB-PCI mapping: OHCI/EHCI registers */
  210. val = priv->mem_res.start | RCAR_AHBPCI_WIN_CTR_MEM;
  211. iowrite32(val, reg + RCAR_AHBPCI_WIN2_CTR_REG);
  212. /* Enable AHB-PCI bridge PCI configuration access */
  213. iowrite32(RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG,
  214. reg + RCAR_AHBPCI_WIN1_CTR_REG);
  215. /* Set PCI-AHB Window1 address */
  216. iowrite32(0x40000000 | PCI_BASE_ADDRESS_MEM_PREFETCH,
  217. reg + PCI_BASE_ADDRESS_1);
  218. /* Set AHB-PCI bridge PCI communication area address */
  219. val = priv->cfg_res->start + RCAR_AHBPCI_PCICOM_OFFSET;
  220. iowrite32(val, reg + PCI_BASE_ADDRESS_0);
  221. val = ioread32(reg + PCI_COMMAND);
  222. val |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY |
  223. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
  224. iowrite32(val, reg + PCI_COMMAND);
  225. /* Enable PCI interrupts */
  226. iowrite32(RCAR_PCI_INT_A | RCAR_PCI_INT_B | RCAR_PCI_INT_PME,
  227. reg + RCAR_PCI_INT_ENABLE_REG);
  228. if (priv->irq > 0)
  229. rcar_pci_setup_errirq(priv);
  230. /* Add PCI resources */
  231. pci_add_resource(&sys->resources, &priv->io_res);
  232. pci_add_resource(&sys->resources, &priv->mem_res);
  233. /* Setup bus number based on platform device id / of bus-range */
  234. sys->busnr = priv->busnr;
  235. return 1;
  236. }
  237. static struct pci_ops rcar_pci_ops = {
  238. .map_bus = rcar_pci_cfg_base,
  239. .read = pci_generic_config_read,
  240. .write = pci_generic_config_write,
  241. };
  242. static int rcar_pci_probe(struct platform_device *pdev)
  243. {
  244. struct resource *cfg_res, *mem_res;
  245. struct rcar_pci_priv *priv;
  246. void __iomem *reg;
  247. struct hw_pci hw;
  248. void *hw_private[1];
  249. cfg_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  250. reg = devm_ioremap_resource(&pdev->dev, cfg_res);
  251. if (IS_ERR(reg))
  252. return PTR_ERR(reg);
  253. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  254. if (!mem_res || !mem_res->start)
  255. return -ENODEV;
  256. if (mem_res->start & 0xFFFF)
  257. return -EINVAL;
  258. priv = devm_kzalloc(&pdev->dev,
  259. sizeof(struct rcar_pci_priv), GFP_KERNEL);
  260. if (!priv)
  261. return -ENOMEM;
  262. priv->mem_res = *mem_res;
  263. /*
  264. * The controller does not support/use port I/O,
  265. * so setup a dummy port I/O region here.
  266. */
  267. priv->io_res.start = priv->mem_res.start;
  268. priv->io_res.end = priv->mem_res.end;
  269. priv->io_res.flags = IORESOURCE_IO;
  270. priv->cfg_res = cfg_res;
  271. priv->irq = platform_get_irq(pdev, 0);
  272. priv->reg = reg;
  273. priv->dev = &pdev->dev;
  274. if (priv->irq < 0) {
  275. dev_err(&pdev->dev, "no valid irq found\n");
  276. return priv->irq;
  277. }
  278. priv->window_size = SZ_1G;
  279. if (pdev->dev.of_node) {
  280. struct resource busnr;
  281. int ret;
  282. ret = of_pci_parse_bus_range(pdev->dev.of_node, &busnr);
  283. if (ret < 0) {
  284. dev_err(&pdev->dev, "failed to parse bus-range\n");
  285. return ret;
  286. }
  287. priv->busnr = busnr.start;
  288. if (busnr.end != busnr.start)
  289. dev_warn(&pdev->dev, "only one bus number supported\n");
  290. } else {
  291. priv->busnr = pdev->id;
  292. }
  293. hw_private[0] = priv;
  294. memset(&hw, 0, sizeof(hw));
  295. hw.nr_controllers = ARRAY_SIZE(hw_private);
  296. hw.private_data = hw_private;
  297. hw.map_irq = rcar_pci_map_irq;
  298. hw.ops = &rcar_pci_ops;
  299. hw.setup = rcar_pci_setup;
  300. pci_common_init_dev(&pdev->dev, &hw);
  301. return 0;
  302. }
  303. static struct of_device_id rcar_pci_of_match[] = {
  304. { .compatible = "renesas,pci-r8a7790", },
  305. { .compatible = "renesas,pci-r8a7791", },
  306. { .compatible = "renesas,pci-r8a7794", },
  307. { },
  308. };
  309. MODULE_DEVICE_TABLE(of, rcar_pci_of_match);
  310. static struct platform_driver rcar_pci_driver = {
  311. .driver = {
  312. .name = "pci-rcar-gen2",
  313. .suppress_bind_attrs = true,
  314. .of_match_table = rcar_pci_of_match,
  315. },
  316. .probe = rcar_pci_probe,
  317. };
  318. module_platform_driver(rcar_pci_driver);
  319. MODULE_LICENSE("GPL v2");
  320. MODULE_DESCRIPTION("Renesas R-Car Gen2 internal PCI");
  321. MODULE_AUTHOR("Valentine Barshak <valentine.barshak@cogentembedded.com>");